# UT8Q512K32 16Megabit SRAM MCM

Preliminary Data Sheet

August 3, 2000



### **FEATURES**

- □ 35ns maximum (3.3 volt supply) address access time
- ☐ MCM contains four (4) 512K x 8 industry-standard asynchronous SRAMs; the control architecture allows operation as 8, 16, 24, or 32-bit data width
- ☐ TTL compatible inputs and output levels, three-state bidirectional data bus
- ☐ Typical radiation performance
  - Total dose
    - Solution #1: Up to 30krads
    - Solution #2: Up to 300krads
  - SEL Immune >100 MeV-cm<sup>2</sup>/mg
  - $LET_{TH}(0.25) = 40 \text{ MeV-cm}^2/\text{mg}$
  - Saturated Cross Section cm<sup>2</sup> per bit, 10E-9
    - 3.8E-11errors/bit-day, Adams 90% geosynchronous heavy ion
  - Inherent Neutron Hardness: 1.0E14n/cm<sup>2</sup>
  - Nominal Dose Rate
    - Upset 1.0E9 rad(Si)/sec
    - Latchup >1.0E11 rad(Si)/sec
- ☐ Packaging options:
  - 68-lead dual cavity ceramic quad flatpack (CQFP)
- ☐ Standard Microcircuit Drawing pending
  - QML T and Q compliant part

### INTRODUCTION

The UT8Q512K32 is a high-performance 2M byte (16Mbit) CMOS static RAM multi-chip module (MCM), organized as four individual 524,288 x 8 bit SRAMs with a common output enable. Memory expansion is provided by an active LOW chip enable ( $\overline{\rm En}$ ), an active LOW output enable ( $\overline{\rm G}$ ), and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected.

Writing to each memory is accomplished by taking the chip enable  $(\overline{E}n)$  input LOW and write enable  $(\overline{W}n)$  inputs LOW. Data on the I/O pins is then written into the location specified on the address pins  $(A_0$  through  $A_{18})$ . Reading from the device is accomplished by taking the chip enable  $(\overline{E}n)$  and output enable  $(\overline{G})$  LOW while forcing write enable  $(\overline{W}n)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The input/output pins are placed in a high impedance state when the device is deselected ( $\overline{E}n$  HIGH), the outputs are disabled ( $\overline{G}$  HIGH), or during a write operation ( $\overline{E}n$  LOW and  $\overline{W}n$  LOW). Perform 8, 16, 24 or 32 bit accesses by making  $\overline{W}n$  along with  $\overline{G}$  a common input to any combination of the discrete memory die.



Figure 1. UT8Q512K32 SRAM Block Diagram



Figure 2. 25ns SRAM Pinout (68)

#### PIN NAMES

| A(18:0) | Address           | $\overline{\mathbf{W}}\mathbf{n}$ | WriteEnable   |
|---------|-------------------|-----------------------------------|---------------|
| DQ(7:0) | Data Input/Output | G                                 | Output Enable |
| En      | Device Enable     | $V_{\mathrm{DD}}$                 | Power         |
|         |                   | $V_{SS}$                          | Ground        |

### **DEVICE OPERATION**

Each die in the UT8Q512K32 has three control inputs called Enable ( $\overline{E}n$ ), Write Enable ( $\overline{W}n$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0). The device enable ( $\overline{E}n$ ) controls device selection, active, and standby modes. Asserting  $\overline{E}n$  enables the device, causes  $I_{DD}$  to rise to its active value, and decodes the 19 address inputs to each memory die by selecting the 2,048,000 byte of memory.  $\overline{W}n$  controls read and write operations. During a read cycle,  $\overline{G}$  must be asserted to enable the outputs.

**Table 1. Device Operation Truth Table** 

| G              | $\overline{\mathbf{W}}$ n | En | I/O Mode | Mode              |
|----------------|---------------------------|----|----------|-------------------|
| X <sup>1</sup> | X                         | 1  | 3-state  | Standby           |
| X              | 0                         | 0  | Data in  | Write             |
| 1              | 1                         | 0  | 3-state  | Read <sup>2</sup> |
| 0              | 1                         | 0  | Data out | Read              |

#### Notes:

- 1. "X" is defined as a "don't care" condition.
- 2. Device active; outputs disabled.

### READ CYCLE

A combination of  $\overline{W}$ n greater than  $V_{IH}$  (min) with  $\overline{E}$ n and  $\overline{G}$  less than  $V_{IL}$  (max) defines a read cycle. Read access time is measured from the latter of device enable, output enable, or valid address to valid data output.

SRAM read Cycle 1, the Address Access is initiated by a change in address inputs while the chip is enabled with  $\overline{G}$  asserted and  $\overline{W}$ n deasserted. Valid data appears on data outputs DQn(7:0) after the specified  $t_{AVQV}$  is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time  $(t_{AVAV})$ .

SRAM read Cycle 2, the Chip Enable-controlled Access is initiated by  $\overline{E}n$  going active while  $\overline{G}$  remains asserted,  $\overline{W}n$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified  $t_{ETQV}$  is satisfied, the eight-bit word addressed by A(18:0) is accessed and appears at the data outputs DQn(7:0).

SRAM read Cycle 3, the Output Enable-controlled Access is initiated by  $\overline{G}$  going active while  $\overline{E}n$  is asserted,  $\overline{W}n$  is deasserted, and the addresses are stable. Read access time is  $t_{GLOV}$  unless  $t_{AVOV}$  or  $t_{ETOV}$  have not been satisfied.

### WRITE CYCLE

A combination of  $\overline{W}n$  less than  $V_{IL}(max)$  and  $\overline{E}n$  less than  $V_{IL}(max)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}n$  is less than  $V_{IL}(max)$ .

Write Cycle 1, the Write Enable-controlled Access is defined by a write terminated by  $\overline{W}n$  going high, with  $\overline{E}n$  still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{ETWH}$  when the write is initiated by  $\overline{E}n$ . Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn(7:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access is defined by a write terminated by the former of  $\overline{E}n$  or  $\overline{W}n$  going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}n$ , and by  $t_{ETEF}$  when the write is initiated by the  $\overline{E}n$  going active. For the  $\overline{W}n$  initiated write, unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQn(7:0) to avoid bus contention.

# TYPICAL RADIATION HARDNESS

The UT8Q512K32 SRAM incorporates features which allow operation in a limited radiation environment.

Table 2. Typical Radiation Hardness Design Specifications<sup>1</sup>

| Total Dose                           | 30      | krad(Si) nominal |
|--------------------------------------|---------|------------------|
| Heavy Ion<br>Error Rate <sup>2</sup> | 3.8E-11 | Errors/Bit-Day   |

#### Notes:

- 1. The SRAM will not latchup during radiation exposure under recommended operating conditions.
- 2. 90% worst case particle environment, Geosynchronous orbit, 100 mils of

# ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

(Referenced to  $V_{SS}$ )

| SYMBOL           | PARAMETER                                         | LIMITS          |
|------------------|---------------------------------------------------|-----------------|
| V <sub>DD</sub>  | DC supply voltage                                 | -0.5 to 4.6V    |
| V <sub>I/O</sub> | Voltage on any pin                                | -0.5 to 4.6V    |
| T <sub>STG</sub> | Storage temperature                               | -65 to +150°C   |
| $P_{\mathrm{D}}$ | Maximum power dissipation                         | 1.0W (per byte) |
| $T_{ m J}$       | Maximum junction temperature <sup>2</sup>         | +150°C          |
| $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>3</sup> | 10°C/W          |
| II               | DC input current                                  | ±10 mA          |

### **Notes:**

# RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER               | LIMITS                |
|-----------------|-------------------------|-----------------------|
| V <sub>DD</sub> | Positive supply voltage | 3.0 to 3.6V           |
| T <sub>C</sub>  | Case temperature range  | -55 to +125°C         |
| V <sub>IN</sub> | DC input voltage        | 0V to V <sub>DD</sub> |

<sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating and these of any other conditions beyond minds indicated in the operational sections of this specifical conditions for extended periods may affect device reliability and performance.

2. Maximum junction temperature may be increased to +175°C during burn-in and steady-static life.

3. Test per MIL-STD-883, Method 1012.

# DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)\*

 $(-55^{\circ}\text{C to } +125^{\circ}\text{C}) \text{ (V}_{DD} = 3.3\text{V} \pm 0.3)$ 

| SYMBOL                          | PARAMETER                                                                           | CONDITION                                                                                                                                | MIN                   | MAX  | UNIT |
|---------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|
| V <sub>IH</sub>                 | High-level input voltage                                                            | (CMOS)                                                                                                                                   | 2.0                   |      | V    |
| V <sub>IL</sub>                 | Low-level input voltage                                                             | (CMOS)                                                                                                                                   |                       | 0.8  | V    |
| $V_{OL1}$                       | Low-level output voltage                                                            | $I_{OL} = 8mA, V_{DD} = 3.0V$                                                                                                            |                       | 0.4  | V    |
| $V_{\rm OL2}$                   | Low-level output voltage                                                            | $I_{OL} = 200 \mu A, V_{DD} = 3.0 V$                                                                                                     |                       | 0.08 | V    |
| V <sub>OH1</sub>                | High-level output voltage                                                           | $I_{OH} = -4mA, V_{DD} = 3.0V$                                                                                                           | 2.4                   |      | V    |
| $V_{\mathrm{OH2}}$              | High-level output voltage                                                           | $I_{OH} = -200\mu A, V_{DD} = 3.0V$                                                                                                      | V <sub>DD</sub> -0.10 |      | V    |
| C <sub>IN</sub> <sup>1</sup>    | Input capacitance                                                                   | f = 1MHz @ 0V                                                                                                                            |                       | 10   | pF   |
| C <sub>IO</sub> <sup>1</sup>    | Bidirectional I/O capacitance                                                       | f = 1MHz @ 0V                                                                                                                            |                       | 12   | pF   |
| I <sub>IN</sub>                 | Input leakage current                                                               | $V_{SS} \le V_{IN} \le V_{DD}, V_{DD} = V_{DD} $ (max)                                                                                   | -2                    | 2    | μΑ   |
| $I_{OZ}$                        | Three-state output leakage current                                                  | $\begin{aligned} &0V \leq V_O \leq V_{DD} \\ &V_{DD} = V_{DD} \; (max) \\ &\overline{G} = V_{DD} \; (max) \end{aligned}$                 | -2                    | 2    | μА   |
| I <sub>OS</sub> <sup>2, 3</sup> | Short-circuit output current                                                        | $0V \le V_O \le V_{DD}$                                                                                                                  | -90                   | 90   | mA   |
| I <sub>DD</sub> (OP)            | Supply current operating @ 1MHz (per byte)                                          | Inputs: $V_{IL} = 0.8V$ , $V_{IH} = 2.0V$ $I_{OUT} = 0 \text{mA}$ $V_{DD} = V_{DD} \text{ (max)}$                                        |                       | 125  | mA   |
| I <sub>DD1</sub> (OP)           | Supply current operating @40MHz (per byte)                                          | Inputs: $V_{IL} = 0.8V$ , $V_{IH} = 2.0V$ $I_{OUT} = 0 \text{mA}$ $V_{DD} = V_{DD} \text{ (max)}$                                        |                       | 180  | mA   |
| I <sub>DD2</sub> (SB)           | Nominal standby supply current<br>@0MHz<br>25°C<br>3.6V pre-radiation<br>(per byte) | Inputs: $V_{IL} = V_{SS}$ $I_{OUT} = 0 \text{mA}$ $\overline{E}n = V_{DD} - 0.5, V_{DD} = V_{DD} \text{ (max)}$ $V_{IH} = V_{DD} - 0.5V$ |                       | 6    | mA   |

<sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.

2. Supplied as a design limit but not guaranteed or tested.

3. Not more than one output may be shorted at a time for maximum duration of one second.

# AC CHARACTERISTICS READ CYCLE (Pre/Post-Radiation)\*

 $(-55^{\circ}\text{C to } +125^{\circ}\text{C}) \text{ (V}_{DD} = 3.3\text{V} \pm 0.3)$ 

| SYMBOL                           | PARAMETER                                      | MIN | MAX | UNIT |
|----------------------------------|------------------------------------------------|-----|-----|------|
| t <sub>AVAV</sub> 1              | Read cycle time                                | 35  |     | ns   |
| t <sub>AVQV</sub>                | Read access time                               |     | 35  | ns   |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                               | 3   |     | ns   |
| t <sub>GLQX</sub> <sup>2</sup>   | G-controlled Output Enable time                | 3   |     | ns   |
| t <sub>GLQV</sub>                | G-controlled Output Enable time (Read Cycle 3) |     | 10  | ns   |
| t <sub>GHQZ</sub> <sup>2</sup>   | G-controlled output three-state time           |     | 10  | ns   |
| t <sub>ETQX</sub> <sup>2,3</sup> | En-controlled Output Enable time               | 3   |     | ns   |
| t <sub>ETQV</sub> <sup>3</sup>   | En-controlled access time                      |     | 25  | ns   |
| t <sub>EFQZ</sub> 1,2,4          | En-controlled output three-state time          |     | 10  | ns   |

Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

- 1. Functional test.

- Three-state is defined as a 300mV change from steady-state output voltage.
   The ET (enable true) notation refers to the falling edge of En. SEU immunity does not affect the read parameters.
   The EF (enable false) notation refers to the rising edge of En. SEU immunity does not affect the read parameters.



Figure 3. 3-Volt SRAM Loading



Figure 4a. SRAM Read Cycle 1: Address Access



 $\label{eq:assumptions:1} \begin{array}{l} \textbf{Assumptions:} \\ 1. \ \overline{G} \leq V_{IL} \ (max) \ \text{and} \ \overline{W}n \geq V_{IH} \ (min) \end{array}$ 

Figure 4b. SRAM Read Cycle 2: Chip Enable-Controlled Access



Figure 4c. SRAM Read Cycle 3: Output Enable-Controlled Access

# AC CHARACTERISTICS WRITE CYCLE (Pre/Post-Radiation)\* (-55°C to +125°C) (V $_{DD}$ = $3.3V \pm 0.3)$

| SYMBOL                         | PARAMETER                                                     | MIN | MAX | UNIT |
|--------------------------------|---------------------------------------------------------------|-----|-----|------|
| t <sub>AVAV</sub> <sup>1</sup> | Write cycle time                                              | 35  |     | ns   |
| t <sub>ETWH</sub>              | Device Enable to end of write                                 | 20  |     | ns   |
| t <sub>AVET</sub>              | Address setup time for write (En - controlled)                | 0   |     | ns   |
| t <sub>AVWL</sub>              | Address setup time for write ( $\overline{W}$ n - controlled) | 0   |     | ns   |
| t <sub>WLWH</sub>              | Write pulse width                                             | 20  |     | ns   |
| t <sub>WHAX</sub>              | Address hold time for write (Wn - controlled)                 | 2   |     | ns   |
| t <sub>EFAX</sub>              | Address hold time for Device Enable (En - controlled)         | 2   |     | ns   |
| t <sub>WLQZ</sub> <sup>2</sup> | Wn- controlled three-state time                               |     | 10  | ns   |
| t <sub>WHQX</sub> <sup>2</sup> | Wn - controlled Output Enable time                            | 5   |     | ns   |
| t <sub>ETEF</sub>              | Device Enable pulse width (En - controlled)                   | 20  |     | ns   |
| t <sub>DVWH</sub>              | Data setup time                                               | 15  |     | ns   |
| t <sub>WHDX</sub> <sup>2</sup> | Data hold time                                                | 2   |     | ns   |
| t <sub>WLEF</sub>              | Device Enable controlled write pulse width                    | 20  |     | ns   |
| t <sub>DVEF</sub> <sup>2</sup> | Data setup time                                               | 15  |     | ns   |
| t <sub>EFDX</sub>              | Data hold time                                                | 2   |     | ns   |
| t <sub>AVWH</sub>              | Address valid to end of write                                 | 20  |     | ns   |
| t <sub>WHWL</sub> 1            | Write disable time                                            | 5   |     | ns   |

Notes: \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019. 1. Functional test performed with outputs disabled  $(\overline{G} \text{ high})$ . 2. Three-state is defined as 300mV change from steady-state output voltage.



Figure 5a. SRAM Write Cycle 1: Write Enable - Controlled Access



- Assumptions & Notes:  $1. \ \overline{G} \le V_{IL} \ (max). \ If \ \overline{G} \ge V_{IH} \ (min) \ then \ Qn(7:0) \ will \ be in three-state for the entire cycle. \\ 2. \ \underline{Either} \ \overline{E}n \ scenario \ above \ can \ occur. \\ 3. \ \overline{G} \ high \ for \ t_{AVAV} \ cycle.$

Figure 5b. SRAM Write Cycle 2: Chip Enable - Controlled Access



### Notes:

- 1. 50pF including scope probe and test socket capacitance.
- 2. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input =  $V_{DD}/2$ ).

Figure 6. AC Test Loads and Input Waveforms



Figure 7. Low  $V_{\mbox{\scriptsize DD}}$  Data Retention Waveform

# DATA RETENTION CHARACTERISTICS (Pre/Post-Irradiation)

 $(T_C = 25^{\circ}C, 1 Second Data Rentention Test)$ 

| SYMBOL                          | PARAMETER                          | MINIMUM           | MAXIMUM | UNIT |
|---------------------------------|------------------------------------|-------------------|---------|------|
| $V_{\mathrm{DR}}$               | V <sub>DD</sub> for data retention | 2.0               |         | V    |
| I <sub>DDR</sub> <sup>1</sup>   | Data retention current (per byte)  |                   | 2.0     | mA   |
| t <sub>EFR</sub> <sup>1,2</sup> | Chip select to data retention time | 0                 |         | ns   |
| $t_R^{1,2}$                     | Operation recovery time            | t <sub>AVAV</sub> |         | ns   |

- Notes: 1.  $\overline{E}n = V_{DD}$  .2V, all other inputs =  $V_{DR}$  or  $V_{SS}$ .
- 2. Not guaranteed or tested.

# DATA RETENTION CHARACTERISTICS (Pre/Post-Irradiation)

 $(T_C = 25^{\circ}C, 10 \text{ Second Data Retention Test})$ 

| SYMBOL                           | PARAMETER                          | MINIMUM           | MAXIMUM | UNIT |
|----------------------------------|------------------------------------|-------------------|---------|------|
| V <sub>DD</sub> <sup>1</sup>     | V <sub>DD</sub> for data retention | 4.5               | 5.5     | V    |
| t <sub>EFR</sub> <sup>2, 3</sup> | Chip select to data retention time | 0                 |         | ns   |
| t <sub>R</sub> <sup>2, 3</sup>   | Operation recovery time            | t <sub>AVAV</sub> |         | ns   |

- $$\begin{split} & \textbf{Notes:} \\ & 1. \text{ Performed at } V_{DD} \text{ (min) and } V_{DD} \text{ (max).} \\ & 2. \overline{E}n = V_{SS}, \text{ all other inputs} = V_{DR} \text{ or } V_{SS}. \end{split}$$
- 3. Not guaranteed or tested.

# **PACKAGING**



# ORDERING INFORMATION

# 512K32 16Megabit SRAM MCM:



- Notes:

  1. Lead finish (A,C, or X) must be specified.

  2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).

  3. Prototype flow per UTMC Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 4. Military Temperature Range flow per UTMC Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.

# 512K32 16Megabit SRAM MCM: SMD



### Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML Q and QML T not available without radiation hardening