- Operate From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Specified From $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$, $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, and $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
- Max $\mathrm{t}_{\text {pd }}$ of 7 ns at 3.3 V
- Typical $\mathrm{V}_{\text {OLP }}$ (Output Ground Bounce) $<0.8 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Typical $\mathrm{V}_{\mathrm{OHV}}$ (Output $\mathrm{V}_{\mathrm{OH}}$ Undershoot) $>2 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V Cc )
- $\mathrm{I}_{\text {off }}$ Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)

SN54LVC574A... J OR W PACKAGE
SN74LVC574A . . . DB, DGV, DW, N, NS, OR PW PACKAGE


SN74LVC574A . . . RGY PACKAGE (TOP VIEW)


SN54LVC574A . . . FK PACKAGE (TOP VIEW)


## description/ordering information

The SN54LVC574A octal edge-triggered D-type flip-flop is designed for 2.7-V to $3.6-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation, and the SN74LVC574A octal edge-triggered D-type flip-flop is designed for $1.65-\mathrm{V}$ to $3.6-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation.

These devices feature 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

These devices are fully specified for partial-power-down applications using $\mathrm{I}_{\text {off. }}$. The $\mathrm{I}_{\text {off }}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## description/ordering information (continued)

To ensure the high-impedance state during power up or power down, OE should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed $3.3-\mathrm{V} / 5-\mathrm{V}$ system environment.

ORDERING INFORMATION

| TA | PACKAGE ${ }^{\dagger}$ |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | QFN - RGY | Reel of 1000 | SN74LVC574ARGYR | LC574A |
|  | VFBGA - GQN | Reel of 1000 | SN74LVC574AGQNR | LC574A |
|  | VFBGA - ZQN (Pb-free) |  | SN74LVC574AZQNR |  |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | PDIP - N | Tube of 20 | SN74LVC574AN | SN74LVC574AN |
|  | SOIC - DW | Tube of 25 | SN74LVC574ADW | LVC574A |
|  |  | Reel of 2000 | SN74LVC574ADWR |  |
|  | SOP - NS | Reel of 2000 | SN74LVC574ANSR | LVC574A |
|  | SSOP - DB | Reel of 2000 | SN74LVC574ADBR | LC574A |
|  | TSSOP - PW | Tube of 70 | SN74LVC574APW | LC574A |
|  |  | Reel of 2000 | SN74LVC574APWR |  |
|  |  | Reel of 250 | SN74LVC574APWT |  |
|  | TVSOP - DGV | Reel of 2000 | SN74LVC574ADGVR | LC574A |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - J | Tube of 20 | SNJ54LVC574AJ | SNJ54LVC574AJ |
|  | CFP - W | Tube of 85 | SNJ54LVC574AW | SNJ54LVC574AW |
|  | LCCC - FK | Tube of 55 | SNJ54LVC574AFK | SNJ54LVC574AFK |

† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

## GQN OR ZQN PACKAGE

(TOP VIEW)


## terminal assignments

|  | 1 | 2 | 3 | 4 |
| :---: | :---: | :---: | :---: | :---: |
| A | 1D | OE | $\mathrm{V}_{\text {CC }}$ | 1Q |
| B | 3D | 3Q | 2D | 2Q |
| C | 5D | 4D | 5Q | 4Q |
| D | 7D | 7Q | 6D | 6Q |
| E | GND | 8D | CLK | 8Q |

FUNCTION TABLE
(each flip-flop)

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\mathbf{O E}$ | CLK | D | Q |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

## logic diagram (positive logic)



Pin numbers shown are for the DB, DGV, DW, FK, J, N, NS, PW, RGY, and W packages.
absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ${ }^{\dagger}$


Voltage range applied to any output in the high-impedance or power-off state, $\mathrm{V}_{\mathrm{O}}$ (see Note 1)
-0.5 V to 6.5 V
Voltage range applied to any output in the high or low state, $\mathrm{V}_{\mathrm{O}}$ (see Notes 1 and 2) -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$




Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 3): DB package . .................................... . $70^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): DGV package ......................................... 92² $\mathrm{C} / \mathrm{W}$
(see Note 3): DW package .......................................... $58^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): GQN/ZQN package . ................................. $78^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $69^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 3): NS package ......................................... 60² $\mathrm{C} / \mathrm{W}$
(see Note 3): PW package ....................................... $83^{\circ} \mathrm{C} / \mathrm{W}$
(see Note 4): RGY package ....................................... $37^{\circ} \mathrm{C} / \mathrm{W}$

Power dissipation, $\mathrm{P}_{\text {tot }}\left(\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $125^{\circ} \mathrm{C}$ ) (see Notes 5 and 6) ............................. 500 mW
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The value of $\mathrm{V}_{\mathrm{CC}}$ is provided in the recommended operating conditions table.
3. The package thermal impedance is calculated in accordance with JESD 51-7.
4. The package thermal impedance is calculated in accordance with JESD 51-5.
5. For the DW package: above $70^{\circ} \mathrm{C}$ the value of $\mathrm{P}_{\text {tot }}$ derates linearly with $8 \mathrm{~mW} / \mathrm{K}$.
6. For the DB, DGV, N, NS, and PW packages: above $60^{\circ} \mathrm{C}$ the value of $\mathrm{P}_{\text {tot }}$ derates linearly with $5.5 \mathrm{~mW} / \mathrm{K}$.
recommended operating conditions (see Note 7)

|  |  |  | $\begin{gathered} \hline \text { SN54LVC574A } \\ \hline-55 \text { TO } 125^{\circ} \mathrm{C} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | Operating | 2 | 3.6 | V |
|  |  | Data retention only | 1.5 |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage |  | 0 | 5.5 | V |
| $\mathrm{V}_{0}$ | Output voltage | High or low state | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | 3-state | 0 | 5.5 |  |
| IOH | High-level output current | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | -12 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ |  | -24 |  |
| Iol | Low-level output current | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 12 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ |  | 24 |  |
| $\Delta t / \Delta \mathrm{v}$ | Input transition rise or fall rate |  |  | 6 | ns/V |

NOTE 7: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
recommended operating conditions (see Note 7)

|  |  |  | SN74LVC574A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -40 TO 85 ${ }^{\circ} \mathrm{C}$ | -40 TO 125 ${ }^{\circ} \mathrm{C}$ |  |
|  |  |  | MIN MAX | MIN MAX | MIN MAX |  |
|  |  | Operating | 1.65 3.6 | 1.65 3.6 | 1.65 3.6 |  |
|  | Supply voltage | Data retention only | 1.5 | 1.5 | 1.5 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to 1.95 V | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 | 1.7 | 1.7 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V | 2 | 2 | 2 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to 1.95 V | $0.35 \times \mathrm{V}_{\mathrm{CC}}$ | $0.35 \times \mathrm{V}_{\text {CC }}$ | $0.35 \times \mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | 0.7 | 0.7 | 0.7 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V | 0.8 | 0.8 | 0.8 |  |
| $\mathrm{V}_{1}$ | Input voltage |  | $0 \quad 5.5$ | $0 \quad 5.5$ | $0 \quad 5.5$ | V |
|  |  | High or low state | $0 \quad \mathrm{~V}_{\mathrm{CC}}$ | $0 \quad \mathrm{~V}_{\text {CC }}$ | $0 \quad \mathrm{~V}_{\text {CC }}$ |  |
| , | Output voltage | 3-state | $0 \quad 5.5$ | $0 \quad 5.5$ | $0 \quad 5.5$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ | -4 | -4 | -4 |  |
|  | High-level | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ | -8 | -8 | -8 |  |
| OH | output current | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | -12 | -12 | -12 | mA |
|  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ | -24 | -24 | -24 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ | 4 | 4 | 4 |  |
| Io |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ | 8 | 8 | 8 | mA |
| OL | output current | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | 12 | 12 | 12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ | 24 | 24 | 24 |  |
| $\Delta t / \Delta v$ | Input transition ris | e or fall rate | 6 | 6 | 6 | ns/V |

NOTE 7: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the Tl application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{cc}}$ | $\frac{\text { SN54LVC574A }}{-55 \text { TO } 125^{\circ} \mathrm{C}}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  | MIN | TYP ${ }^{\text {d }}$ MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 2.7 V to 3.6 V | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |
|  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.7 V | 2.2 |  |  |
|  |  | 3 V | 2.4 |  |  |
|  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ | 3 V | 2.2 |  |  |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\text {OL }}=100 \mu \mathrm{~A}$ | 2.7 V to 3.6 V |  | 0.2 | V |
|  | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}$ | 2.7 V |  | 0.4 |  |
|  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ | 3 V |  | 0.55 |  |
| 1 | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND | 3.6 V |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{Oz}}$ | $\mathrm{V}_{\mathrm{O}}=0$ to 5.5 V | 3.6 V |  | $\pm 15$ | $\mu \mathrm{A}$ |
| Icc | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.6 V |  | 10 | $\mu \mathrm{A}$ |
|  | $3.6 \mathrm{~V} \leq \mathrm{V}_{1} \leq 5.5 \mathrm{~V}^{\ddagger} \quad \mathrm{O} \mathrm{O}=0$ |  |  | 10 |  |
| $\Delta_{\text {l }}$ C | One input at $\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}$, Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND | 2.7 V to 3.6 V |  | 500 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or GND | 3.3 V |  | 4 | pF |
| $\mathrm{C}_{0}$ | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.3 V |  | 5.5 | pF |

[^0]
## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | Vcc | SN74LVC574A |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -40 TO $85^{\circ} \mathrm{C}$ |  | -40 TO 125 ${ }^{\circ} \mathrm{C}$ |  |  |
|  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{IOH}^{\prime}=-100 \mu \mathrm{~A}$ |  |  | 1.65 V to 3.6 V | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  |  | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | $\mathrm{V}_{C C}-0.2$ |  | V |
|  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ |  |  | 1.65 V | 1.29 |  |  | 1.2 |  | 1.2 |  |  |
|  | $\mathrm{l}_{\mathrm{OH}}=-8 \mathrm{~mA}$ |  | 2.3 V | 1.9 |  |  | 1.7 |  | 1.7 |  |  |  |
|  | $\mathrm{IOH}^{\prime}=-12 \mathrm{~mA}$ |  | 2.7 V | 2.2 |  |  | 2.2 |  | 2.2 |  |  |  |
|  |  |  | 3 V | 2.4 |  |  | 2.4 |  | 2.4 |  |  |  |
|  | $\mathrm{l}_{\mathrm{OH}}=-24 \mathrm{~mA}$ |  | 3 V | 2.3 |  |  | 2.2 |  | 2.2 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\text {OL }}=100 \mu \mathrm{~A}$ |  | 1.65 V to 3.6 V |  |  | 0.1 |  | 0.2 |  | 0.2 | V |  |
|  | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 1.65 V |  |  | 0.24 |  | 0.45 |  | 0.45 |  |  |
|  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 2.3 V |  |  | 0.3 |  | 0.7 |  | 0.7 |  |  |
|  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 2.7 V |  |  | 0.4 |  | 0.4 |  | 0.4 |  |  |
|  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 3 V |  |  | 0.55 |  | 0.55 |  | 0.55 |  |  |
| 1 | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND |  | 3.6 V |  |  | $\pm 1$ |  | $\pm 5$ |  | $\pm 5$ | $\mu \mathrm{A}$ |  |
| $\mathrm{l}_{\text {off }}$ | $\mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  | 0 |  |  | $\pm 4$ |  | $\pm 10$ |  | $\pm 10$ | $\mu \mathrm{A}$ |  |
| $\mathrm{l}_{\mathrm{Oz}}$ | $\mathrm{V}_{1}=0$ to 5.5 V |  | 3.6 V |  |  | $\pm 1$ |  | $\pm 10$ |  | $\pm 10$ | $\mu \mathrm{A}$ |  |
| Icc | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or GND | $\mathrm{o}=0$ | 3.6 V |  |  | 1.5 |  | 10 |  | 10 | $\mu \mathrm{A}$ |  |
|  | $3.6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{I}} \leq 5.5 \mathrm{~V}^{\dagger}$ |  |  |  |  | 1.5 |  | 10 |  | 10 |  |  |
| $\Delta_{\text {l }}$ | One input at $V_{C C}-0.6 \mathrm{~V}$, Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND |  | 2.7 V to 3.6 V | 500 |  |  | 500 |  |  | 500 | $\mu \mathrm{A}$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | 3.3 V |  | 4 |  |  |  |  |  | pF |  |
| $\mathrm{C}_{0}$ | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | 3.3 V |  | 5.5 |  |  |  |  |  | pF |  |

$\dagger$ This applies in the disabled state only.
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\mathrm{V}_{\mathrm{cc}}$ | SN54LVC574A | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -55 TO $125^{\circ} \mathrm{C}$ |  |
|  |  |  |  | MIN MAX |  |
| $\mathrm{f}_{\text {max }}$ |  |  | 2.7 V | 150 | MHz |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 150 |  |
| $t_{\text {pd }}$ | CLK | Q | 2.7 V | 8 | ns |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 17 |  |
| $t_{\text {en }}$ | OE | Q | 2.7 V | 9 | ns |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 17.5 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q | 2.7 V | 7 | ns |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 0.56 .4 |  |

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|  |  | $\mathrm{V}_{\mathrm{cc}}$ | SN74LVC574A |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -40 TO $85^{\circ} \mathrm{C}$ |  | -40 TO 125 ${ }^{\circ} \mathrm{C}$ |  |  |
|  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
|  |  | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ |  |  | 55 |  | 55 |  | 40 |  |
|  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ |  |  | 95 |  | 95 |  | 80 |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency | 2.7 V |  |  | 150 |  | 150 |  | 150 | $z$ |
|  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |  | 150 |  | 150 |  | 150 |  |
|  |  | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 9 |  |  | 9 |  | 9 |  |  |
|  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 4 |  |  | 4 |  | 4 |  |  |
| $\mathrm{t}_{\text {w }}$ | se duration, CLK high or low | 2.7 V | 3.3 |  |  | 3.3 |  | 3.3 |  | ns |
|  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 3.3 |  |  | 3.3 |  | 3.3 |  |  |
|  |  | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 6 |  |  | 6 |  | 6 |  |  |
|  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 4 |  |  | 4 |  | 4 |  |  |
| $\mathrm{t}_{\mathrm{su}}$ | Setup time, data before CLK $\uparrow$ | 2.7 V | 2 |  |  | 2 |  | 2 |  | ns |
|  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2 |  |  | 2 |  | 2 |  |  |
|  |  | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 4 |  |  | 4 |  | 4 |  |  |
|  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 2 |  |  | 2 |  | 2 |  |  |
| $t_{n}$ | Hold time, data after CLK $\uparrow$ | 2.7 V | 1.5 |  |  | 1.5 |  | 1.5 |  | ns |
|  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.5 |  |  | 1.5 |  | 1.5 |  |  |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\mathrm{V}_{\mathrm{cc}}$ | SN74LVC574A |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -40 TO 85 ${ }^{\circ} \mathrm{C}$ |  | -40 TO $125^{\circ} \mathrm{C}$ |  |  |
|  |  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{f}_{\text {max }}$ |  |  | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 55 |  |  | 55 |  | 40 |  | MHz |
|  |  |  | $2.5 \mathrm{~V} \pm 02 \mathrm{~V}$ | 95 |  |  | 95 |  | 80 |  |  |
|  |  |  | 2.7 V | 150 |  |  | 150 |  | 150 |  |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 150 |  |  | 150 |  | 150 |  |  |
| $\mathrm{t}_{\mathrm{pd}}$ | CLK | Q | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1.0 | 7.1 | 21.5 | 1 | 21.6 | 1.0 | 21.6 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 1.0 | 4.9 | 10.0 | 1 | 10.5 | 1.0 | 10.5 |  |
|  |  |  | 2.7 V | 1.0 | 5.0 | 7.8 | 1 | 8 | 1.0 | 8.0 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2.2 | 4.6 | 6.8 | 2.2 | 7 | 2.2 | 7.0 |  |
| $t_{\text {en }}$ | OE | Q | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1.0 | 6.6 | 19.0 | 1 | 19.5 | 1.0 | 19.5 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 1.0 | 4.8 | 10.0 | 1 | 10.5 | 1.0 | 10.5 |  |
|  |  |  | 2.7 V | 1.0 | 5.5 | 8.3 | 1 | 8.5 | 1.0 | 8.5 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.5 | 4.4 | 7.3 | 1.5 | 7.5 | 1.5 | 7.5 |  |
| $\mathrm{t}_{\text {dis }}$ | OE | Q | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1.0 | 5.4 | 18.3 | 1 | 18.8 | 1.0 | 18.8 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 1.0 | 3.0 | 7.3 | 1 | 7.8 | 1.0 | 7.8 |  |
|  |  |  | 2.7 V | 1.0 | 4.0 | 6.8 | 1 | 7 | 1.0 | 7.3 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.7 | 3.9 | 6.2 | 1.7 | 6.4 | 1.7 | 6.6 |  |
| $\mathrm{t}_{\text {sk(0) }}$ |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |  |  |  | 1 |  | 1 | ns |

operating characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{cc}}$ | TYP | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance per flip-flop | Outputs enabled | $\mathrm{f}=10 \mathrm{MHz}$ | 1.8 V | 25 | pF |
|  |  |  |  | 2.5 V | 29 |  |
|  |  |  |  | 3.3 V | 30 |  |
|  |  |  |  | 1.8 V | 9 |  |
|  |  | Outputs disabled |  | 2.5 V | 9 |  |
|  |  |  |  | 3.3 V | 11 |  |

## PARAMETER MEASUREMENT INFORMATION

 PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS
NOTES: A. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{e n}$.
G. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{\text {pd }}$.
H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

THERMAL INFORMATION
This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View

NOTE: All linear dimensions are in millimeters

## Exposed Thermal Pad Dimensions

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-9757601Q2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | Call TI | Call Tl |  |
| 5962-9757601QRA | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Call TI |  |
| 5962-9757601QSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | Call TI |  |
| SN74LVC574ADBLE | OBSOLETE | SSOP | DB | 20 |  | TBD | Call TI | Call TI |  |
| SN74LVC574ADBR | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADBRE4 | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADGVRE4 | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADGVRG4 | ACTIVE | TVSOP | DGV | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADW | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADWE4 | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADWG4 | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADWRE4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ADWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574AGQNR | LIFEBUY | BGA MICROSTAR JUNIOR | GQN | 20 | 1000 | TBD | SNPB | Level-1-240C-UNLIM |  |
| SN74LVC574AN | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type |  |
| SN74LVC574ANE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type |  |


| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC574ANSR | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ANSRE4 | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ANSRG4 | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APW | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWE4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWG4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWLE | OBSOLETE | TSSOP | PW | 20 |  | TBD | Call TI | Call TI |  |
| SN74LVC574APWR | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWT | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWTE4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574APWTG4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |
| SN74LVC574ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| SN74LVC574ARGYRG4 | ACTIVE | VQFN | RGY | 20 | 3000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| SN74LVC574AZQNR | ACTIVE | BGA MICROSTAR JUNIOR | ZQN | 20 | 1000 | Green (RoHS \& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM |  |
| SNJ54LVC574AFK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type |  |
| SNJ54LVC574AJ | ACTIVE | CDIP | $J$ | 20 | 1 | TBD | A42 | N / A for Pkg Type |  |
| SNJ54LVC574AW | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature
Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## OTHER QUALIFIED VERSIONS OF SN54LVC574A, SN74LVC574A

- Catalog: SN74LVC574A
- Automotive: SN74LVC574A-Q1, SN74LVC574A-Q
- Enhanced Product: SN74LVC574A-EP, SN74LVC574A-EP

Military: SN54LVC574A

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog produc
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications


## TAPE AND REEL INFORMATION

REEL DIMENSIONS


- W1

TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

TAPE AND REEL INFORMATION

| Device | Package Type | Package Drawing | Pins | SPQ | $\begin{array}{\|c\|} \hline \text { Reel } \\ \text { Diameter } \\ (\mathrm{mm}) \end{array}$ | Reel Width W1 (mm) | $\begin{gathered} \mathrm{A} 0 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{Ko} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{P} 1 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC574ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 |
| SN74LVC574ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74LVC574ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 |
| SN74LVC574AGQNR | $\begin{array}{\|l} \hline \text { BGA MI } \\ \text { RROSTA } \\ \text { R JUNI } \\ \text { OR } \end{array}$ | GQN | 20 | 1000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 |
| SN74LVC574ANSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.2 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 |
| SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 |
| SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 |
| SN74LVC574APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 |
| SN74LVC574APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 |
| SN74LVC574ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 |
| SN74LVC574AZQNR | $\begin{array}{\|c} \hline \text { BGA MI } \\ \text { RROSTA } \\ \text { R JUNI } \\ \text { OR } \end{array}$ | ZQN | 20 | 1000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVC574ADBR | SSOP | DB | 20 | 2000 | 367.0 | 367.0 | 38.0 |
| SN74LVC574ADGVR | TVSOP | DGV | 20 | 2000 | 367.0 | 367.0 | 35.0 |
| SN74LVC574ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 |
| SN74LVC574AGQNR | BGA MICROSTAR <br> JUNIOR | GQN | 20 | 1000 | 340.5 | 338.1 | 20.6 |
| SN74LVC574ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 |
| SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 |
| SN74LVC574APWR | TSSOP | PW | 20 | 2000 | 367.0 | 367.0 | 38.0 |
| SN74LVC574APWRG4 | TSSOP | PW | 20 | 2000 | 367.0 | 367.0 | 38.0 |
| SN74LVC574APWT | TSSOP | PW | 20 | 250 | 367.0 | 367.0 | 38.0 |
| SN74LVC574ARGYR | VQFN | RGY | 20 | 3000 | 367.0 | 367.0 | 35.0 |
| SN74LVC574AZQNR | BGA MICROSTAR | ZQN | 20 | 1000 | 340.5 | 338.1 | 20.6 |



| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F20)


4040180-4/D 07/03
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only.
E. Falls within Mil-Std 1835 GDFP2-F20

FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. Falls within JEDEC MS-004


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-285 variation BC-2.
D. This package is tin-lead (SnPb). Refer to the 20 ZQN package (drawing 4204492) for lead-free.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-285 variation BC-2.
D. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead ( SnPb ).

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.


| PIM ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{3 8}$ | $\mathbf{4 8}$ | $\mathbf{5 6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,70 | 3,70 | 5,10 | 5,10 | 7,90 | 9,80 | 11,40 |
| A MIN | 3,50 | 3,50 | 4,90 | 4,90 | 7,70 | 9,60 | 11,20 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
D. Falls within JEDEC: $24 / 48$ Pins - MO-153

14/16/20/56 Pins - MO-194

DW (R-PDSO-G20) PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AC.

PW (R-PDSO-G20)


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shal not exceed 0,15 each side
D Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
E. Falls within JEDEC MO-153


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate design.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.


## THERMAL PAD MECHANICAL DATA

## RGY (R-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View

Exposed Thermal Pad Dimensions

[^1]

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.


| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Tl is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

## Products

| Audio | www.ti.com/audio |
| :---: | :---: |
| Amplifiers | amplifier.ti.com |
| Data Converters | dataconverter.ti.com |
| DLP® Products | www.dlp.com |
| DSP | dsp.ti.com |
| Clocks and Timers | www.ti.com/clocks |
| Interface | interface.ti.com |
| Logic | logic.ti.com |
| Power Mgmt | power.ti.com |
| Microcontrollers | $\underline{\text { microcontroller.ti.com }}$ |
| RFID | www.ti-rfid.com |
| OMAP Mobile Processors | www.ti.com/omap |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |

## Applications

| Automotive and Transportation | www.ti.com/automotive |
| :---: | :---: |
| Communications and Telecom | www.ti.com/communications |
| Computers and Peripherals | www.ti.com/computers |
| Consumer Electronics | www.ti.com/consumer-apps |
| Energy and Lighting | www.ti.com/energy |
| Industrial | www.ti.com/industrial |
| Medical | www.ti.com/medical |
| Security | www.ti.com/security |
| Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Video and Imaging | www.ti.com/video |
| TI E2E Community | e2e.ti.com |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated


[^0]:    ${ }^{\dagger} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
    $\ddagger$ This applies in the disabled state only.

[^1]:    NOTE: All linear dimensions are in millimeters

