TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# TC9162AN, TC9163AN, TC9164AN TC9162AF, TC9163AF, TC9164AF

### HIGH VOLTAGE ANALOG FUNCTION SWITCH ARRAY

TC9162AN/AF, TC9163AN/AF and TC9164AN/AF are analog switch arrays for high voltage application. By inputting the specified serial data, the analog switches are controlled. As each analog switch is independently controllable, switch of wide use is available.

### **FEATURES**

- Analog switches of 16 circuits are built in, allowing to provide three types according to internal connections.
- Dual power supply of (+) and (-) can be used. In this case the switch select data is operated in a single power supply by the built-in level shifter. As the threshold level of the input inverter is designed low, interface with CMOS microcomputer is easily available.
- As the analog switches are high-voltage (30V) use and have superior linearity of on-resistance, extra low distortion and wide dynamic range can be realized.
- Owing to CMOS structure current consumption is low.
- Package is shrinked DIP 28 PIN.



Weight

SDIP28-P-400-1.78 : 2.2g (Typ.) SOP28-P-450-1.27 : 0.8g (Typ.)

980508EBA2

TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook.

The products described in this document are subject to foreign exchange and foreign trade laws.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

The information contained herein is subject to change without notice.

### PIN CONNECTION (TOP VIEW)



### **BLOCK DIAGRAM**

### TC9162AN/AF



### TC9163AN / AF



### TC9164AN/AF



### DESCRIPTION OF PIN FUNCTIONS (L-ch/R-ch)

| PIN No.           |                 |                 |                          |                                    |                                         |                    |  |
|-------------------|-----------------|-----------------|--------------------------|------------------------------------|-----------------------------------------|--------------------|--|
| TC9162<br>AN / AF | TC9163<br>AN/AF | TC9164<br>AN/AF | SYMBOL PIN NAME          |                                    | FUNCTION & OPERATION                    | NOTE               |  |
| 1                 |                 |                 | VSS                      | – Power<br>Terminal                |                                         |                    |  |
| 14                |                 |                 | GND                      | Ground<br>Terminal                 | Applies Supply Voltage.                 | _                  |  |
| 28                |                 |                 | V <sub>DD</sub>          | + Power<br>Terminal                |                                         |                    |  |
| 2/27              | 2/27            | 2 / 27          | S <sub>1</sub>           |                                    | Input & Output Terminal                 |                    |  |
| 3/26              | 3/ <b>26</b>    | 3/26            | \$ <sub>2</sub>          | for Analog Switch                  |                                         |                    |  |
| 5/24              | 4/25            | 4/25            | S <sub>3</sub>           |                                    |                                         |                    |  |
| 6/23              | 6/23            | 5/24            | \$4                      | Switch Input                       |                                         |                    |  |
| 8/21              | 7/22            | 7/22            | S <sub>5</sub>           | Terminal                           | minal s <sub>n</sub> O 🔀                |                    |  |
| 9/20              | 8/21            | 8/21            | S <sub>6</sub>           | s <sub>n+1</sub> O                 |                                         | _                  |  |
| 11 / 18           | 10 / 19         | 10 / 19         | S <sub>7</sub>           |                                    |                                         |                    |  |
| _                 | 11 / 18         | 11 / 18         | S <sub>8</sub>           |                                    | \$ <sub>n+2</sub>                       |                    |  |
| 4/25              | 5/24            | 6/23            | COM1                     | Caratta II                         |                                         |                    |  |
| 7/22              | 9/20            | 9/20            | COM2                     | Switch                             | !                                       |                    |  |
| 10 / 19           | 12 / 17         | 12 / 17         | COM3                     | Output<br>Terminal                 | com <sub>n</sub> O                      |                    |  |
| 12 / 17           | _               | _               | COM4                     | Terminal                           | _                                       |                    |  |
| 13                |                 | ST              | Strobe Input<br>Terminal | Strobe Input for Data<br>Interrupt | Low                                     |                    |  |
| 15 CK             |                 |                 | СК                       | Clock Input<br>Terminal            | Clock Input for Data Transfer           | Threshold<br>Input |  |
| 16                |                 |                 | DATA                     | Data Input<br>Terminal             | Serial Data Input for Switch<br>Setting | Terminal           |  |

### **DESCRIPTION OF OPERATION**

### DATA INPUT

Each analog switch array of TC9162AN / AF, TC9163AN / AF and TC9164AN / AF can be optionally controlled by inputting specified data to DATA, CK, and ST terminals.

The data are composed of 14 bit as follows.



As the bit 1~8 correspond to the analog switches 1 to 8 respectively, set the bit of the desired switch to the level "1" (see Note).

Bit 9 and 10 are channel selecting bit (left and right). When either one of these bit is set to level "1", the desired channel is selected. The selection is made both simultaneously ("1" and "1") as well as either right or left independently ("1" and "0", "0" or "1").

Bit 11 to 14 are code bit to be used for chip selection.

For example, when TC9162AN/AF, TC9163AN/AF and TC9164AN/AF are used simultaneously, if DATA, CK and ST terminals of each device are commonly connected, either one of TC9162AN/AF, TC9163AN/AF or TC9164AN/AF can be selected by these code bit data.

The codes are set respectively as follows:

|             | C <sub>0</sub> | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> |
|-------------|----------------|----------------|----------------|----------------|
| TC9162AN/AF | 0              | 0              | 0              | 0              |
| TC9163AN/AF | 1              | 0              | 0              | 0              |
| TC9164AN/AF | 0              | 1              | 0              | 0              |

Note: As for TC9162AN/AF, the switch consists of 7 circuits.

So the 8bit must be used at level "0".

### TIMING OF DATA, CK and ST

Input data to the DATA, CK and ST terminals in the following timing conditions.



The data to the DATA terminal is input to the internal shift registers sequentially with synchronizing to the rise of the input to the CK terminal.



The input data are finally transferred to the latch circuit from the shift register by the ST signal, updating the previous data.

### **POWER SUPPLY CORRELATIONS**

As the power supply sequence of analog switch part and control part, the analog part can be used by a dual power supply of (+) and (-), in which case, the control part operates in single power supply.

As the thresshold level of the terminals of CK, DATA and ST are designed to low, CMOS microcomputers of 5V system can be easily interfaced in.

O USE OF DUAL POWER SUPPLY



### O USE OF SINGLE POWER SUPPLY





The operating voltage range of a single power supply use is half of a dual power supply use.

## MAXIMUM RATINGS (Ta = 25°C)

| CHARACTERISTIC        | SYMBOL                               | RATING                           | UNIT |
|-----------------------|--------------------------------------|----------------------------------|------|
| Supply Voltage (1)    | V <sub>DD</sub> -<br>V <sub>SS</sub> | -0.3~36                          | ٧    |
| Supply Voltage (2)    | V <sub>DD</sub> -<br>GND             | -0.3~20                          | ٧    |
| Input Voltage         | VIN                                  | $V_{SS} = 0.3 \sim V_{DD} + 0.3$ | V    |
| Power Dissipation     | PD                                   | 300                              | mW   |
| Operating temperature | T <sub>opr</sub>                     | <b>- 40∼8</b> 5                  | °C   |
| Storage Temperature   | T <sub>stg</sub>                     | <b>- 65∼150</b>                  | °C   |

# **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $V_{DD} = 15V$ , $V_{SS} = -15V$ , GND = 0V, Ta = 25°C)

|                                 | TOD (OTHER)                       |                      | 113c abecilied, 100 - 1911 133 -                      | ,    |       | ,        | /     |
|---------------------------------|-----------------------------------|----------------------|-------------------------------------------------------|------|-------|----------|-------|
| CHARACTERISTIC                  | SYMBOL                            | TEST<br>CIR-<br>CUIT | TEST CONDITION                                        | MIN. | TYP.  | MAX.     | UNIT  |
| Operating Supply Voltage (1)    | V <sub>DD</sub> – V <sub>SS</sub> | _                    | Dual power operation                                  | 16   | ~     | 34       | V     |
| Operating Supply<br>Voltage (2) | V <sub>DD</sub> – GND             | _                    | Single power operaiton                                | 8    | ~     | 18       | V     |
| Operating Supply Current        | I <sub>DD</sub>                   | _                    | No loaded, open                                       | _    | 0.01  | 0.1      | mA    |
| Back-up Voltage                 | VΒ                                | _                    | Data holding voltage                                  | 4    | ~     | 18       | V     |
| Back-up Current                 | ΙΒ                                | _                    | $V_{DD} = 4.0V$ , $V_{SS} = GND = 0V$                 | _    | 1     | 10       | μΑ    |
| "H" level                       | VIH                               | _                    | CV DATA ST terminal                                   | 4    | ~     | $V_{DD}$ | V     |
| Input Voltage "L" level         | V <sub>IL</sub>                   | _                    | CK, DATA, ST terminal                                 | GND  | ~     | 1.0      |       |
| Operating Min. Pulse<br>Width   | <sup>t</sup> Min                  | _                    | _                                                     | 0.5  | _     | _        | μs    |
| Switch-on Resistance            | RON                               | 2                    | _                                                     | _    | 80    | 100      | Ω     |
| Total Harmonic<br>Distortion    | THD                               | 3                    | $f_{in} = 0 \sim 20 \text{kHz}, \ V_{in} = 1 V_{rms}$ | _    | 0.001 | 0.005    | %     |
| Noise Voltage                   | V <sub>NO</sub>                   | 4                    | f = 20~50kHz                                          | _    | 1.0   | 10       | μVrms |

### **APPLICATION CIRCUIT**

1. BACK-UP CIRCUIT



3. TOTAL HARMONIC DISCRIPTION



2. SWITCH-ON RESISTANCE



4. NOISE VOLTAGE







### APPLICATION INFORMATION

### 1. AT POWER ON

When a voltage is applied, the analog switch is under an unstable condition. Provide external measures such as muting until the data is finally set.

### 2. PROTECTION AGAINST EXCESS INPUT

When there is a possibility of inputting a excess voltage, more than  $V_{DD}$ - $V_{SS}$ , to the analog switch, add a protective circuit as shown below:



### 3. NOISE AT DATA TRANSFERRING

Some frequency of the CK signal may affect the analog switch and cause noises at data transferring.

CK signals should be at the frequency out of audio band as possible.

# OUTLINE DRAWING



Weight: 2.2g (Typ.)

# OUTLINE DRAWING SOP28-P-450-1.27 Unit:mm 28 15 27 98 8 11 14 0.995TYP 19.0MAX 19.5±0.2 19.0MAX 19.5±0.2 1.0±0.2

Weight: 0.8g (Typ.)