To our customers, Old Company Name in Catalogs and Other Documents On April 1st, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1st, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. Notice 1. 2. 3. 4. 5. 6. 7. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. "Standard": 8. 9. 10. 11. 12. Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support. "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. User's Manual 78K0/KE1 8-Bit Single-Chip Microcontrollers PD780131 PD780132 PD780133 PD780134 PD780136 PD780138 PD78F0134 PD78F0138 PD780131(A) PD780132(A) PD780133(A) PD780134(A) PD780136(A) PD780138(A) PD78F0134(A) PD78F0138(A) Document No. U16228EJ3V1UD00 (3rd edition) Date Published August 2005 N CP(K) 2002 Printed in Japan PD780131(A1) PD780132(A1) PD780133(A1) PD780134(A1) PD780136(A1) PD780138(A1) PD78F0134(A1) PD78F0138(A1) PD780131(A2) PD780132(A2) PD780133(A2) PD780134(A2) PD780136(A2) PD780138(A2) [MEMO] 2 User's Manual U16228EJ3V1UD NOTES FOR CMOS DEVICES 1 VOLTAGE APPLICATION WAVEFORM AT INPUT PIN Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). 2 HANDLING OF UNUSED INPUT PINS Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. 3 PRECAUTION AGAINST ESD A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. 4 STATUS BEFORE INITIALIZATION Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. 5 POWER ON/OFF SEQUENCE In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. 6 INPUT OF SIGNAL DURING POWER OFF STATE Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. User's Manual U16228EJ3V1UD 3 EEPROM is a trademark of NEC Electronics Corporation. Windows and Windows NT are either registered trademarks or trademarks of Microsoft Corporation in the United States and/or other countries. PC/AT is a trademark of International Business Machines Corporation. HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company. SPARCstation is a trademark of SPARC International, Inc. Solaris and SunOS are trademarks of Sun Microsystems, Inc. These commodities, technology or software, must be exported in accordance with the export administration regulations of the exporting country. Diversion contrary to the law of that country is prohibited. * The information in this document is current as of August, 2005. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. * No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document. * NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others. * Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. * While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. * NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific". The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application. "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application. (Note) (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries. (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above). M8E 02. 11-1 4 User's Manual U16228EJ3V1UD Regional Information Some information contained in this document may vary from country to country. Before using any NEC Electronics product in your application, pIease contact the NEC Electronics office in your country to obtain a list of authorized representatives and distributors. They will verify: * Device availability * Ordering information * Product release schedule * Availability of related technical literature * Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth) * Network requirements In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country. [GLOBAL SUPPORT] http://www.necel.com/en/support/support.html NEC Electronics America, Inc. (U.S.) NEC Electronics (Europe) GmbH NEC Electronics Hong Kong Ltd. Santa Clara, California Tel: 408-588-6000 800-366-9782 Duesseldorf, Germany Tel: 0211-65030 Hong Kong Tel: 2886-9318 * Sucursal en Espana Madrid, Spain Tel: 091-504 27 87 * Succursale Francaise Velizy-Villacoublay, France Tel: 01-30-67 58 00 * Filiale Italiana Milano, Italy Tel: 02-66 75 41 * Branch The Netherlands Eindhoven, The Netherlands Tel: 040-265 40 10 * Tyskland Filial NEC Electronics Hong Kong Ltd. Seoul Branch Seoul, Korea Tel: 02-558-3737 NEC Electronics Shanghai Ltd. Shanghai, P.R. China Tel: 021-5888-5400 NEC Electronics Taiwan Ltd. Taipei, Taiwan Tel: 02-2719-2377 NEC Electronics Singapore Pte. Ltd. Novena Square, Singapore Tel: 6253-8311 Taeby, Sweden Tel: 08-63 87 200 * United Kingdom Branch Milton Keynes, UK Tel: 01908-691-133 J05.6 User's Manual U16228EJ3V1UD 5 INTRODUCTION Readers This manual is intended for user engineers who wish to understand the functions of the 78K0/KE1 and design and develop application systems and programs for these devices. The target products are as follows. 78K0/KE1: PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, 78F0138, 780131(A), 780132(A), 780133(A), 780134(A), 780136(A), 780138(A), 78F0134(A), 78F0138(A), 780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1), 78F0134(A1), 78F0138(A1), 780131(A2), 780132(A2), 780133(A2), 780134(A2), 780136(A2), and 780138(A2) Purpose This manual is intended to give users an understanding of the functions described in the Organization below. Organization The 78K0/KE1 manual is separated into two parts: this manual and the instructions edition (common to the 78K/0 Series). 78K0/KE1 78K/0 Series User's Manual User's Manual (This Manual) Instructions * Pin functions * CPU functions * Internal block functions * Instruction set * Interrupts * Explanation of each instruction * Other on-chip peripheral functions * Electrical specifications 6 User's Manual U16228EJ3V1UD How to Read This Manual It is assumed that the readers of this manual have general knowledge of electrical engineering, logic circuits, and microcontrollers. * When using this manual as the manual for (A) grade products, (A1) grade products, and (A2) grade products: Only the quality grade differs between standard products and (A), (A1), and (A2) grade products. Read the part number as follows. * PD780131 PD780131(A), 780131(A1), 780131(A2) * * * * * * * PD780132 PD780132(A), 780132(A1), 780132(A2) PD780133 PD780133(A), 780133(A1), 780133(A2) PD780134 PD780134(A), 780134(A1), 780134(A2) PD780136 PD780136(A), 780136(A1), 780136(A2) PD780138 PD780138(A), 780138(A1), 780138(A2) PD78F0134 PD78F0134(A), 78F0134(A1) PD78F0138 PD78F0138(A), 78F0138(A1) * To gain a general understanding of functions: Read this manual in the order of the CONTENTS. The mark shows major revised points. * How to interpret the register format: For a bit number enclosed in brackets, the bit name is defined as a reserved word in the RA78K0, and is defined as the sfr variable by #pragma sfr directive in the CC78K0. * To check the details of a register when you know the register name. Refer to APPENDIX C REGISTER INDEX. * To know details of the 78K/0 Series instructions. Refer to the separate document 78K/0 Series Instructions User's Manual (U12326E). Caution Examples in this manual employ the "standard" quality grade for general electronics. When using examples in this manual for the "special" quality grade, review the quality grade of each part and/or circuit actually used. Conventions Data significance: Higher digits on the left and lower digits on the right Active low representations: xxx (overscore over pin and signal name) Note: Footnote for item marked with Note in the text. Caution: Information requiring particular attention Remark: Supplementary information ... xxxx or xxxxB Numerical representations: Binary ... xxxx Decimal Hexadecimal User's Manual U16228EJ3V1UD ... xxxxH 7 Differences Between 78K0/KE1 and 78K0/KE1+ Series Name 78K0/KE1 78K0/KE1+ Item Mask ROM version Available None Flash Power supply Two power supplies Single power supply memory Self-programming function None Available Option byte None Internal oscillator can be stopped/cannot version be stopped selectable Version with on-chip debug function None Available (PD78F0138HD) Regulator Available None Power-on clear function 2.85 V 0.15 V or 3.5 V 0.2 V selectable 2.1 V 0.1 V (fixed) Minimum instruction execution time 0.166 s (at 12 MHz operation) 0.125 s (at 16 MHz operation) Related Documents The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such. Documents Related to Devices Document Name Document No. 78K0/KE1 User's Manual This manual 78K0/KE1+ User's Manual U16899E 78K/0 Series Instructions User's Manual U12326E Documents Related to Development Tools (Software) (User's Manuals) Document Name RA78K0 Assembler Package Document No. Operation U16629E Language U14446E Structured Assembly Language U11789E CC78K0 C Compiler Operation U16613E Language U14298E SM78K Series Ver. 2.52 System Simulator Operation U16768E External Part User Open Interface U15802E Specifications ID78K0-NS Ver. 2.52 Integrated Debugger Operation U16488E ID78K0-QB Ver. 2.81 Integrated Debugger Operation U16996E PM plus Ver. 5.10 U16569E Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing. 8 User's Manual U16228EJ3V1UD Documents Related to Development Tools (Hardware) (User's Manuals) Document Name Document No. IE-78K0-NS In-Circuit Emulator U13731E IE-78K0-NS-A In-Circuit Emulator U14889E IE-78K0K1-ET In-Circuit Emulator U16604E QB-78K0KX1H In-Circuit Emulator U17081E IE-780148-NS-EM1 Emulation Board To be prepared Documents Related to Flash Memory Programming Document Name Document No. PG-FP3 Flash Memory Programmer User's Manual U13502E PG-FP4 Flash Memory Programmer User's Manual U15260E Other Documents Document Name Document No. SEMICONDUCTOR SELECTION GUIDE - Products and Packages - X13769X Semiconductor Device Mount Manual Note Quality Grades on NEC Semiconductor Devices C11531E NEC Semiconductor Device Reliability/Quality Control System C10983E Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) C11892E Note See the "Semiconductor Device Mount Manual" website (http://www.necel.com/pkg/en/mount/index.html). Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing. User's Manual U16228EJ3V1UD 9 CONTENTS CHAPTER 1 OUTLINE ............................................................................................................................ 18 1.1 Expanded-Specification Products and Conventional Products (Standard Products, (A) Grade Products Only) ...................................................................... 18 1.2 Features ...................................................................................................................................... 19 1.3 Applications................................................................................................................................ 20 1.4 Ordering Information ................................................................................................................. 21 1.5 Pin Configuration (Top View).................................................................................................... 28 1.6 Kx1 Series Lineup ...................................................................................................................... 31 1.7 1.8 1.6.1 78K0/Kx1, 78K0/Kx1+ product lineup ............................................................................................ 31 1.6.2 V850ES/Kx1, V850ES/Kx1+ product lineup................................................................................... 34 Block Diagram ............................................................................................................................ 37 Outline of Functions .................................................................................................................. 38 CHAPTER 2 PIN FUNCTIONS ............................................................................................................... 41 2.1 Pin Function List ........................................................................................................................ 41 2.2 Description of Pin Functions .................................................................................................... 45 2.2.1 P00 to P06 (port 0) ........................................................................................................................ 45 2.2.2 P10 to P17 (port 1) ........................................................................................................................ 46 2.2.3 P20 to P27 (port 2) ........................................................................................................................ 46 2.2.4 P30 to P33 (port 3) ........................................................................................................................ 47 2.2.5 P40 to P43 (port 4) ........................................................................................................................ 47 2.2.6 P50 to P53 (port 5) ........................................................................................................................ 47 2.2.7 P60 to P63 (port 6) ........................................................................................................................ 47 2.2.8 P70 to P77 (port 7) ........................................................................................................................ 47 2.2.9 P120 (port 12)................................................................................................................................ 48 2.2.10 P130 (port 13)................................................................................................................................ 48 2.2.11 P140 and P141 (port 14) ............................................................................................................... 48 2.2.12 AVREF ............................................................................................................................................ 48 2.2.13 AVSS .............................................................................................................................................. 48 2.2.14 RESET........................................................................................................................................... 49 2.2.15 REGC ............................................................................................................................................ 49 2.2.16 X1 and X2 ...................................................................................................................................... 49 2.2.17 XT1 and XT2.................................................................................................................................. 49 2.2.18 VDD and EVDD ................................................................................................................................ 49 2.2.19 VSS and EVSS ................................................................................................................................ 49 2.2.20 VPP (flash memory versions only) .................................................................................................. 49 2.2.21 IC (mask ROM versions only) ........................................................................................................ 49 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins......................................... 50 CHAPTER 3 CPU ARCHITECTURE ...................................................................................................... 54 3.1 10 Memory Space ............................................................................................................................ 54 3.1.1 Internal program memory space .................................................................................................... 63 3.1.2 Internal data memory space .......................................................................................................... 64 User's Manual U16228EJ3V1UD 3.2 3.3 3.4 3.1.3 Special function register (SFR) area...............................................................................................64 3.1.4 Data memory addressing ...............................................................................................................65 Processor Registers .................................................................................................................. 73 3.2.1 Control registers .............................................................................................................................73 3.2.2 General-purpose registers ..............................................................................................................77 3.2.3 Special function registers (SFRs) ...................................................................................................78 Instruction Address Addressing .............................................................................................. 83 3.3.1 Relative addressing ........................................................................................................................83 3.3.2 Immediate addressing ....................................................................................................................84 3.3.3 Table indirect addressing ...............................................................................................................85 3.3.4 Register addressing........................................................................................................................85 Operand Address Addressing .................................................................................................. 86 3.4.1 Implied addressing .........................................................................................................................86 3.4.2 Register addressing........................................................................................................................87 3.4.3 Direct addressing............................................................................................................................88 3.4.4 Short direct addressing...................................................................................................................89 3.4.5 Special function register (SFR) addressing ....................................................................................90 3.4.6 Register indirect addressing ...........................................................................................................91 3.4.7 Based addressing...........................................................................................................................92 3.4.8 Based indexed addressing .............................................................................................................93 3.4.9 Stack addressing ............................................................................................................................94 CHAPTER 4 PORT FUNCTIONS........................................................................................................... 95 4.1 Port Functions............................................................................................................................ 95 4.2 Port Configuration ..................................................................................................................... 97 4.2.1 Port 0..............................................................................................................................................98 4.2.2 Port 1............................................................................................................................................102 4.2.3 Port 2............................................................................................................................................107 4.2.4 Port 3............................................................................................................................................108 4.2.5 Port 4............................................................................................................................................110 4.2.6 Port 5............................................................................................................................................111 4.2.7 Port 6............................................................................................................................................112 4.2.8 Port 7............................................................................................................................................113 4.2.9 Port 12..........................................................................................................................................114 4.2.10 Port 13..........................................................................................................................................115 4.2.11 Port 14..........................................................................................................................................116 4.3 4.4 Registers Controlling Port Function...................................................................................... 117 Port Function Operations........................................................................................................ 121 4.4.1 Writing to I/O port .........................................................................................................................121 4.4.2 Reading from I/O port ...................................................................................................................121 4.4.3 Operations on I/O port ..................................................................................................................121 CHAPTER 5 CLOCK GENERATOR .................................................................................................... 122 5.1 5.2 Functions of Clock Generator ................................................................................................ 122 Configuration of Clock Generator.......................................................................................... 122 User's Manual U16228EJ3V1UD 11 5.3 5.4 5.5 5.6 5.7 5.8 Registers Controlling Clock Generator ................................................................................. 124 System Clock Oscillator .......................................................................................................... 131 5.4.1 X1 oscillator ..................................................................................................................................131 5.4.2 Subsystem clock oscillator............................................................................................................131 5.4.3 When subsystem clock is not used...............................................................................................134 5.4.4 Internal oscillator...........................................................................................................................134 5.4.5 Prescaler.......................................................................................................................................134 Clock Generator Operation ..................................................................................................... 135 Time Required to Switch Between Internal Oscillation Clock and X1 Input Clock ........... 142 Time Required for CPU Clock Switchover............................................................................. 143 Clock Switching Flowchart and Register Setting ................................................................. 144 5.8.1 Switching from internal oscillation clock to X1 input clock.............................................................144 5.8.2 Switching from X1 input clock to internal oscillation clock.............................................................145 5.8.3 Switching from X1 input clock to subsystem clock........................................................................146 5.8.4 Switching from subsystem clock to X1 input clock........................................................................147 5.8.5 Register settings ...........................................................................................................................148 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01......................................................... 149 6.1 Functions of 16-Bit Timer/Event Counters 00 and 01........................................................... 149 6.2 Configuration of 16-Bit Timer/Event Counters 00 and 01 .................................................... 150 6.3 Registers Controlling 16-Bit Timer/Event Counters 00 and 01 ........................................... 155 6.4 Operation of 16-Bit Timer/Event Counters 00 and 01........................................................... 166 6.5 6.4.1 Interval timer operation .................................................................................................................166 6.4.2 PPG output operations .................................................................................................................169 6.4.3 Pulse width measurement operations ...........................................................................................172 6.4.4 External event counter operation ..................................................................................................180 6.4.5 Square-wave output operation......................................................................................................183 6.4.6 One-shot pulse output operation...................................................................................................185 Cautions for 16-Bit Timer/Event Counters 00 and 01 ........................................................... 190 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51........................................................... 193 7.1 7.2 7.3 7.4 7.5 Functions of 8-Bit Timer/Event Counters 50 and 51............................................................. 193 Configuration of 8-Bit Timer/Event Counters 50 and 51 ...................................................... 195 Registers Controlling 8-Bit Timer/Event Counters 50 and 51 ............................................. 197 Operations of 8-Bit Timer/Event Counters 50 and 51........................................................... 202 7.4.1 Operation as interval timer............................................................................................................202 7.4.2 Operation as external event counter.............................................................................................204 7.4.3 Square-wave output operation......................................................................................................205 7.4.4 PWM output operation ..................................................................................................................206 Cautions for 8-Bit Timer/Event Counters 50 and 51 ............................................................. 210 CHAPTER 8 8-BIT TIMERS H0 AND H1 .......................................................................................... 211 8.1 Functions of 8-Bit Timers H0 and H1 ..................................................................................... 211 8.2 Configuration of 8-Bit Timers H0 and H1............................................................................... 211 8.3 Registers Controlling 8-Bit Timers H0 and H1 ...................................................................... 215 12 User's Manual U16228EJ3V1UD 8.4 Operation of 8-Bit Timers H0 and H1 ..................................................................................... 221 8.4.1 Operation as interval timer/square-wave output ...........................................................................221 8.4.2 Operation as PWM output mode ..................................................................................................224 8.4.3 Carrier generator mode operation (8-bit timer H1 only) ................................................................230 CHAPTER 9 WATCH TIMER ............................................................................................................... 237 9.1 Functions of Watch Timer....................................................................................................... 237 9.2 Configuration of Watch Timer ................................................................................................ 239 9.3 Register Controlling Watch Timer.......................................................................................... 239 9.4 Watch Timer Operations ......................................................................................................... 241 9.5 9.4.1 Watch timer operation ..................................................................................................................241 9.4.2 Interval timer operation.................................................................................................................242 Cautions for Watch Timer ....................................................................................................... 243 CHAPTER 10 WATCHDOG TIMER ..................................................................................................... 244 10.1 10.2 10.3 10.4 Functions of Watchdog Timer ................................................................................................ 244 Configuration of Watchdog Timer.......................................................................................... 246 Registers Controlling Watchdog Timer ................................................................................. 247 Operation of Watchdog Timer ................................................................................................ 250 10.4.1 Watchdog timer operation when "Internal oscillator cannot be stopped" is selected by mask option ..................................................................................................................................250 10.4.2 Watchdog timer operation when "Internal oscillator can be stopped by software" is selected by mask option ...........................................................................................................251 10.4.3 Watchdog timer operation in STOP mode (when "Internal oscillator can be stopped by software" is selected by mask option)...........................................................................................252 10.4.4 Watchdog timer operation in HALT mode (when "Internal oscillator can be stopped by software" is selected by mask option)...........................................................................................254 CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER............................................... 255 11.1 Functions of Clock Output/Buzzer Output Controller.......................................................... 255 11.2 Configuration of Clock Output/Buzzer Output Controller ................................................... 256 11.3 Register Controlling Clock Output/Buzzer Output Controller............................................. 256 11.4 Clock Output/Buzzer Output Controller Operations ............................................................ 258 11.4.1 Clock output operation..................................................................................................................258 11.4.2 Operation as buzzer output ..........................................................................................................258 CHAPTER 12 A/D CONVERTER ......................................................................................................... 259 12.1 Functions of A/D Converter .................................................................................................... 259 12.2 Configuration of A/D Converter.............................................................................................. 260 12.3 Registers Used in A/D Converter ........................................................................................... 262 12.4 A/D Converter Operations....................................................................................................... 267 12.4.1 Basic operations of A/D converter ................................................................................................267 12.4.2 Input voltage and conversion results ............................................................................................269 12.4.3 A/D converter operation mode......................................................................................................270 12.5 How to Read A/D Converter Characteristics Table .............................................................. 273 User's Manual U16228EJ3V1UD 13 12.6 Cautions for A/D Converter..................................................................................................... 275 CHAPTER 13 SERIAL INTERFACE UART0 ...................................................................................... 280 13.1 Functions of Serial Interface UART0...................................................................................... 280 13.2 Configuration of Serial Interface UART0 ............................................................................... 281 13.3 Registers Controlling Serial Interface UART0....................................................................... 284 13.4 Operation of Serial Interface UART0 ...................................................................................... 289 13.4.1 Operation stop mode ....................................................................................................................289 13.4.2 Asynchronous serial interface (UART) mode................................................................................290 13.4.3 Dedicated baud rate generator .....................................................................................................296 CHAPTER 14 SERIAL INTERFACE UART6 ...................................................................................... 301 14.1 14.2 14.3 14.4 Functions of Serial Interface UART6...................................................................................... 301 Configuration of Serial Interface UART6 ............................................................................... 305 Registers Controlling Serial Interface UART6....................................................................... 308 Operation of Serial Interface UART6 ...................................................................................... 316 14.4.1 Operation stop mode ....................................................................................................................316 14.4.2 Asynchronous serial interface (UART) mode................................................................................317 14.4.3 Dedicated baud rate generator .....................................................................................................332 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 ................................................................ 339 15.1 Functions of Serial Interfaces CSI10 and CSI11 ................................................................... 339 15.2 Configuration of Serial Interfaces CSI10 and CSI11............................................................. 340 15.3 Registers Controlling Serial Interfaces CSI10 and CSI11 .................................................... 342 15.4 Operation of Serial Interfaces CSI10 and CSI11 ................................................................... 348 15.4.1 Operation stop mode ....................................................................................................................348 15.4.2 3-wire serial I/O mode...................................................................................................................349 CHAPTER 16 MULTIPLIER/DIVIDER ................................................................................................... 359 16.1 Functions of Multiplier/Divider ............................................................................................... 359 16.2 Configuration of Multiplier/Divider ......................................................................................... 359 16.3 Register Controlling Multiplier/Divider .................................................................................. 363 16.4 Operations of Multiplier/Divider.............................................................................................. 364 16.4.1 Multiplication operation .................................................................................................................364 16.4.2 Division operation .........................................................................................................................366 CHAPTER 17 INTERRUPT FUNCTIONS ............................................................................................ 368 17.1 17.2 17.3 17.4 Interrupt Function Types......................................................................................................... 368 Interrupt Sources and Configuration ..................................................................................... 368 Registers Controlling Interrupt Functions ............................................................................ 372 Interrupt Servicing Operations ............................................................................................... 379 17.4.1 Maskable interrupt acknowledgment ............................................................................................379 17.4.2 Software interrupt request acknowledgment.................................................................................381 17.4.3 Multiple interrupt servicing ............................................................................................................382 17.4.4 Interrupt request hold....................................................................................................................385 14 User's Manual U16228EJ3V1UD CHAPTER 18 KEY INTERRUPT FUNCTION ..................................................................................... 386 18.1 Functions of Key Interrupt ...................................................................................................... 386 18.2 Configuration of Key Interrupt................................................................................................ 386 18.3 Register Controlling Key Interrupt......................................................................................... 387 CHAPTER 19 STANDBY FUNCTION.................................................................................................. 388 19.1 Standby Function and Configuration .................................................................................... 388 19.1.1 Standby function...........................................................................................................................388 19.1.2 Registers controlling standby function ..........................................................................................389 19.2 Standby Function Operation................................................................................................... 392 19.2.1 HALT mode ..................................................................................................................................392 19.2.2 STOP mode..................................................................................................................................397 CHAPTER 20 RESET FUNCTION ....................................................................................................... 401 20.1 Register for Confirming Reset Source .................................................................................. 408 CHAPTER 21 CLOCK MONITOR ........................................................................................................ 409 21.1 Functions of Clock Monitor .................................................................................................... 409 21.2 Configuration of Clock Monitor .............................................................................................. 409 21.3 Registers Controlling Clock Monitor ..................................................................................... 410 21.4 Operation of Clock Monitor..................................................................................................... 411 CHAPTER 22 POWER-ON-CLEAR CIRCUIT ..................................................................................... 416 22.1 Functions of Power-on-Clear Circuit ..................................................................................... 416 22.2 Configuration of Power-on-Clear Circuit............................................................................... 417 22.3 Operation of Power-on-Clear Circuit ..................................................................................... 417 22.4 Cautions for Power-on-Clear Circuit...................................................................................... 418 CHAPTER 23 LOW-VOLTAGE DETECTOR ....................................................................................... 420 23.1 23.2 23.3 23.4 23.5 Functions of Low-Voltage Detector ....................................................................................... 420 Configuration of Low-Voltage Detector................................................................................. 421 Registers Controlling Low-Voltage Detector ........................................................................ 421 Operation of Low-Voltage Detector ....................................................................................... 424 Cautions for Low-Voltage Detector........................................................................................ 428 CHAPTER 24 REGULATOR ................................................................................................................. 431 24.1 Outline of Regulator ................................................................................................................ 431 CHAPTER 25 MASK OPTIONS ........................................................................................................... 433 CHAPTER 26 ROM CORRECTION ..................................................................................................... 434 26.1 26.2 26.3 26.4 26.5 Functions of ROM Correction................................................................................................. 434 Configuration of ROM Correction .......................................................................................... 434 Register Controlling ROM Correction.................................................................................... 436 ROM Correction Usage Example............................................................................................ 437 ROM Correction Application................................................................................................... 438 User's Manual U16228EJ3V1UD 15 26.6 Program Execution Flow ......................................................................................................... 441 26.7 Cautions for ROM Correction ................................................................................................. 443 CHAPTER 27 PD78F0134, 78F0138.................................................................................................. 444 27.1 27.2 27.3 27.4 27.5 27.6 Internal Memory Size Switching Register.............................................................................. 445 Internal Expansion RAM Size Switching Register ................................................................ 446 Writing with Flash Programmer.............................................................................................. 447 Programming Environment..................................................................................................... 454 Communication Mode.............................................................................................................. 454 Connection of Pins on Board.................................................................................................. 457 27.6.1 VPP pin ..........................................................................................................................................457 27.6.2 Serial interface pins ......................................................................................................................457 27.6.3 RESET pin ....................................................................................................................................459 27.6.4 Port pins........................................................................................................................................459 27.6.5 REGC pin......................................................................................................................................459 27.6.6 Other signal pins...........................................................................................................................459 27.6.7 Power supply ................................................................................................................................459 27.7 Programming Method .............................................................................................................. 460 27.7.1 Controlling flash memory ..............................................................................................................460 27.7.2 Flash memory programming mode ...............................................................................................460 27.7.3 Selecting communication mode ....................................................................................................461 27.7.4 Communication commands ..........................................................................................................462 CHAPTER 28 INSTRUCTION SET....................................................................................................... 463 28.1 Conventions Used in Operation List ...................................................................................... 463 28.1.1 Operand identifiers and specification methods .............................................................................463 28.1.2 Description of operation column ...................................................................................................464 28.1.3 Description of flag operation column.............................................................................................464 28.2 Operation List ........................................................................................................................... 465 28.3 Instructions Listed by Addressing Type ............................................................................... 473 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) ................ 476 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS)...................................... 496 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) ................................ 516 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) ................................ 535 CHAPTER 33 PACKAGE DRAWINGS ................................................................................................ 549 CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS........................................................... 553 CHAPTER 35 CAUTIONS FOR WAIT................................................................................................. 560 16 User's Manual U16228EJ3V1UD 35.1 Cautions for Wait ..................................................................................................................... 560 35.2 Peripheral Hardware That Generates Wait ............................................................................ 561 35.3 Example of Wait Occurrence .................................................................................................. 562 APPENDIX A DEVELOPMENT TOOLS .............................................................................................. 563 A.1 Software Package .................................................................................................................... 567 A.2 Language Processing Software ............................................................................................. 567 A.3 Control Software ...................................................................................................................... 568 A.4 Flash Memory Writing Tools................................................................................................... 568 A.5 Debugging Tools (Hardware).................................................................................................. 569 A.5.1 When using in-circuit emulator IE-78K0-NS or IE-78K0-NS-A......................................................569 A.5.2 When using in-circuit emulator IE-78K0K1-ET .............................................................................570 A.5.3 When using in-circuit emulator QB-78K0KX1H ............................................................................571 A.6 Debugging Tools (Software) ................................................................................................... 572 APPENDIX B NOTES ON TARGET SYSTEM DESIGN................................................................... 573 B.1 When Using IE-78K0-NS, IE-78K0-NS-A, or IE-78K0K1-ET .................................................. 573 B.2 When Using QB-78K0KX1H .................................................................................................... 580 APPENDIX C REGISTER INDEX......................................................................................................... 582 C.1 Register Index (In Alphabetical Order with Respect to Register Names) .......................... 582 C.2 Register Index (In Alphabetical Order with Respect to Register Symbol)......................... 586 APPENDIX D LIST OF CAUTIONS..................................................................................................... 590 APPENDIX E REVISION HISTORY ..................................................................................................... 612 E.1 E.2 Major Revisions in This Edition ............................................................................................. 612 Revision History up to Previous Edition ............................................................................... 614 User's Manual U16228EJ3V1UD 17 CHAPTER 1 OUTLINE 1.1 Expanded-Specification Products and Conventional Products (Standard Products, (A) Grade Products Only) The expanded-specification products and conventional products refer to the following products. Expanded-specification product: Products with a rankNote E or after * PD780131, 780132, 780133, and 780134 for which orders were received in late May 2004 or thereafter * PD780136 and 780138 for which orders were received in mid-April, 2004 or thereafter * PD78F0134 and 78F0138 for which orders were received in mid-July, 2004 or thereafter Note Conventional product: Products with rank I or K * Products other than the above expanded-specification products Note The rank is indicated by the 5th digit from the left in the lot number marked on the package. xxxx Lot number Year Week code code Rank Expanded-specification products and conventional products of standard products and (A) grade products differ in operating frequency ratings. The differences are shown in Table 1-1. Table 1-1. Differences Between Expanded-Specification Products and Conventional Products of Standard Products and (A) Grade Products Guaranteed Operating Speed (Minimum Instruction Supply Voltage (VDD) Conventional Products (Rank: I, K) Expanded-Specification Products Execution Time) (Rank: E or After) 12 MHz (0.166 s) Not used 4.0 to 5.5 V 10 MHz (0.2 s) 4.0 to 5.5 V 3.5 to 4.0 V 8.38 MHz (0.238 s) 3.3 to 4.0 V 3.0 to 3.5 V 5 MHz (0.4 s) 2.7 to 3.3 V 2.5 to 3.0 V Cautions 1. The specifications of the peripheral functions (timer, serial interface, A/D converter, etc.) are conventional when operating at VDD = 2.7 to 5.5 V. Therefore, to select the count clock or base clock of a peripheral function, satisfy the following conditions. * VDD = 4.0 to 5.5 V: Count clock or base clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock or base clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock or base clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock or base clock 2.5 MHz 2. Rewrite the flash memory in the ranges of fX = 2 to 10 MHz and VDD = 2.7 to 5.5 V as ever. 18 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE 1.2 Features { Minimum instruction execution time can be changed from high speed (0.166 s: @ 12 MHz operation with X1 input clock) to ultra low-speed (122 s: @ 32.768 kHz operation with subsystem clock) { General-purpose register: 8 bits x 32 registers (8 bits x 8 registers x 4 banks) { ROM, RAM capacities Program Memory Item (ROM) Part Number PD780131 Mask ROM Internal High-Speed RAM 8 KB PD780132 16 KB PD780133 24 KB PD780134 32 KB Data Memory - 512 bytes 1024 bytes PD78F0134Note 1 Flash memory 32 KB 1024 bytes PD780136 Mask ROM 48 KB 1024 bytes PD780138 PD78F0138 Internal Expansion RAM Note 2 Note 2 1024 bytes 60 KB Flash memory Note 2 60 KB Note 2 Note 2 1024 bytes 1024 bytes Notes 1. The PD78F0134 does not support the PD780136 and 780138. 2. The internal flash memory, internal high-speed RAM capacities, and internal expansion RAM capacities can be changed using the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS). { On-chip power-on-clear (POC) circuit and low-voltage detector (LVI) { Short startup is possible via the CPU default start using the internal oscillator { On-chip clock monitor function using internal oscillator { On-chip watchdog timer (operable with internal oscillation clock) { On-chip multiplier/divider { On-chip key interrupt function { On-chip clock output/buzzer output controller { On-chip regulator { I/O ports: 51 (N-ch open drain: 4) { Timer PD780131, 780132: 7 channels PD780133, 780134, 78F0134, 780136, 780138, 78F0138: 8 channels { Serial interface PD780131, 780132: 2 channels (UART (LIN (Local Interconnect Network)-bus supported): 1 channel, CSI/UARTNote: 1 channel) PD780133, 780134, 78F0134, 780136, 780138, 78F0138: 3 channels (UART(LIN (Local Interconnect Network)-bus supported: 1 channel, CSI/UART Note : 1 channel, CSI: 1 channel) Note Select either of the functions of these alternate-function pins. User's Manual U16228EJ3V1UD 19 CHAPTER 1 OUTLINE { 10-bit resolution A/D converter: 8 channels { Supply voltage: VDD = 2.5 to 5.5 VNotes 1, 2 (expanded-specification products of standard products and (A) grade products) VDD = 2.7 to 5.5 VNotes 1, 2 (conventional products of standard products and (A) grade products) VDD = 3.3 to 5.5 VNote 2 ((A1) grade products, (A2) grade products) { Operating ambient temperature: TA = -40 to +85C (standard product, (A) grade product) TA = -40 to +105C (flash memory version of (A1) grade product) TA = -40 to +110C (mask ROM version of (A1) grade product) TA = -40 to +125C (mask ROM version of (A2) grade product) Notes 1. Use these products in the voltage range of 3.0 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 2.85 V 0.15 V. 2. Use these products in the voltage range of 3.7 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 3.5 V 0.2 V. 1.3 Applications { Automotive equipment * System control for body electricals (power windows, keyless entry reception, etc.) * Sub-microcontrollers for control { Home audio, car audio { AV equipment { PC peripheral equipment (keyboards, etc.) { Household electrical appliances * Outdoor air conditioner units * Microwave ovens, electric rice cookers { Industrial equipment * Pumps * Vending machines * FA (Factory Automation) 20 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE 1.4 Ordering Information (1) Mask ROM version (1/3) Part Number PD780131GB-xxx-8EU PD780131GC-xxx-8BS PD780131GK-xxx-9ET PD780132GB-xxx-8EU PD780132GC-xxx-8BS PD780132GK-xxx-9ET PD780133GB-xxx-8EU PD780133GC-xxx-8BS PD780133GK-xxx-9ET PD780134GB-xxx-8EU PD780134GC-xxx-8BS PD780134GK-xxx-9ET PD780136GB-xxx-8EU PD780136GC-xxx-8BS PD780136GK-xxx-9ET PD780138GB-xxx-8EU PD780138GC-xxx-8BS PD780138GK-xxx-9ET PD780131GB-xxx-8EU-A PD780131GC-xxx-8BS-A PD780131GK-xxx-9ET-A PD780132GB-xxx-8EU-A PD780132GC-xxx-8BS-A PD780132GK-xxx-9ET-A PD780133GB-xxx-8EU-A PD780133GC-xxx-8BS-A PD780133GK-xxx-9ET-A PD780134GB-xxx-8EU-A PD780134GC-xxx-8BS-A PD780134GK-xxx-9ET-A PD780134F1-xxx-BA2-A PD780136GB-xxx-8EU-A PD780136GC-xxx-8BS-A PD780136GK-xxx-9ET-A PD780138GB-xxx-8EU-A PD780138GC-xxx-8BS-A PD780138GK-xxx-9ET-A Package 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14x14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic FBGA (6 x 6) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) Quality Grade Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Remarks 1. xxx indicates ROM code suffix. 2. Products that have the part numbers suffixed by "-A" are lead-free products. Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. User's Manual U16228EJ3V1UD 21 CHAPTER 1 OUTLINE (1) Mask ROM version (2/3) Part Number PD780131GB(A)-xxx-8EU PD780131GC(A)-xxx-8BS PD780131GK(A)-xxx-9ET PD780132GB(A)-xxx-8EU PD780132GC(A)-xxx-8BS PD780132GK(A)-xxx-9ET PD780133GB(A)-xxx-8EU PD780133GC(A)-xxx-8BS PD780133GK(A)-xxx-9ET PD780134GB(A)-xxx-8EU PD780134GC(A)-xxx-8BS PD780134GK(A)-xxx-9ET PD780136GB(A)-xxx-8EU PD780136GC(A)-xxx-8BS PD780136GK(A)-xxx-9ET PD780138GB(A)-xxx-8EU PD780138GC(A)-xxx-8BS PD780138GK(A)-xxx-9ET PD780131GB(A1)-xxx-8EU PD780131GC(A1)-xxx-8BS PD780131GK(A1)-xxx-9ET PD780132GB(A1)-xxx-8EU PD780132GC(A1)-xxx-8BS PD780132GK(A1)-xxx-9ET PD780133GB(A1)-xxx-8EU PD780133GC(A1)-xxx-8BS PD780133GK(A1)-xxx-9ET PD780134GB(A1)-xxx-8EU PD780134GC(A1)-xxx-8BS PD780134GK(A1)-xxx-9ET PD780136GB(A1)-xxx-8EU PD780136GC(A1)-xxx-8BS PD780136GK(A1)-xxx-9ET PD780138GB(A1)-xxx-8EU PD780138GC(A1)-xxx-8BS PD780138GK(A1)-xxx-9ET Remark Package 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) Quality Grade Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special xxx indicates ROM code suffix. Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. 22 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE (1) Mask ROM version (3/3) Part Number PD780131GB(A2)-xxx-8EU PD780131GC(A2)-xxx-8BS PD780131GK(A2)-xxx-9ET PD780132GB(A2)-xxx-8EU PD780132GC(A2)-xxx-8BS PD780132GK(A2)-xxx-9ET PD780133GB(A2)-xxx-8EU PD780133GC(A2)-xxx-8BS PD780133GK(A2)-xxx-9ET PD780134GB(A2)-xxx-8EU PD780134GC(A2)-xxx-8BS PD780134GK(A2)-xxx-9ET PD780136GB(A2)-xxx-8EU PD780136GC(A2)-xxx-8BS PD780136GK(A2)-xxx-9ET PD780138GB(A2)-xxx-8EU PD780138GC(A2)-xxx-8BS PD780138GK(A2)-xxx-9ET Remark Package 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) Quality Grade Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special xxx indicates ROM code suffix. Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. User's Manual U16228EJ3V1UD 23 CHAPTER 1 OUTLINE (2) Flash memory version (1/3) Part Number PD78F0134M1GB-8EU PD78F0134M1GC-8BS PD78F0134M1GK-9ET PD78F0134M2GB-8EU PD78F0134M2GC-8BS PD78F0134M2GK-9ET PD78F0134M3GB-8EU PD78F0134M3GC-8BS PD78F0134M3GK-9ET PD78F0134M4GB-8EU PD78F0134M4GC-8BS PD78F0134M4GK-9ET PD78F0134M5GB-8EU PD78F0134M5GC-8BS PD78F0134M5GK-9ET PD78F0134M6GB-8EU PD78F0134M6GC-8BS PD78F0134M6GK-9ET PD78F0138M1GB-8EU PD78F0138M1GC-8BS PD78F0138M1GK-9ET PD78F0138M2GB-8EU PD78F0138M2GC-8BS PD78F0138M2GK-9ET PD78F0138M3GB-8EU PD78F0138M3GC-8BS PD78F0138M3GK-9ET PD78F0138M4GB-8EU PD78F0138M4GC-8BS PD78F0138M4GK-9ET PD78F0138M5GB-8EU PD78F0138M5GC-8BS PD78F0138M5GK-9ET PD78F0138M6GB-8EU PD78F0138M6GC-8BS PD78F0138M6GK-9ET PD78F0134M1GB-8EU-A PD78F0134M1GC-8BS-A PD78F0134M1GK-9ET-A PD78F0134M2GB-8EU-A PD78F0134M2GC-8BS-A PD78F0134M2GK-9ET-A PD78F0134M3GB-8EU-A PD78F0134M3GC-8BS-A Remark Package 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) Quality Grade Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Products that have the part numbers suffixed by "-A" are lead-free products. Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. 24 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE (2) Flash memory version (2/3) Part Number PD78F0134M3GK-9ET-A PD78F0134M4GB-8EU-A PD78F0134M4GC-8BS-A PD78F0134M4GK-9ET-A PD78F0134M5GB-8EU-A PD78F0134M5GC-8BS-A PD78F0134M5GK-9ET-A PD78F0134M6GB-8EU-A PD78F0134M6GC-8BS-A PD78F0134M6GK-9ET-A PD78F0138M1GB-8EU-A PD78F0138M1GC-8BS-A PD78F0138M1GK-9ET-A PD78F0138M2GB-8EU-A PD78F0138M2GC-8BS-A PD78F0138M2GK-9ET-A PD78F0138M3GB-8EU-A PD78F0138M3GC-8BS-A PD78F0138M3GK-9ET-A PD78F0138M4GB-8EU-A PD78F0138M4GC-8BS-A PD78F0138M4GK-9ET-A PD78F0138M5GB-8EU-A PD78F0138M5GC-8BS-A PD78F0138M5GK-9ET-A PD78F0138M6GB-8EU-A PD78F0138M6GC-8BS-A PD78F0138M6GK-9ET-A PD78F0134M1GB(A)-8EU PD78F0134M1GC(A)-8BS PD78F0134M1GK(A)-9ET PD78F0134M2GB(A)-8EU PD78F0134M2GC(A)-8BS PD78F0134M2GK(A)-9ET PD78F0134M3GB(A)-8EU PD78F0134M3GC(A)-8BS PD78F0134M3GK(A)-9ET PD78F0134M4GB(A)-8EU PD78F0134M4GC(A)-8BS PD78F0134M4GK(A)-9ET PD78F0134M5GB(A)-8EU PD78F0134M5GC(A)-8BS PD78F0134M5GK(A)-9ET Remark Package 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) Quality Grade Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Standard Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Products that have the part numbers suffixed by "-A" are lead-free products. Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. User's Manual U16228EJ3V1UD 25 CHAPTER 1 OUTLINE (2) Flash memory version (3/3) Part Number PD78F0134M6GB(A)-8EU PD78F0134M6GC(A)-8BS PD78F0134M6GK(A)-9ET PD78F0138M1GB(A)-8EU PD78F0138M1GC(A)-8BS PD78F0138M1GK(A)-9ET PD78F0138M2GB(A)-8EU PD78F0138M2GC(A)-8BS PD78F0138M2GK(A)-9ET PD78F0138M3GB(A)-8EU PD78F0138M3GC(A)-8BS PD78F0138M3GK(A)-9ET PD78F0138M4GB(A)-8EU PD78F0138M4GC(A)-8BS PD78F0138M4GK(A)-9ET PD78F0138M5GB(A)-8EU PD78F0138M5GC(A)-8BS PD78F0138M5GK(A)-9ET PD78F0138M6GB(A)-8EU PD78F0138M6GC(A)-8BS PD78F0138M6GK(A)-9ET PD78F0134M1GB(A1)-8EU PD78F0134M1GC(A1)-8BS PD78F0134M1GK(A1)-9ET PD78F0134M2GB(A1)-8EU PD78F0134M2GC(A1)-8BS PD78F0134M2GK(A1)-9ET PD78F0134M5GB(A1)-8EU PD78F0134M5GC(A1)-8BS PD78F0134M5GK(A1)-9ET PD78F0134M6GB(A1)-8EU PD78F0134M6GC(A1)-8BS PD78F0134M6GK(A1)-9ET PD78F0138M1GB(A1)-8EU PD78F0138M1GC(A1)-8BS PD78F0138M1GK(A1)-9ET PD78F0138M2GB(A1)-8EU PD78F0138M2GC(A1)-8BS PD78F0138M2GK(A1)-9ET PD78F0138M5GB(A1)-8EU PD78F0138M5GC(A1)-8BS PD78F0138M5GK(A1)-9ET PD78F0138M6GB(A1)-8EU PD78F0138M6GC(A1)-8BS PD78F0138M6GK(A1)-9ET Package 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) 64-pin plastic LQFP (10 x 10) 64-pin plastic LQFP (14 x 14) 64-pin plastic TQFP (12 x 12) Quality Grade Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Special Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications. 26 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE Mask ROM versions (PD780131, 780132, 780133, 780134, 780136, and 780138) include mask options. When ordering, it is possible to select "Power-on-clear (POC) circuit can be used/cannot be used", "Internal oscillator can be stopped/cannot be stopped by software" and "Pull-up resistor incorporated/not incorporated in 1-bit units (P60 to P63)". Flash memory versions corresponding to the mask options of the mask ROM versions are as follows. Table 1-2. Flash Memory Versions Corresponding to Mask Options of Mask ROM Versions Flash Memory Versions (Part Number) Mask Option POC Circuit POC cannot be used POC used (VPOC = 2.85 V 0.15 V) POC used (VPOC = 3.5 V 0.2 V) Internal Oscillator Cannot be stopped PD78F0134M1GB-8EU PD78F0134M1GC-8BS PD78F0134M1GK-9ET PD78F0138M1GB-8EU PD78F0138M1GC-8BS PD78F0138M1GK-9ET PD78F0134M1GB-8EU-A PD78F0134M1GC-8BS-A PD78F0134M1GK-9ET-A PD78F0138M1GB-8EU-A PD78F0138M1GC-8BS-A PD78F0138M1GK-9ET-A PD78F0134M1GB(A)-8EU PD78F0134M1GC(A)-8BS PD78F0134M1GK(A)-9ET PD78F0138M1GB(A)-8EU PD78F0138M1GC(A)-8BS PD78F0138M1GK(A)-9ET PD78F0134M1GB(A1)-8EU PD78F0134M1GC(A1)-8BS PD78F0134M1GK(A1)-9ET PD78F0138M1GB(A1)-8EU PD78F0138M1GC(A1)-8BS PD78F0138M1GK(A1)-9ET Can be stopped by software PD78F0134M2GB-8EU PD78F0134M2GC-8BS PD78F0134M2GK-9ET PD78F0138M2GB-8EU PD78F0138M2GC-8BS PD78F0138M2GK-9ET PD78F0134M2GB-8EU-A PD78F0134M2GC-8BS-A PD78F0134M2GK-9ET-A PD78F0138M2GB-8EU-A PD78F0138M2GC-8BS-A PD78F0138M2GK-9ET-A PD78F0134M2GB(A)-8EU PD78F0134M2GC(A)-8BS PD78F0134M2GK(A)-9ET PD78F0138M2GB(A)-8EU PD78F0138M2GC(A)-8BS PD78F0138M2GK(A)-9ET PD78F0134M2GB(A1)-8EU PD78F0134M2GC(A1)-8BS PD78F0134M2GK(A1)-9ET PD78F0138M2GB(A1)-8EU PD78F0138M2GC(A1)-8BS PD78F0138M2GK(A1)-9ET Cannot be stopped PD78F0134M3GB-8EU PD78F0134M3GC-8BS PD78F0134M3GK-9ET PD78F0138M3GB-8EU PD78F0138M3GC-8BS PD78F0138M3GK-9ET PD78F0134M3GB-8EU-A PD78F0134M3GC-8BS-A PD78F0134M3GK-9ET-A PD78F0138M3GB-8EU-A PD78F0138M3GC-8BS-A PD78F0138M3GK-9ET-A PD78F0134M3GB(A)-8EU PD78F0134M3GC(A)-8BS PD78F0134M3GK(A)-9ET PD78F0138M3GB(A)-8EU PD78F0138M3GC(A)-8BS PD78F0138M3GK(A)-9ET Can be stopped by software PD78F0134M4GB-8EU PD78F0134M4GC-8BS PD78F0134M4GK-9ET PD78F0138M4GB-8EU PD78F0138M4GC-8BS PD78F0138M4GK-9ET PD78F0134M4GB-8EU-A PD78F0134M4GC-8BS-A PD78F0134M4GK-9ET-A PD78F0138M4GB-8EU-A PD78F0138M4GC-8BS-A PD78F0138M4GK-9ET-A PD78F0134M4GB(A)-8EU PD78F0134M4GC(A)-8BS PD78F0134M4GK(A)-9ET PD78F0138M4GB(A)-8EU PD78F0138M4GC(A)-8BS PD78F0138M4GK(A)-9ET Cannot be stopped PD78F0134M5GB-8EU PD78F0134M5GC-8BS PD78F0134M5GK-9ET PD78F0138M5GB-8EU PD78F0138M5GC-8BS PD78F0138M5GK-9ET PD78F0134M5GB-8EU-A PD78F0134M5GC-8BS-A PD78F0134M5GK-9ET-A PD78F0138M5GB-8EU-A PD78F0138M5GC-8BS-A PD78F0138M5GK-9ET-A PD78F0134M5GB(A)-8EU PD78F0134M5GC(A)-8BS PD78F0134M5GK(A)-9ET PD78F0138M5GB(A)-8EU PD78F0138M5GC(A)-8BS PD78F0138M5GK(A)-9ET PD78F0134M5GB(A1)-8EU PD78F0134M5GC(A1)-8BS PD78F0134M5GK(A1)-9ET PD78F0138M5GB(A1)-8EU PD78F0138M5GC(A1)-8BS PD78F0138M5GK(A1)-9ET Can be stopped by software PD78F0134M6GB-8EU PD78F0134M6GC-8BS PD78F0134M6GK-9ET PD78F0138M6GB-8EU PD78F0138M6GC-8BS PD78F0138M6GK-9ET PD78F0134M6GB-8EU-A PD78F0134M6GC-8BS-A PD78F0134M6GK-9ET-A PD78F0138M6GB-8EU-A PD78F0138M6GC-8BS-A PD78F0138M6GK-9ET-A PD78F0134M6GB(A)-8EU PD78F0134M6GC(A)-8BS PD78F0134M6GK(A)-9ET PD78F0138M6GB(A)-8EU PD78F0138M6GC(A)-8BS PD78F0138M6GK(A)-9ET PD78F0134M6GB(A1)-8EU PD78F0134M6GC(A1)-8BS PD78F0134M6GK(A1)-9ET PD78F0138M6GB(A1)-8EU PD78F0138M6GC(A1)-8BS PD78F0138M6GK(A1)-9ET User's Manual U16228EJ3V1UD 27 CHAPTER 1 OUTLINE 1.5 Pin Configuration (Top View) * 64-pin plastic LQFP (10 x 10) * 64-pin plastic LQFP (14 x 14) P20/ANI0 P21/ANI1 P22/ANI2 P23/ANI3 P24/ANI4 P25/ANI5 P26/ANI6 P27/ANI7 P70/KR0 P71/KR1 P72/KR2 P73/KR3 P74/KR4 P75/KR5 P76/KR6 P77/KR7 * 64-pin plastic TQFP (12 x 12) 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 AVREF AVSS IC (VPP) VDD REGC VSS X1 X2 RESET XT1 XT2 P130 P120/INTP0 P33/TI51/TO51/INTP4 P32/INTP3 P31/INTP2 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 P40 P41 P42 P43 P50 P51 P52 P53 P00/TI000 P01/TI010/TO00 P02/SO11Note P03/SI11Note P04/SCK11Note P05/SSI11Note/TI001Note P06/TI011Note/TO01Note EVDD P30/INTP1 P140/PCL/INTP6 P141/BUZ/INTP7 P17/TI50/TO50 P16/TOH1/INTP5 P15/TOH0 P14/RxD6 P13/TxD6 P12/SO10 P11/SI10/RxD0 P10/SCK10/TxD0 P60 P61 P62 P63 EVSS 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. Cautions 1. Connect the IC (Internally Connected) pin directly to VSS. 2. Connect the AVSS pin to VSS. 3. Connect the REGC pin as follows. Standard Product and (A) Grade Product When regulator is used Connect to VSS via a capacitor (1 F: recommended) When regulator is not used Connect directly to VDD 4. Connect the VPP pin to EVSS or VSS during normal operation. Remark 28 Figures in parentheses apply to the PD78F0134 and 78F0138. User's Manual U16228EJ3V1UD (A1) Grade Product and (A2) Grade Product - (Regulator cannot be used.) CHAPTER 1 OUTLINE Pin Identification ANI0 to ANI7: Analog input PCL: Programmable clock output AVREF: Analog reference voltage REGC: Regulator capacitance AVSS: Analog ground RESET: Reset BUZ: Buzzer output RxD0, RxD6: Receive data EVDD: Power supply for port SCK10, SCK11Note: Serial clock input/output EVSS: Ground for port SI10, SI11Note: Serial data input IC: Note Internally connected SO10, SO11 : Serial data output INTP0 to INTP7: External interrupt input SSI11Note: KR0 to KR7: Key return TI000, TI010, P00 to P06: Port 0 TI001Note, TI011Note, P10 to P17: Port 1 TI50, TI51: P20 to P27: Port 2 TO00, TO01Note, P30 to P33: Port 3 TO50, TO51, P40 to P43: Port 4 TOH0, TOH1: P50 to P53: Port 5 TxD0, TxD6: Transmit data P60 to P63: Port 6 VDD: Power supply P70 to P77: Port 7 VPP: Programming power supply P120: Port 12 VSS: Ground P130: Port 13 X1, X2: Crystal oscillator (X1 input clock) P140, P141: Port 14 XT1, XT2: Crystal oscillator (Subsystem clock) Serial interface chip select input Timer input Timer output Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 29 CHAPTER 1 OUTLINE * 64-pin plastic FBGA (6 x 6) (PD780134 standard product only) Top View Bottom View 8 7 6 5 4 3 2 1 A B C D E F G H H G F E D C B A Index mark Pin No. Pin Name Pin No. Pin Name Pin No. Pin Name Pin No. Pin Name A1 P31/INTP2 C1 P30/INTP1 E1 P12/SO10 G1 P63 A2 P32/INTP3 C2 P17/TI50/TO50 E2 P11/SI10/RxD0 G2 P05/SSI11/TI001 A3 XT2 C3 P141/BUZ/INTP7 E3 P10/SCK10/TxD0 G3 P04/SCK11 A4 X2 C4 P130 E4 P62 G4 P01/TI010/TO00 A5 VSS C5 RESET E5 P52 G5 P50 A6 IC C6 P23/ANI3 E6 P70/KR0 G6 P42 A7 AVSS C7 P22/ANI2 E7 P71/KR1 G7 P76/KR6 A8 AVREF C8 P24/ANI4 E8 P73/KR3 G8 P77/KR7 B1 P140/PCL/INTP6 D1 P14/RxD6 F1 P61 H1 EVSS B2 P33/TI51/TO51/INTP4 D2 P13/TxD6 F2 P60 H2 EVDD B3 P120/INTP0 D3 P15/TOH0 F3 P02/SO11 H3 P03/SI11 B4 XT1 D4 P16/TOH1/INTP5 F4 P53 H4 P06/TI011/TO01 B5 X1 D5 REGC F5 P43 H5 P00/TI000 B6 VDD D6 P25/ANI5 F6 P75/KR5 H6 P51 B7 P20/ANI0 D7 P26/ANI6 F7 P72/KR2 H7 P41 B8 P21/ANI1 D8 P27/ANI7 F8 P74/KR4 H8 P40 Cautions 1. Connect the IC (Internally Connected) pin directly to VSS. 2. Connect the AVSS pin to VSS. 3. Connect the REGC pin as follows. * When regulator is used: Connect to VSS via a capacitor (1 F: recommended) * When regulator is not used: Connect directly to VDD 30 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE 1.6 Kx1 Series Lineup 1.6.1 78K0/Kx1, 78K0/Kx1+ product lineup * 30-pin SSOP (7.62 mm 0.65 mm pitch) 78K0/KB1 PD78F0103 Two-power-supply flash memory: 24 KB, RAM: 768 B 78K0/KB1+ PD780103 Mask ROM: 24 KB, RAM: 768 B Single-power-supply flash memory: 24 KB, RAM: 768 B PD780102 Mask ROM: 16 KB, RAM: 768 B PD78F0102H Single-power-supply flash memory: 16 KB, RAM: 768 B PD780101 Mask ROM: 8 KB, RAM: 512 B PD78F0103H PD78F0101H Single-power-supply flash memory: 8 KB, RAM: 512 B * 44-pin LQFP (10 x 10 mm 0.8 mm pitch) 78K0/KC1 PD78F0114 Two-power-supply flash memory: 32 KB, RAM: 1 KB 78K0/KC1+ PD780114 Mask ROM: 32 KB, RAM: 1 KB PD780113 Mask ROM: 24 KB, RAM: 1 KB PD780112 Mask ROM: 16 KB, RAM: 512 B PD78F0114H/HDNote Single-power-supply flash memory: 32 KB, RAM: 1 KB PD78F0113H Single-power-supply flash memory: 24 KB, RAM: 1 KB PD78F0112H Single-power-supply flash memory: 16 KB, RAM: 512 B PD780111 Mask ROM: 8 KB, RAM: 512 B * 52-pin LQFP (10 x 10 mm 0.65 mm pitch) 78K0/KD1 PD78F0124 Two-power-supply flash memory: 32 KB, RAM: 1 KB 78K0/KD1+ PD780124 Mask ROM: 32 KB, RAM: 1 KB PD780123 Mask ROM: 24 KB, RAM: 1 KB PD780122 Mask ROM: 16 KB, RAM: 512 B PD78F0124H/HDNote Single-power-supply flash memory: 32 KB, RAM: 1 KB PD78F0123H Single-power-supply flash memory: 24 KB, RAM: 1 KB PD78F0122H Single-power-supply flash memory: 16 KB, RAM: 512 B PD780121 Mask ROM: 8 KB, RAM: 512 B * 64-pin LQFP, TQFP (10 x 10 mm 0.5 mm pitch, 12 x 12 mm 0.65 mm pitch, 14 x 14 mm 0.8 mm pitch) 78K0/KE1 PD78F0138 Two-power-supply flash memory: 60 KB, RAM: 2 KB PD78F0134 Two-power-supply flash memory: 32 KB, RAM: 1 KB 78K0/KE1+ PD780138 PD78F0138H/HDNote Mask ROM: 60 KB, RAM: 2 KB Single-power-supply flash memory: 60 KB, RAM: 2 KB PD780136 Mask ROM: 48 KB, RAM: 2 KB PD78F0136H Single-power-supply flash memory: 48 KB, RAM: 2 KB PD780134 PD78F0134H Mask ROM: 32 KB, RAM: 1 KB Single-power-supply flash memory: 32 KB, RAM: 1 KB PD780133 Mask ROM: 24 KB, RAM: 1 KB Single-power-supply flash memory: 24 KB, RAM: 1 KB PD780132 Mask ROM: 16 KB, RAM: 512 B PD78F0133H PD78F0132H Single-power-supply flash memory: 16 KB, RAM: 512 B PD780131 Mask ROM: 8 KB, RAM: 512 B * 80-pin TQFP, QFP (12 x 12 mm 0.5 mm pitch, 14 x 14 mm 0.65 mm pitch) 78K0/KF1 PD78F0148 Two-power-supply flash memory: 60 KB, RAM: 2 KB 78K0/KF1+ PD780148 Mask ROM: 60 KB, RAM: 2 KB PD78F0148H/HDNote Single-power-supply flash memory: 60 KB, RAM: 2 KB PD780146 Mask ROM: 48 KB, RAM: 2 KB PD780144 Mask ROM: 32 KB, RAM: 1 KB PD780143 Mask ROM: 24 KB, RAM: 1 KB Note Product with on-chip debug function User's Manual U16228EJ3V1UD 31 CHAPTER 1 OUTLINE The list of functions in the 78K0/Kx1 is shown below. Part Number 78K0/KB1 78K0/KC1 78K0/KD1 78K0/KE1 78K0/KF1 Item Number of pins Internal memory (KB) 30 pins Mask ROM 8 - Flash memory RAM 16/ 24 44 pins - 8/ 16 - 24 0.5 0.75 52 pins - 24/ 32 8/ 16 - 32 0.5 1 Minimum instruction execution time Clock 1 0.166 s (when 12 MHz, VDD = 4.0 to 5.5 V) 0.2 s (when 10 MHz, VDD = 3.5 to 5.5 V) 0.238 s (when 8.38 MHz, VDD = 3.0 to 5.5 V) 0.4 s (when 5 MHz, VDD = 2.5 to 5.5 V) CMOS I/O 17 CMOS input 4 19 60 1 26 - 2 60 1 2 38 54 8 1 4 1 ch 1 ch 2 ch 1 ch 2 ch 1 ch 2 ch 2 ch 8 bits (TMH) 2 ch - For watch 1 ch WDT 1 ch Note 3 3-wire CSI Serial interface Automatic transmit/ receive 3-wire CSI Note 3 UART 1 ch - - 1 ch 1 ch 10-bit A/D converter 4 ch External Internal Key return input 8 ch 6 11 7 12 8 - Standby function Operating ambient temperature 17 20 Provided 2.85 V 0.15 V/3.5 V 0.20 V (selectable by mask option) 2.85 V/3.1 V/3.3 V 0.15 V/3.5 V/3.7 V/3.9 V/4.1 V/4.3 V 0.2 V (selectable by software) Provided WDT ROM correction 9 19 8 ch Clock monitor Multiplier/divider 16 4 ch POC Clock output/buzzer output 9 15 RESET pin LVI 2 ch 1 ch UART supporting LIN-bus 32 - - 48/ 60 Notes 1, 2 - 8 bits (TM5) 3. 32 24/ 32 32.768 kHz 16 bits (TM0) 2. - 240 kHz (TYP.) CMOS output Notes 1. 48/ 60 2 to 12 MHz N-ch open-drain I/O Reset 80 pins - 0.166 s (when 12 MHz, VDD = 4.0 to 5.5 V) 0.2 s (when 10 MHz, VDD = 3.5 to 5.5 V) 0.238 s (when 8.38 MHz, VDD = 3.0 to 5.5 V) 0.4 s (when 5 MHz, VDD = 2.5 to 5.5 V) Internal oscillation Interrupt 0.5 - Subclock Timer 24/ 32 - VDD = 2.5 to 5.5 V X1 input Port 8/ 16 32 0.5 Power supply voltage 64 pins - 24/ 32 Provided - Provided Clock output only - 16 bits x 16 bits, 32 bits / 16 bits - Provided - HALT/STOP mode Standard and special (A) grade products: -40 to +85C Special (A1) grade products: -40 to +110C (mask ROM version), -40 to +105C (flash memory version) Special (A2) grade products: -40 to +125C (mask ROM version) Use these products in the voltage range of 3.0 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 2.85 V 0.15 V. Use these products in the voltage range of 3.7 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 3.5 V 0.2 V. Select either of the functions of these alternate-function pins. User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE The list of functions in the 78K0/Kx1+ is shown below. Part Number 78K0/KB1+ 78K0/KC1+ 78K0/KD1+ 78K0/KE1+ 78K0/KF1+ 64 pins 80 pins Item Number of pins Internal memory (KB) 30 pins Flash memory RAM 52 pins 16/24 16 24/32 16 24/32 16 24/32 48/60 60 0.5 0.75 0.5 1 0.5 1 0.5 1 2 2 Power supply voltage VDD = 2.5 to 5.5 V (with internal oscillation clock or subclock: VDD = 2.0 to 5.5 V Crystal/ceramic - 3 to 4 MHz - Subclock 32.768 kHz Internal oscillation 240 kHz (TYP.) CMOS I/O 17 CMOS input 4 19 26 54 1 - 4 16 bits (TM0) 1 ch 8 bits (TM5) 2 ch 1 ch 2 ch 8 bits (TMH) 2 ch - For watch 1 ch WDT 1 ch Note 2 Serial 3-wire CSI interface Automatic transmit/ receive 3-wire CSI Note 2 UART 1 ch 2 ch - 1 ch - 1 ch UART supporting LIN-bus 1 ch 10-bit A/D converter 4 ch Interrupts External 6 Internal Key return input Reset 38 8 CMOS output N-ch open-drain I/O Timer 11 8 ch 7 12 8 16 Provided 2.1 V 0.1 V (detection voltage is fixed) 2.35 V/2.6 V/2.85 V/3.1 V/3.3 V 0.15 V/3.5 V/3.7 V/3.9 V/4.1 V/4.3 V 0.2 V (selectable by software) Clock monitor Provided Provided - Clock output only ROM correction Provided - External bus interface Multiplier/divider 20 8 ch WDT Clock output/buzzer output 9 19 4 ch POC LVI 9 15 - RESET pin Provided - 16 bits x 16 bits, 32 bits / 16 bits - Provided Self-programming function Provided Product with on-chip debug function PD78F0114HD, 78F0124HD, 78F0138HD, 78F0148HD Standby function HALT/STOP mode Operating ambient temperature TA = -40 to +85C Notes 1. ) 2 to 16 MHz RC Ports Note 1 0.125 s (when 16 MHz, VDD = 4.0 to 5.5 V), 0.2 s (when 10 MHz, VDD = 3.5 to 5.5 V), 0.238 s (when 8.38 MHz, VDD = 3.0 to 5.5 V), 0.4 s (when 5 MHz, VDD = 2.5 to 5.5 V) Minimum instruction execution time Clock 44 pins 8 - Because the detection voltage (VPOC) of the POC circuit is 2.1 V 0.1 V, use these products in the voltage range of 2.2 to 5.5 V. 2. Select either of the functions of these alternate-function pins. User's Manual U16228EJ3V1UD 33 CHAPTER 1 OUTLINE 1.6.2 V850ES/Kx1, V850ES/Kx1+ product lineup * 64-pin plastic LQFP (10 x 10 mm, 0.5 mm pitch) * 64-pin plastic TQFP (12 x 12 mm, 0.65 mm pitch) * 64-pin plastic LQFP (14 x 14 mm, 0.8 mm pitch) V850ES/KE1 PD70F3207HY PD70F3207H Single-power-supply flash memory: 128 KB, RAM: 4 KB V850ES/KE1+ PD703207Y PD703207 Mask ROM: 128 KB, RAM: 4 KB PD703206Y PD70F3302Y PD703302Y PD70F3302 Single-power-supply flash memory: 128 KB, RAM: 4 KB PD703302 Mask ROM: 128 KB, RAM: 4 KB PD703301Y PD703206 PD703301 Mask ROM: 96 KB, RAM: 4 KB Mask ROM: 96 KB, RAM: 4 KB * 80-pin plastic TQFP (12 x 12 mm, 0.5 mm pitch) * 80-pin plastic QFP (14 x 14 mm, 0.65 mm pitch) V850ES/KF1 PD70F3211HY PD70F3211H Single-power-supply flash memory: 256 KB, RAM: 12 KB PD70F3210HY PD70F3210H Single-power-supply flash memory: 128 KB, RAM: 6 KB PD70F3210Y PD70F3210 Two-power-supply flash memory: 128 KB, RAM: 6 KB V850ES/KF1+ PD703211Y PD703211 Mask ROM: 256 KB, RAM: 12 KB PD703210Y PD703210 Mask ROM: 128 KB, RAM: 4 KB PD703209Y PD70F3308Y PD703308Y PD703308 PD70F3308 Single-power-supply flash memory: 256 KB, RAM: 12 KB Mask ROM: 256 KB, RAM: 12 KB PD70F3306Y PD70F3306 Single-power-supply flash memory: 128 KB, RAM: 6 KB PD703209 Mask ROM: 96 KB, RAM: 4 KB PD703208Y PD703208 Mask ROM: 64 KB, RAM: 4 KB * 100-pin plastic LQFP (14 x 14 mm, 0.5 mm pitch) * 100-pin plastic QFP (14 x 20 mm, 0.65 mm pitch) V850ES/KG1 PD70F3215HY PD70F3215H Single-power-supply flash memory: 256 KB, RAM: 16 KB PD70F3214HY PD70F3214H Single-power-supply flash memory: 128 KB, RAM: 6 KB PD70F3214Y PD70F3214 Two-power-supply flash memory: 128 KB, RAM: 6 KB V850ES/KG1+ PD703215Y PD703215 Mask ROM: 256 KB, RAM: 16 KB PD703214Y PD703214 Mask ROM: 128 KB, RAM: 6 KB PD703213Y PD703313Y PD70F3313Y PD70F3313 Single-power-supply flash memory: 256 KB, RAM: 16 KB PD703313 Mask ROM: 256 KB, RAM: 16 KB PD70F3311Y PD70F3311 Single-power-supply flash memory: 128 KB, RAM: 6 KB PD703213 Mask ROM: 96 KB, RAM: 4 KB PD703212Y PD703212 Mask ROM: 64 KB, RAM: 4 KB * 144-pin plastic LQFP (20 x 20 mm, 0.5 mm pitch) V850ES/KJ1 PD70F3218HY PD70F3218H Single-power-supply flash memory: 256 KB, RAM: 16 KB PD703218Y PD703218 Mask ROM: 256 KB, RAM: 16 KB PD70F3217HY PD703217Y PD70F3217H PD703217 Single-power-supply flash memory: 128 KB, RAM: 6 KB PD70F3217Y PD70F3217 Two-power-supply flash memory: 128 KB, RAM: 6 KB 34 V850ES/KJ1+ Mask ROM: 128 KB, RAM: 6 KB PD703216Y PD703318Y PD70F3318Y PD703318 PD70F3318 Single-power-supply flash memory: 256 KB, RAM: 16 KB Mask ROM: 256 KB, RAM: 16 KB PD70F3316Y PD70F3316 Single-power-supply flash memory: 128 KB, RAM: 6 KB PD703216 Mask ROM: 96 KB, RAM: 4 KB User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE The list of functions in the V850ES/Kx1 is shown below. Part Number V850ES/KE1 V850ES/KF1 V850ES/KG1 V850ES/KJ1 Item Number of pins Internal memory (bytes) Mask ROM 64 pins Flash memory RAM 80 pins - 96/128 - 128 4 64/ 128 96 - - 4 100 pins - 256 - 128 - 256 6 64/ 128 96 12 - - 4 VDD = 2.7 to 5.5 V Minimum instruction execution time 50 ns @ 20 MHz X1 input 2 to 10 MHz Subclock 32.768 kHz Timer - 96/ 128 128 - 256 - 16 - 256 128 - 6 8 8 8 16 CMOS I/O 43 59 76 112 N-ch open-drain I/O 1 2 - 4 6 1 ch 1 ch 2 ch 4 ch 6 ch 8 bits (TM5) 2 ch 2 ch 2 ch 2 ch 8 bits (TMH) 2 ch 2 ch 2 ch 2 ch Interval timer 1 ch 1 ch 1 ch 1 ch For watch 1 ch 1 ch 1 ch 1 ch WDT1 1 ch 1 ch 1 ch 1 ch UART UART supporting LIN-bus 2 Note IC 1 ch - 16 bits (TM0) Serial CSI interface Automatic transmit/ receive 3-wire CSI 1 ch - 16 bits (TMP) RTO 1 ch 1 ch 1 ch 1 ch 1 ch 6 bits x 1 ch 6 bits x 1 ch 6 bits x 1 ch 6 bits x 2 ch 2 ch 2 ch 2 ch 3 ch - 1 ch 2 ch 2 ch 2 ch 2 ch 2 ch 3 ch - - - - 1 ch 1 ch 1 ch 2 ch Address space - 128 KB 3 MB 15 MB Address bus - 16 bits 22 bits 24 bits Mode - Multiplexed mode only - - - - 10-bit A/D converter 8 ch 8 ch 8 ch 16 ch 8-bit D/A converter - - 2 ch 2 ch Interrupts External 8 8 8 External bus DMA controller Internal Key return input Reset 26 26 8 ch 29 8 34 40 43 8 ch Provided Not provided LVI Not provided Clock monitor Not provided WDT1 Provided WDT2 Provided ROM correction Operating ambient temperature 31 8 ch POC Standby function Multiplexed/separate mode 8 ch RESET pin Regulator 256 16 CMOS input WDT2 - - Internal oscillation Ports 256 6 Power supply voltage Clock 144 pins - 4 points Not provided Provided HALT/IDLE/STOP/sub-IDLE mode TA = -40 to +85C Note Provided in the Y version only. User's Manual U16228EJ3V1UD 35 CHAPTER 1 OUTLINE The list of functions in the V850ES/Kx1+ is shown below. Part Number V850ES/KE1+ V850ES/KF1+ V850ES/KG1+ V850ES/KJ1+ Item Number of pins Internal memory (bytes) Mask ROM 64 pins 80 pins 100 pins - 128 256 - 128/256 - 128/256 - - 128 - - 256 - 256 - 256 6 16 6 16 Flash memory RAM 4 6 12 Power supply voltage VDD = 2.7 to 5.5 V Minimum instruction execution time 50 ns @ 20 MHz Clock X1 input 2 to 10 MHz Subclock 32.768 kHz Internal oscillation Ports 240 kHz (TYP.) CMOS input 8 8 8 16 CMOS I/O 43 59 76 112 N-ch open-drain I/O Timer 144 pins 96/128 1 2 16 bits (TMP) 1 ch 1 ch 1 ch 4 1 ch 6 16 bits (TM0) 1 ch 2 ch 4 ch 6 ch 8 bits (TM5) 2 ch 2 ch 2 ch 2 ch 8 bits (TMH) 2 ch 2 ch 2 ch 2 ch Interval timer 1 ch 1 ch 1 ch 1 ch For watch 1 ch 1 ch 1 ch 1 ch WDT1 1 ch 1 ch 1 ch 1 ch WDT2 1 ch 1 ch 1 ch 1 ch 6 bits x 1 ch 6 bits x 1 ch 6 bits x 1 ch 6 bits x 2 ch 2 ch 2 ch 2 ch 3 ch - 1 ch 2 ch 2 ch UART 1 ch 1 ch 1 ch 2 ch UART supporting LIN-bus 1 ch 1 ch 1 ch 1 ch 1 ch 1 ch 1 ch 2 ch Address space - 128 KB 3 MB 15 MB Address bus - 16 bits 22 bits 24 bits Mode - Multiplexed mode only - - 4 ch 4 ch 10-bit A/D converter 8 ch 8 ch 8 ch 16 ch 8-bit D/A converter - - 2 ch 2 ch Interrupts External 9 9 9 9 27 30 42 48 8 ch 8 ch 8 ch 8 ch RTO Serial CSI interface Automatic transmit/ receive 3-wire CSI 2 Note IC External bus DMA controller Internal Key return input Reset RESET pin Provided POC LVI Fixed to 2.7 V or lower 3.1 V/3.3 V 0.15 V or 3.5 V/3.7 V/3.9 V/4.1 V/4.3 V 0.2 V (selectable by software) Clock monitor Provided (monitoring by internal oscillator) WDT1 Provided WDT2 Provided ROM correction Regulator Standby function Operating ambient temperature 4 points Not provided Provided HALT/IDLE/STOP/sub-IDLE mode TA = -40 to +85C Note Provided in the Y version only. 36 Multiplexed/separate mode User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE 1.7 Block Diagram TO00/TI010/P01 TI000/P00 16-bit timer/ event counter 00 TO01Note 1/TI011Note 1/P06 TI001Note 1/P05 16-bit timer/Note 1 event counter 01 TOH0/P15 8-bit timer H0 TOH1/P16 8-bit timer H1 8-bit timer/ event counter 50 TI50/TO50/P17 8-bit timer/ event counter 51 TI51/TO51/P33 Port 0 7 P00 to P06 Port 1 8 P10 to P17 Port 2 8 P20 to P27 Port 3 4 P30 to P33 Port 4 4 P40 to P43 Port 5 4 P50 to P53 Port 6 4 P60 to P63 Port 7 8 P70 to P77 Port 12 P120 Port 13 P130 Watch timer Watchdog timer RxD0/P11 TxD0/P10 Serial interface UART0 RxD6/P14 TxD6/P13 Serial interface UART6 SI10/P11 SO10/P12 SCK10/P10 Serial interface CSI10 SI11Note 1/P03 SO11Note 1/P02 SCK11Note 1/P04 SSI11Note 1/P05 ANI0/P20 to ANI7/P27 AVREF AVSS 78K/0 CPU core Internal high-speed RAM ROM (Flash memory) Internal expansion RAMNote 2 Serial interface CSI11Note 1 Port 14 P140, P141 Buzzer output BUZ/P141 Clock output control PCL/P140 Clock monitor Power on clear/ low voltage indicator Key return 8 2 POC/LVI control 8 KR0/P70 to KR7/P77 Reset control A/D converter Internal oscillator INTP0/P120 INTP1/P30 to INTP4/P33 4 System control RESET X1 X2 XT1 XT2 Voltage regulator REGC Interrupt control INTP5/P16 INTP6/P140, INTP7/P141 2 Multiplier & divider Notes 1. 2. Remark IC VDD, VSS, EVDD EVSS (VPP) PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. PD780136, 780138, and 78F0138 only Items in parentheses are available in the PD78F0134 and 78F0138. User's Manual U16228EJ3V1UD 37 CHAPTER 1 OUTLINE 1.8 Outline of Functions (1/2) Item Internal memory (bytes) Mask ROM PD780131 PD780132 PD780133 PD780134 PD78F0134 PD780136 PD780138 PD78F0138 8K 16 K 512 - 32 K - Flash memory High-speed RAM 24 K 32 K 1K 1K Note - Expansion RAM Memory space 64 KB X1 input clock (oscillation Ceramic/crystal/external clock oscillation 48 K - 60 K - Note 60 K Note 1K 1K Note 1K 1K Note frequency) Expandedspecification products of standard products and (A) grade products Conventional products of standard products and (A) grade products * REGC pin is connected directly to VDD 2 to 12 MHz: VDD = 4.0 to 5.5 V, 2 to 10 MHz: VDD = 3.5 to 5.5 V, 2 to 8.38 MHz: VDD = 3.0 to 5.5 V, 2 to 5 MHz: VDD = 2.5 to 5.5 V * 1 F capacitor is connected to REGC pin 2 to 8.38 MHz: VDD = 4.0 to 5.5 V * REGC pin is connected directly to VDD 2 to 10 MHz: VDD = 4.0 to 5.5 V, 2 to 8.38 MHz: VDD = 3.3 to 5.5 V, 2 to 5 MHz: VDD = 2.7 to 5.5 V * 1 F capacitor is connected to REGC pin 2 to 8.38 MHz: VDD = 4.0 to 5.5 V (A1) grade products * REGC pin is connected directly to VDD 2 to 10 MHz: VDD = 4.5 to 5.5 V, 2 to 8.38 MHz: VDD = 4.0 to 5.5 V, 2 to 5 MHz: VDD = 3.3 to 5.5 V (A2) grade products * REGC pin is connected directly to VDD 2 to 8.38 MHz: VDD = 4.0 to 5.5 V, 2 to 5 MHz: VDD = 3.3 to 5.5 V Internal oscillation clock Internal oscillation (240 kHz (TYP.): VDD = 2.5 to 5.5 V) (oscillation frequency) Subsystem clock Crystal/external clock oscillation (32.768 kHz: VDD = 2.5 to 5.5 V) (oscillation frequency) General-purpose registers 8 bits x 32 registers (8 bits x 8 registers x 4 banks) Minimum instruction execution 0.166 s/0.333 s/0.666 s/1.333 s/2.666 s (X1 input clock: @ fXP = 12 MHz operation) time 8.3 s/16.6 s/33.2 s/66.4 s/132.8 s (TYP.) (internal oscillation clock: @ fR = 240 kHz (TYP.) operation) 122 s (subsystem clock: when operating at fXT = 32.768 kHz) Instruction set * 16-bit operation * Multiply/divide (8 bits x 8 bits, 16 bits / 8 bits) * Bit manipulate (set, reset, test, and Boolean operation) I/O ports Total: 51 CMOS I/O 38 CMOS input * BCD adjust, etc. 8 CMOS output 1 N-ch open-drain I/O 4 Note The internal flash memory capacity, internal high-speed RAM capacity, and internal expansion RAM capacity can be changed using the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS). 38 User's Manual U16228EJ3V1UD CHAPTER 1 OUTLINE (2/2) PD780131 PD780132 PD780133 PD780134 PD78F0134 PD780136 PD780138 PD78F0138 Item * 16-bit timer/event counter: 2 channels (1 channel only in the PD780131, 780132) Timers Timer outputs * 8-bit timer/event counter: 2 channels * 8-bit timer: 2 channels * Watch timer 1 channel * Watchdog timer: 1 channel 5 (PWM output: 4) 6 (PWM output: 4) * 78.125 kHz, 156.25 kHz, 312.5 kHz, 625 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz Clock output (X1 input clock: @10 MHz operation) * 32.768 kHz (subsystem clock: @32.768 kHz operation) Buzzer output 1.22 kHz, 2.44 kHz, 4.88 kHz, 9.77 kHz (X1 input clock: @10 MHz operation) A/D converter 10-bit resolution x 8 channels Serial interface * UART mode supporting LIN-bus: * 3-wire serial I/O mode: 1 channel 1 channel (none in the PD780131, 780132) * 3-wire serial I/O mode/UART mode Note 1 : 1 channel * 16 bits x 16 bits = 32 bits (multiplication) Multiplier/divider * 32 bits / 16 bits = 32 bits remainder of 16 bits (division) Vectored interrupt Internal 16 sources External 9 19 Key interrupt Key interrupt (INTKR) occurs by detecting falling edge of key input pins (KR0 to KR7). Reset * Reset using RESET pin * Internal reset by watchdog timer * Internal reset by clock monitor * Internal reset by power-on-clear * Internal reset by low-voltage detector - ROM correction Supply voltage Provided * Expanded-specification products of standard products and (A) grade products: VDD = 2.5 to 5.5 V Notes 2, 3 * Conventional products of standard products and (A) grade products: VDD = 2.7 to 5.5 V Notes 2, 3 * (A1) grade products, (A2) grade products: VDD = 3.3 to 5.5 V Operating ambient temperature Note 3 * Standard products, (A) grade products: TA = -40 to +85C * (A1) grade products: TA = -40 to +110C (mask ROM versions), -40 to +105C (flash memory versions) * (A2) grade products: TA = -40 to +125C (mask ROM versions) Package * 64-pin plastic LQFP (10 x 10) * 64-pin plastic LQFP (14 x 14) * 64-pin plastic TQFP (12 x 12) * 64-pin plastic FBGA (6 x 6) Notes 1. Note 4 Select either of the functions of these alternate-function pins. 2. Use these products in the voltage range of 3.0 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 2.85 V 0.15 V. 3. Use these products in the voltage range of 3.7 to 5.5 V when the detection voltage (VPOC) of the POC circuit is 3.5 V 0.2 V. 4. Standard product of PD780134 only User's Manual U16228EJ3V1UD 39 CHAPTER 1 OUTLINE An outline of the timer is shown below. 16-Bit Timer/ 8-Bit Timer/ 8-Bit Timers H0 and Watch Watchdog Event Counters 00 Event Counters H1 Timer Timer and 01 TM00 Operation mode Note 1 TM50 TM51 TMH0 TMH1 Note 2 1 channel 1 channel 1 channel 1 channel 1 channel 1 channel 1 channel External event counter 1 channel 1 channel 1 channel 1 channel Timer output - - - - - - - - - - - - 1 channel 1 output 1 output 1 output 1 output 1 output 1 output - - - - - - - PPG output 1 output 1 output - PWM output - - 1 output 1 output 1 output 1 output - - Pulse width measurement 2 inputs 2 inputs - - - - - - Square-wave output 1 output 1 output 1 output 1 output 1 output 1 output - - 2 2 1 1 1 1 1 - Interrupt source Notes 1. TM01 50 and 51 Interval timer Watchdog timer Function Note 1 16-bit timer/event counter 01 is available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. 2. Remark 40 In the watch timer, the watch timer function and interval timer function can be used simultaneously. TM51 and TMH1 can be used in combination as a carrier generator mode. User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS 2.1 Pin Function List There are three types of pin I/O buffer power supplies: AVREF, EVDD, and VDD. The relationship between these power supplies and the pins is shown below. Table 2-1. Pin I/O Buffer Power Supplies Power Supply Corresponding Pins AVREF P20 to P27 EVDD Port pins other than P20 to P27 VDD Pins other than port pins (1) Port pins (1/2) Pin Name P00 I/O I/O Function Port 0. After Reset Input 7-bit I/O port. P01 SO11 Use of an on-chip pull-up resistor can be specified by a P03 TI000 TI010/TO00 Input/output can be specified in 1-bit units. P02 Alternate Function SI11 software setting. Note Note P04 SCK11 P05 SSI11 P06 TI011 Note Note /TI001 Note I/O P10 Port 1. Input 8-bit I/O port. P11 SCK10/TxD0 SO10 Use of an on-chip pull-up resistor can be specified by a P13 TxD6 software setting. P14 RxD6 P15 TOH0 P16 TOH1/INTP5 P17 TI50/TO50 P20 to P27 Input Note SI10/RxD0 Input/output can be specified in 1-bit units. P12 /TO01 Note Port 2. Input ANI0 to ANI7 Input INTP1 to INTP3 8-bit input-only port. P30 to P32 I/O Port 3. 4-bit I/O port. Input/output can be specified in 1-bit units. P33 Use of an on-chip pull-up resistor can be specified by a INTP4/TI51/TO51 software setting. Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 41 CHAPTER 2 PIN FUNCTIONS (1) Port pins (2/2) Pin Name P40 to P43 I/O I/O Function Port 4. After Reset Alternate Function Input - Input - Input - 4-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. P50 to P53 I/O Port 5. 4-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. P60 to P63 I/O Port 6. 4-bit I/O port (N-ch open drain). Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a mask option only for mask ROM versions. P70 to P77 I/O Port 7. Input KR0 to KR7 Input INTP0 8-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. P120 I/O Port 12. 1-bit I/O port. Use of an on-chip pull-up resistor can be specified by a software setting. P130 Output Port 13. Output - 1-bit output-only port. P140 P141 I/O Port 14. Input 2-bit I/O port. BUZ/INTP7 Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. 42 PCL/INTP6 User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS (2) Non-port pins (1/2) Pin Name I/O Input INTP0 Function External interrupt request input for which the valid edge (rising After Reset Input edge, falling edge, or both rising and falling edges) can be INTP1 to INTP3 P120 P30 to P32 specified INTP4 Alternate Function P33/TI51/TO51 INTP5 P16/TOH1 INTP6 P140/PCL INTP7 P141/BUZ Input SI10 SI11 Serial data input to serial interface Input Note SO10 SO11 P03 Output Serial data output from serial interface Input I/O Clock input/output for serial interface Input Note SCK10 SCK11 SSI11 RxD0 P12 P02 Note Note P11/RxD0 P10/TxD0 P04 Input Serial interface chip select input Input P05/TI001 Input Serial data input to asynchronous serial interface Input P11/SI10 RxD6 P14 TxD0 Output Serial data output from asynchronous serial interface Input TxD6 P10/SCK10 P13 Input TI000 External count clock input to 16-bit timer/event counter 00 Input P00 Capture trigger input to capture registers (CR000, CR010) of 16-bit timer/event counter 00 Note External count clock input to 16-bit timer/event counter 01 TI001 P05/SSI11 Note Capture trigger input to capture registers (CR001, CR011) of 16-bit timer/event counter 01 Capture trigger input to capture register (CR000) of 16-bit TI010 P01/TO00 timer/event counter 00 Note Capture trigger input to capture register (CR001) of 16-bit TI011 P06/TO01 Note timer/event counter 01 TO00 TO01 Output Note TI50 16-bit timer/event counter 00 output Input 16-bit timer/event counter 01 output Input TI51 External count clock input to 8-bit timer/event counter 50 P06/TI011 Input External count clock input to 8-bit timer/event counter 51 Output TO50 8-bit timer/event counter 50 output P01/TI010 Note P17/TO50 P33/TO51/INTP4 Input P17/TI50 TO51 8-bit timer/event counter 51 output P33/TI51/INTP4 TOH0 8-bit timer H0 output P15 TOH1 8-bit timer H1 output P16/INTP5 PCL Output Clock output (for trimming of X1 input clock, subsystem clock) Input P140/INTP6 BUZ Output Buzzer output Input P141/INTP7 ANI0 to ANI7 Input A/D converter analog input Input P20 to P27 Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 43 CHAPTER 2 PIN FUNCTIONS (2) Non-port pins (2/2) Pin Name AVREF I/O Input Function After Reset Alternate Function - - - - A/D converter reference voltage input and positive power supply for port 2 AVSS - A/D converter ground potential. Make the same potential as EVSS or VSS. KR0 to KR7 REGC Input - Key interrupt input Input Connecting regulator output stabilization capacitor. When using the regulator, connect to VSS via a capacitor (1 F: P70 to P77 - - recommended). When the regulator is not used, connect directly to VDD. RESET Input System reset input - - X1 Input Connecting resonator for X1 input clock - - X2 - - - Connecting resonator for subsystem clock - - XT1 Input XT2 - - - VDD - Positive power supply (except for ports) - - EVDD - Positive power supply for ports - - VSS - Ground potential (except for ports) - - EVSS - Ground potential for ports - - IC - Internally connected. Connect directly to EVSS or VSS. - - VPP - Flash memory programming mode setting. High-voltage - - application for program write/verify. Connect to EVSS or VSS in normal operation mode. 44 User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS 2.2 Description of Pin Functions 2.2.1 P00 to P06 (port 0) P00 to P06 function as a 7-bit I/O port. These pins also function as timer I/O, serial interface data I/O, clock I/O, and chip select input. The following operation modes can be specified in 1-bit units. (1) Port mode P00 to P06 function as a 7-bit I/O port. P00 to P06 can be set to input or output in 1-bit units using port mode register 0 (PM0). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 0 (PU0). (2) Control mode P00 to P06 function as timer I/O, serial interface data I/O, clock I/O, and chip select input. (a) TI000, TI001Note These are the pins for inputting an external count clock to 16-bit timer/event counters 00 and 01 and are also for inputting a capture trigger signal to the capture registers (CR000, CR010 or CR001, CR011) of 16-bit timer/event counters 00 and 01. (b) TI010, TI011Note These are the pins for inputting a capture trigger signal to the capture register (CR000 or CR001) of 16-bit timer/event counters 00 and 01. (c) TO00, TO01Note These are timer output pins. (d) SI11Note This is a serial interface serial data input pin. (e) SO11Note This is a serial interface serial data output pin. (f) SCK11Note This is the serial interface serial clock I/O pin. (g) SSI11Note This is the serial interface chip select input pin. Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 45 CHAPTER 2 PIN FUNCTIONS 2.2.2 P10 to P17 (port 1) P10 to P17 function as an 8-bit I/O port. These pins also function as pins for external interrupt request input, serial interface data I/O, clock I/O, and timer I/O. The following operation modes can be specified in 1-bit units. (1) Port mode P10 to P17 function as an 8-bit I/O port. P10 to P17 can be set to input or output in 1-bit units using port mode register 1 (PM1). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 1 (PU1). (2) Control mode P10 to P17 function as external interrupt request input, serial interface data I/O, clock I/O, and timer I/O. (a) SI10 This is a serial interface serial data input pin. (b) SO10 This is a serial interface serial data output pin. (c) SCK10 This is a serial interface serial clock I/O pin. (d) RxD0, RxD6 These are the serial data input pins of the asynchronous serial interface. (e) TxD0, TxD6 These are the serial data output pins of the asynchronous serial interface. (f) TI50 This is the pin for inputting an external count clock to 8-bit timer/event counter 50. (g) TO50, TOH0, and TOH1 These are timer output pins. (h) INTP5 This is an external interrupt request input pin for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. 2.2.3 P20 to P27 (port 2) P20 to P27 function as an 8-bit input-only port. These pins also function as pins for A/D converter analog input. The following operation modes can be specified in 1-bit units. (1) Port mode P20 to P27 function as an 8-bit input-only port. (2) Control mode P20 to P27 function as A/D converter analog input pins (ANI0 to ANI7). When using these pins as analog input pins, see (5) ANI0/P20 to ANI7/P27 in 12.6 Cautions for A/D Converter. 46 User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS 2.2.4 P30 to P33 (port 3) P30 to P33 function as a 4-bit I/O port. These pins also function as pins for external interrupt request input and timer I/O. The following operation modes can be specified in 1-bit units. (1) Port mode P30 to P33 function as a 4-bit I/O port. P30 to P33 can be set to input or output in 1-bit units using port mode register 3 (PM3). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 3 (PU3). (2) Control mode P30 to P33 function as external interrupt request input pins and timer I/O pins. (a) INTP1 to INTP4 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. (b) TI51 This is an external count clock input pin to 8-bit timer/event counter 51. (c) TO51 This is a timer output pin. 2.2.5 P40 to P43 (port 4) P40 to P43 function as a 4-bit I/O port. P40 to P43 can be set to input or output in 1-bit units using port mode register 4 (PM4). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 4 (PU4). 2.2.6 P50 to P53 (port 5) P50 to P53 function as a 4-bit I/O port. P50 to P53 can be set to input or output in 1-bit units using port mode register 5 (PM5). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 5 (PU5). 2.2.7 P60 to P63 (port 6) P60 to P63 function as a 4-bit I/O port. P60 to P63 can be set to input port or output port in 1-bit units using port mode register 6 (PM6). P60 to P63 are N-ch open-drain pins. Use of an on-chip pull-up resistor can be specified by a mask option only for mask ROM versions. 2.2.8 P70 to P77 (port 7) P70 to P77 function as an 8-bit I/O port. These pins also function as key interrupt input pins. The following operation modes can be specified in 1-bit units. (1) Port mode P70 to P77 function as an 8-bit I/O port. P70 to P77 can be set to input or output in 1-bit units using port mode register 7 (PM7). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 7 (PU7). (2) Control mode P70 to P77 function as key interrupt input pins. User's Manual U16228EJ3V1UD 47 CHAPTER 2 PIN FUNCTIONS 2.2.9 P120 (port 12) P120 functions as a 1-bit I/O port. This pin also functions as a pin for external interrupt request input. The following operation modes can be specified. (1) Port mode P120 functions as a 1-bit I/O port. P120 can be set to input or output using port mode register 12 (PM12). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12). (2) Control mode P120 functions as an external interrupt request input pin (INTP0) for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. 2.2.10 P130 (port 13) P130 functions as a 1-bit output-only port. 2.2.11 P140 and P141 (port 14) P140 and P141 function as a 2-bit I/O port. These pins also function as external interrupt request input, clock output, and buzzer output pins. The following operation modes can be specified in 1-bit units. (1) Port mode P140 and P141 function as a 2-bit I/O port. P140 and P141 can be set to input or output in 1-bit units using port mode register 14 (PM14). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 14 (PU14). (2) Control mode P140 and P141 function as external interrupt request input, clock output, and buzzer output pins. (a) INTP6, INTP7 These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified. (b) PCL This is a clock output pin. (c) BUZ This is a buzzer output pin. 2.2.12 AVREF This is the A/D converter reference voltage input pin. When the A/D converter is not used, connect this pin directly to EVDD or VDDNote. Note Connect port 2 directly to EVDD when it is used as a digital port. 2.2.13 AVSS This is the A/D converter ground potential pin. Even when the A/D converter is not used, always use this pin with the same potential as the EVSS pin or VSS pin. 48 User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS 2.2.14 RESET This is the active-low system reset input pin. 2.2.15 REGC This is the pin for connecting the capacitor for the regulator. When using the regulator, connect this pin to VSS via a capacitor (1 F: recommended). When the regulator is not used, connect this pin directly to VDD pin. Caution A regulator cannot be used with (A1) grade products and (A2) grade products. Be sure to connect the REGC pin of these products directly to VDD. 2.2.16 X1 and X2 These are the pins for connecting a resonator for X1 input clock. When supplying an external clock, input a signal to the X1 pin and input the inverse signal to the X2 pin. 2.2.17 XT1 and XT2 These are the pins for connecting a resonator for subsystem clock. When supplying an external clock, input a signal to the XT1 pin and input the inverse signal to the XT2 pin. 2.2.18 VDD and EVDD VDD is the positive power supply pin for other than ports. EVDD is the positive power supply pin for ports. 2.2.19 VSS and EVSS VSS is the ground potential pin for other than ports. EVSS is the ground potential pin for ports. 2.2.20 VPP (flash memory versions only) This is a pin for flash memory programming mode setting and high-voltage application for program write/verify. Connect to EVSS or VSS in the normal operation mode. 2.2.21 IC (mask ROM versions only) The IC (Internally Connected) pin is provided to set the test mode to check the 78K0/KE1 at shipment. Connect it directly to EVSS or VSS pin with the shortest possible wire in the normal operation mode. When a potential difference is produced between the IC pin and the EVSS or VSS pin because the wiring between these two pins is too long or external noise is input to the IC pin, the user's program may not operate normally. * Connect the IC pin directly to EVSS or VSS. EVSS or VSS IC As short as possible User's Manual U16228EJ3V1UD 49 CHAPTER 2 PIN FUNCTIONS 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins Table 2-2 shows the types of pin I/O circuits and the recommended connections of unused pins. Refer to Figure 2-1 for the configuration of the I/O circuit of each type. Table 2-2. Pin I/O Circuit Types Pin Name I/O Circuit Type 8-A P00/TI000 I/O I/O P03/SI11 Input: Independently connect to EVDD or EVSS via a resistor. Output: Leave open. P01/TI010/TO00 P02/SO11 Recommended Connection of Unused Pins Note Note P04/SCK11 P05/SSI11 P06/TI011 Note Note Note /TI001 Note /TO01 Note P10/SCK10/TxD0 P11/SI10/RxD0 P12/SO10 5-A P13/TxD6 P14/RxD6 8-A P15/TOH0 5-A P16/TOH1/INTP5 8-A P17/TI50/TO50 P20/ANI0 to P27/ANI7 9-C Input Connect to EVDD or EVSS. P30/INTP1 to P32/INTP3 8-A I/O Input: P33/TI51/TO51/INTP4 P40 to P43 Independently connect to EVDD or EVSS via a resistor. Output: Leave open. 5-A P50 to P53 P60, P61 (Mask ROM version) 13-S Input: P60, P61 (Flash memory version) 13-R Output: Leave this pin open at low-level output after clearing P62, P63 (Mask ROM version) 13-V P62, P63 (Flash memory version) 13-W P70/KR0 to P77/KR7 8-A Connect to EVSS. the output latch of the port to 0. Input: Independently connect to EVDD or EVSS via a resistor. Output: Leave open. P120/INTP0 P130 3-C Output P140/PCL/INTP6 8-A I/O P141/BUZ/INTP7 Leave open. Input: Independently connect to EVDD or EVSS via a resistor. Output: Leave open. Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. 50 User's Manual U16228EJ3V1UD CHAPTER 2 PIN FUNCTIONS Table 2-2. Pin I/O Circuit Types (2/2) Pin Name I/O Circuit Type RESET 2 XT1 16 I/O Input Connect to EVDD or VDD. Note 1 Connect directly to EVSS or VSS - XT2 - AVREF Recommended Connection of Unused Pins . Leave open. Connect directly to EVDD or VDD Note 2 . Connect directly to EVSS or VSS. AVSS IC VPP Connect to EVSS or VSS. Notes 1. Except for rank K and rank I products. When using rank K or rank I products, connect as follows. * XT1: Connect directly to EVDD or VDD. * XT1: Connect directly to the REGC pin. 2. Connect port 2 directly to EVDD when it is used as a digital port. User's Manual U16228EJ3V1UD 51 CHAPTER 2 PIN FUNCTIONS Figure 2-1. Pin I/O Circuit List (1/2) Type 8-A Type 2 EVDD Pullup enable P-ch IN VDD Data P-ch IN/OUT Schmitt-triggered input with hysteresis characteristics Output disable N-ch Type 9-C Type 3-C EVDD P-ch Data Comparator P-ch IN + N-ch - AVSS OUT VREF (threshold voltage) N-ch Input enable Type 5-A Type 13-R EVDD Pullup enable P-ch IN/OUT VDD Data Data Output disable P-ch IN/OUT Output disable N-ch Input enable 52 User's Manual U16228EJ3V1UD N-ch CHAPTER 2 PIN FUNCTIONS Figure 2-1. Pin I/O Circuit List (2/2) Type 13-W Type 13-S EVDD Mask option Data Output disable IN/OUT IN/OUT Data Output disable N-ch N-ch Input enable Middle-voltage input buffer Type 16 Type 13-V EVDD Feedback cut-off Mask option IN/OUT Data Output disable P-ch N-ch XT1 Input enable XT2 Middle-voltage input buffer User's Manual U16228EJ3V1UD 53 CHAPTER 3 CPU ARCHITECTURE 3.1 Memory Space Products in the 78K0/KE1 can each access a 64 KB memory space. Figures 3-1 to 3-8 show the memory maps. Caution Regardless of the internal memory capacity, the initial values of the internal memory size switching register (IMS) and internal expansion RAM size switching register (IXS) of all products in the 78K0/KE1 are fixed (IMS = CFH, IXS = 0CH). Therefore, set the value corresponding to each product as indicated below. Table 3-1. Set Values of Internal Memory Size Switching Register (IMS) and Internal Expansion RAM Size Switching Register (IXS) IMS PD780131 42H PD780132 44H PD780133 C6H PD780134 IXS 0CH C8H PD78F0134 Value corresponding to mask ROM version PD780136 CCH PD780138 CFH PD78F0138 Value corresponding to mask ROM version Note 0AH Note The PD78F0134 does not support the PD780136 and 780138. 54 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-1. Memory Map ( PD780131) F F F FH Special function registers (SFR) 256 x 8 bits F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Internal high-speed RAM 512 x 8 bits 1 F F FH F D 0 0H F C F FH Program area Data memory space 1 0 0 0H 0 F F FH CALLF entry area Reserved 0 8 0 0H 0 7 F FH Program area 0 0 8 0H 0 0 7 FH 2 0 0 0H 1 F F FH Program memory space CALLT table area Internal ROM 8192 x 8 bits 0 0 0 0H 0 0 4 0H 0 0 3 FH Vector table area 0 0 0 0H User's Manual U16228EJ3V1UD 55 CHAPTER 3 CPU ARCHITECTURE Figure 3-2. Memory Map ( PD780132) F F F FH Special function registers (SFR) 256 x 8 bits F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Internal high-speed RAM 512 x 8 bits 3 F F FH F D 0 0H F C F FH Program area Data memory space 1 0 0 0H 0 F F FH CALLF entry area Reserved 0 8 0 0H 0 7 F FH Program area 0 0 8 0H 0 0 7 FH 4 0 0 0H 3 F F FH Program memory space CALLT table area Internal ROM 16384 x 8 bits 0 0 0 0H 56 0 0 4 0H 0 0 3 FH Vector table area 0 0 0 0H User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-3. Memory Map ( PD780133) F F F FH Special function registers (SFR) 256 x 8 bits F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits 5 F F FH F B 0 0H F A F FH Program area Data memory space 1 0 0 0H 0 F F FH CALLF entry area Reserved 0 8 0 0H 0 7 F FH Program area 0 0 8 0H 0 0 7 FH 6 0 0 0H 5 F F FH Program memory space CALLT table area Internal ROM 24576 x 8 bits 0 0 0 0H 0 0 4 0H 0 0 3 FH Vector table area 0 0 0 0H User's Manual U16228EJ3V1UD 57 CHAPTER 3 CPU ARCHITECTURE Figure 3-4. Memory Map ( PD780134) F F F FH Special function registers (SFR) 256 x 8 bits F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits 7 F F FH F B 0 0H F A F FH Program area Data memory space 1 0 0 0H 0 F F FH CALLF entry area Reserved 0 8 0 0H 0 7 F FH Program area 0 0 8 0H 0 0 7 FH 8 0 0 0H 7 F F FH Program memory space CALLT table area Internal ROM 32768 x 8 bits 0 0 0 0H 58 0 0 4 0H 0 0 3 FH Vector table area 0 0 0 0H User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-5. Memory Map ( PD78F0134) F F F FH Special function registers (SFR) 256 x 8 bits F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits 7 F F FH F B 0 0H F A F FH Program area Data memory space 1 0 0 0H 0 F F FH CALLF entry area Reserved 0 8 0 0H 0 7 F FH Program area 0 0 8 0H 0 0 7 FH 8 0 0 0H 7 F F FH Program memory space CALLT table area Flash memory 32768 x 8 bits 0 0 0 0H 0 0 4 0H 0 0 3 FH Vector table area 0 0 0 0H User's Manual U16228EJ3V1UD 59 CHAPTER 3 CPU ARCHITECTURE Figure 3-6. Memory Map ( PD780136) FFFFH Special function registers (SFR) 256 x 8 bits FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits FB00H FAFFH BFFFH Reserved Data memory space Program area 1000H 0FFFH F800H F7FFH CALLF entry area Internal expansion RAM 1024 x 8 bits 0800H 07FFH F400H F3FFH Program area Reserved 0080H 007FH CALLT table area C000H BFFFH Program memory space Internal ROM 49152 x 8 bits Vector table area 0000H 0000H 60 0040H 003FH User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-7. Memory Map ( PD780138) FFFFH Special function registers (SFR) 256 x 8 bits FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits FB00H FAFFH EFFFH Reserved Data memory space Program area 1000H 0FFFH F800H F7FFH CALLF entry area Internal expansion RAM 1024 x 8 bits 0800H 07FFH F400H F3FFH Program area Reserved 0080H 007FH CALLT table area F000H EFFFH Program memory space Internal ROM 61440 x 8 bits 0040H 003FH Vector table area 0000H 0000H User's Manual U16228EJ3V1UD 61 CHAPTER 3 CPU ARCHITECTURE Figure 3-8. Memory Map ( PD78F0138) FFFFH Special function registers (SFR) 256 x 8 bits FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Internal high-speed RAM 1024 x 8 bits FB00H FAFFH EFFFH Reserved Data memory space Program area 1000H 0FFFH F800H F7FFH CALLF entry area Internal expansion RAM 1024 x 8 bits 0800H 07FFH F400H F3FFH Program area Reserved 0080H 007FH CALLT table area F000H EFFFH Program memory space Flash memory 61440 x 8 bits Vector table area 0000H 0000H 62 0040H 003FH User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.1.1 Internal program memory space The internal program memory space stores the program and table data. Normally, it is addressed with the program counter (PC). 78K0/KE1 products incorporate internal ROM (mask ROM or flash memory), as shown below. Table 3-2. Internal ROM Capacity Part Number Internal ROM Structure PD780131 Capacity 8192 x 8 bits (0000H to 1FFFH) Mask ROM PD780132 16384 x 8 bits (0000H to 3FFFH) PD780133 24576 x 8 bits (0000H to 5FFFH) PD780134 32768 x 8 bits (0000H to 7FFFH) PD78F0134 Flash memory PD780136 Mask ROM 49152 x 8 bits (0000H to BFFFH) PD780138 61440 x 8 bits (0000H to EFFFH) PD78F0138 Flash memory The internal program memory space is divided into the following areas. (1) Vector table area The 64-byte area 0000H to 003FH is reserved as a vector table area. The program start addresses for branch upon reset signal input or generation of each interrupt request are stored in the vector table area. Of the 16-bit address, the lower 8 bits are stored at even addresses and the higher 8 bits are stored at odd addresses. Table 3-3. Vector Table Vector Table Address 0000H Interrupt Source Vector Table Address Interrupt Source RESET input, POC, LVI, clock monitor, WDT 0020H INTTM000 0022H INTTM010 0004H INTLVI 0024H INTAD 0006H INTP0 0026H INTSR0 0008H INTP1 0028H INTWTI 000AH INTP2 002AH INTTM51 000CH INTP3 002CH INTKR 000EH INTP4 002EH INTWT 0010H INTP5 0030H INTP6 0012H INTSRE6 0032H INTP7 0014H INTSR6 0034H INTDMU 0016H INTST6 0036H INTCSI11 0018H INTCSI10/INTST0 0038H INTTM001 Note 001AH INTTMH1 003AH INTTM011 Note 001CH INTTMH0 003EH BRK 001EH INTTM50 Note Note Available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. (2) CALLT instruction table area The 64-byte area 0040H to 007FH can store the subroutine entry address of a 1-byte call instruction (CALLT). User's Manual U16228EJ3V1UD 63 CHAPTER 3 CPU ARCHITECTURE (3) CALLF instruction entry area The area 0800H to 0FFFH can perform a direct subroutine call with a 2-byte call instruction (CALLF). 3.1.2 Internal data memory space 78K0/KE1 products incorporate the following RAMs. (1) Internal high-speed RAM Table 3-4. Internal High-Speed RAM Capacity Part Number PD780131 Internal High-Speed RAM 512 x 8 bits (FD00H to FEFFH) PD780132 PD780133 1024 x 8 bits (FB00H to FEFFH) PD780134 PD78F0134 PD780136 PD780138 PD78F0138 The 32-byte area FEE0H to FEFFH is assigned to four general-purpose register banks consisting of eight 8-bit registers per one bank. This area cannot be used as a program area in which instructions are written and executed. The internal high-speed RAM can also be used as a stack memory. (2) Internal expansion RAM Table 3-5. Internal Expansion RAM Capacity Part Number Internal Expansion RAM PD780131 - PD780132 PD780133 PD780134 PD78F0134 PD780136 1024 x 8 bits (F400H to F7FFH) PD780138 PD78F0138 The internal expansion RAM can also be used as a normal data area similar to the internal high-speed RAM, as well as a program area in which instructions can be written and executed. The internal expansion RAM cannot be used as a stack memory. 3.1.3 Special function register (SFR) area On-chip peripheral hardware special function registers (SFRs) are allocated in the area FF00H to FFFFH (refer to Table 3-6 Special Function Register List in 3.2.3 Special function registers (SFRs)). Caution Do not access addresses to which SFRs are not assigned. 64 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.1.4 Data memory addressing Addressing refers to the method of specifying the address of the instruction to be executed next or the address of the register or memory relevant to the execution of instructions. Several addressing modes are provided for addressing the memory relevant to the execution of instructions for the 78K0/KE1, based on operability and other considerations. For areas containing data memory in particular, special addressing methods designed for the functions of special function registers (SFR) and general-purpose registers are available for use. Figures 3-9 to 3-16 show correspondence between data memory and addressing. For details of each addressing mode, refer to 3.4 Operand Address Addressing. Figure 3-9. Correspondence Between Data Memory and Addressing (PD780131) F F F FH Special function registers (SFR) 256 x 8 bits SFR addressing F F 2 0H F F 1 FH F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 512 x 8 bits F E 2 0H F E 1 FH F D 0 0H F C F FH Direct addressing Register indirect addressing Based addressing Based indexed addressing Reserved 2 0 0 0H 1 F F FH Internal ROM 8192 x 8 bits 0 0 0 0H User's Manual U16228EJ3V1UD 65 CHAPTER 3 CPU ARCHITECTURE Figure 3-10. Correspondence Between Data Memory and Addressing (PD780132) F F F FH Special function registers (SFR) 256 x 8 bits SFR addressing F F 2 0H F F 1 FH F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 512 x 8 bits F E 2 0H F E 1 FH F D 0 0H F C F FH Direct addressing Register indirect addressing Based addressing Based indexed addressing Reserved 4 0 0 0H 3 F F FH Internal ROM 16384 x 8 bits 0 0 0 0H 66 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-11. Correspondence Between Data Memory and Addressing (PD780133) F F F FH Special function registers (SFR) 256 x 8 bits SFR addressing F F 2 0H F F 1 FH F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits F E 2 0H F E 1 FH F B 0 0H F A F FH Direct addressing Register indirect addressing Based addressing Based indexed addressing Reserved 6 0 0 0H 5 F F FH Internal ROM 24576 x 8 bits 0 0 0 0H User's Manual U16228EJ3V1UD 67 CHAPTER 3 CPU ARCHITECTURE Figure 3-12. Correspondence Between Data Memory and Addressing (PD780134) F F F FH Special function registers (SFR) 256 x 8 bits SFR addressing F F 2 0H F F 1 FH F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits F E 2 0H F E 1 FH F B 0 0H F A F FH Direct addressing Register indirect addressing Based addressing Based indexed addressing Reserved 8 0 0 0H 7 F F FH Internal ROM 32768 x 8 bits 0 0 0 0H 68 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-13. Correspondence Between Data Memory and Addressing (PD78F0134) F F F FH Special function registers (SFR) 256 x 8 bits SFR addressing F F 2 0H F F 1 FH F F 0 0H F E F FH F E E 0H F E D FH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits F E 2 0H F E 1 FH F B 0 0H F A F FH Direct addressing Register indirect addressing Based addressing Based indexed addressing Reserved 8 0 0 0H 7 F F FH Flash memory 32768 x 8 bits 0 0 0 0H User's Manual U16228EJ3V1UD 69 CHAPTER 3 CPU ARCHITECTURE Figure 3-14. Correspondence Between Data Memory and Addressing (PD780136) FFFFH Special function registers (SFR) 256 x 8 bits SFR addressing FF20H FF1FH FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits FE20H FE1FH FB00H FAFFH Reserved Direct addressing F800H F7FFH Register indirect addressing Based addressing Based indexed addressing Internal expansion RAM 1024 x 8 bits F400H F3FFH Reserved C000H BFFFH Internal ROM 49152 x 8 bits 0000H 70 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-15. Correspondence Between Data Memory and Addressing (PD780138) FFFFH Special function registers (SFR) 256 x 8 bits SFR addressing FF20H FF1FH FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits FE20H FE1FH FB00H FAFFH Reserved Direct addressing F800H F7FFH Register indirect addressing Based addressing Based indexed addressing Internal expansion RAM 1024 x 8 bits F400H F3FFH Reserved F000H EFFFH Internal ROM 61440 x 8 bits 0000H User's Manual U16228EJ3V1UD 71 CHAPTER 3 CPU ARCHITECTURE Figure 3-16. Correspondence Between Data Memory and Addressing (PD78F0138) FFFFH Special function registers (SFR) 256 x 8 bits SFR addressing FF20H FF1FH FF00H FEFFH FEE0H FEDFH General-purpose registers 32 x 8 bits Register addressing Short direct addressing Internal high-speed RAM 1024 x 8 bits FE20H FE1FH FB00H FAFFH Reserved Direct addressing F800H F7FFH Register indirect addressing Based addressing Based indexed addressing Internal expansion RAM 1024 x 8 bits F400H F3FFH Reserved F000H EFFFH Flash memory 61440 x 8 bits 0000H 72 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.2 Processor Registers The 78K0/KE1 products incorporate the following processor registers. 3.2.1 Control registers The control registers control the program sequence, statuses and stack memory. The control registers consist of a program counter (PC), a program status word (PSW) and a stack pointer (SP). (1) Program counter (PC) The program counter is a 16-bit register that holds the address information of the next program to be executed. In normal operation, the PC is automatically incremented according to the number of bytes of the instruction to be fetched. When a branch instruction is executed, immediate data and register contents are set. RESET input sets the reset vector table values at addresses 0000H and 0001H to the program counter. Figure 3-17. Format of Program Counter 15 PC 0 PC15 PC14 PC13 PC12 PC11 PC10 PC9 PC8 PC7 PC6 PC5 PC4 PC3 PC2 PC1 PC0 (2) Program status word (PSW) The program status word is an 8-bit register consisting of various flags set/reset by instruction execution. Program status word contents are automatically stacked upon interrupt request generation or PUSH PSW instruction execution and are restored upon execution of the RETB, RETI and POP PSW instructions. RESET input sets the PSW to 02H. Figure 3-18. Format of Program Status Word 7 PSW IE 0 Z RBS1 AC RBS0 0 ISP CY (a) Interrupt enable flag (IE) This flag controls the interrupt request acknowledge operations of the CPU. When 0, the IE flag is set to the interrupt disabled (DI) state, and all maskable interrupt requests are disabled. Other interrupt requests are all disabled. When 1, the IE flag is set to the interrupt enabled (EI) state and interrupt request acknowledgment is controlled with an in-service priority flag (ISP), an interrupt mask flag for various interrupt sources, and a priority specification flag. The IE flag is reset (0) upon DI instruction execution or interrupt acknowledgment and is set (1) upon EI instruction execution. User's Manual U16228EJ3V1UD 73 CHAPTER 3 CPU ARCHITECTURE (b) Zero flag (Z) When the operation result is zero, this flag is set (1). It is reset (0) in all other cases. (c) Register bank select flags (RBS0 and RBS1) These are 2-bit flags to select one of the four register banks. In these flags, the 2-bit information that indicates the register bank selected by SEL RBn instruction execution is stored. (d) Auxiliary carry flag (AC) If the operation result has a carry from bit 3 or a borrow at bit 3, this flag is set (1). It is reset (0) in all other cases. (e) In-service priority flag (ISP) This flag manages the priority of acknowledgeable maskable vectored interrupts. When this flag is 0, lowlevel vectored interrupt requests specified by a priority specification flag register (PR0L, PR0H, PR1L, PR1H) (refer to 17.3 (3) Priority specification flag registers (PR0L, PR0H, PR1L, PR1H)) can not be acknowledged. Actual request acknowledgment is controlled by the interrupt enable flag (IE). (f) Carry flag (CY) This flag stores overflow and underflow upon add/subtract instruction execution. It stores the shift-out value upon rotate instruction execution and functions as a bit accumulator during bit operation instruction execution. (3) Stack pointer (SP) This is a 16-bit register to hold the start address of the memory stack area. Only the internal high-speed RAM area can be set as the stack area. Figure 3-19. Format of Stack Pointer 15 SP 0 SP15 SP14 SP13 SP12 SP11 SP10 SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 The SP is decremented ahead of write (save) to the stack memory and is incremented after read (restored) from the stack memory. Each stack operation saves/restores data as shown in Figures 3-20 and 3-21. Caution Since RESET input makes the SP contents undefined, be sure to initialize the SP before using the stack. 74 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Figure 3-20. Data to Be Saved to Stack Memory (a) PUSH rp instruction (when SP = FEE0H) SP SP FEE0H FEDEH FEE0H FEDFH Register pair higher FEDEH Register pair lower (b) CALL, CALLF, CALLT instructions (when SP = FEE0H) SP SP FEE0H FEDEH FEE0H FEDFH PC15 to PC8 FEDEH PC7 to PC0 (c) Interrupt, BRK instructions (when SP = FEE0H) SP SP FEE0H FEDDH FEE0H FEDFH PSW FEDEH PC15 to PC8 FEDDH PC7 to PC0 User's Manual U16228EJ3V1UD 75 CHAPTER 3 CPU ARCHITECTURE Figure 3-21. Data to Be Restored from Stack Memory (a) POP rp instruction (when SP = FEDEH) SP SP FEE0H FEDEH FEE0H FEDFH Register pair higher FEDEH Register pair lower (b) RET instruction (when SP = FEDEH) SP SP FEE0H FEDEH FEE0H FEDFH PC15 to PC8 FEDEH PC7 to PC0 (c) RETI, RETB instructions (when SP = FEDDH) SP SP 76 FEE0H FEDDH FEE0H FEDFH PSW FEDEH PC15 to PC8 FEDDH PC7 to PC0 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.2.2 General-purpose registers General-purpose registers are mapped at particular addresses (FEE0H to FEFFH) of the data memory. The general-purpose registers consists of 4 banks, each bank consisting of eight 8-bit registers (X, A, C, B, E, D, L, and H). Each register can be used as an 8-bit register, and two 8-bit registers can also be used in a pair as a 16-bit register (AX, BC, DE, and HL). These registers can be described in terms of function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL) and absolute names (R0 to R7 and RP0 to RP3). Register banks to be used for instruction execution are set by the CPU control instruction (SEL RBn). Because of the 4-register bank configuration, an efficient program can be created by switching between a register for normal processing and a register for interrupts for each bank. Figure 3-22. Configuration of General-Purpose Registers (a) Absolute name 16-bit processing 8-bit processing FEFFH R7 BANK0 RP3 R6 FEF8H R5 BANK1 RP2 R4 FEF0H R3 RP1 BANK2 R2 FEE8H R1 RP0 BANK3 R0 FEE0H 15 0 7 0 (b) Function name 16-bit processing 8-bit processing FEFFH H BANK0 HL L FEF8H D BANK1 DE E FEF0H B BC BANK2 C FEE8H A AX BANK3 X FEE0H 15 User's Manual U16228EJ3V1UD 0 7 0 77 CHAPTER 3 CPU ARCHITECTURE 3.2.3 Special function registers (SFRs) Unlike a general-purpose register, each special function register has a special function. SFRs are allocated to the FF00H to FFFFH area. Special function registers can be manipulated like general-purpose registers, using operation, transfer and bit manipulation instructions. The manipulatable bit units, 1, 8, and 16, depend on the special function register type. Each manipulation bit unit can be specified as follows. * 1-bit manipulation Describe the symbol reserved by the assembler for the 1-bit manipulation instruction operand (sfr.bit). This manipulation can also be specified with an address. * 8-bit manipulation Describe the symbol reserved by the assembler for the 8-bit manipulation instruction operand (sfr). This manipulation can also be specified with an address. * 16-bit manipulation Describe the symbol reserved by the assembler for the 16-bit manipulation instruction operand (sfrp). When specifying an address, describe an even address. Table 3-6 gives a list of the special function registers. The meanings of items in the table are as follows. * Symbol Symbol indicating the address of a special function register. It is a reserved word in the RA78K0, and is defined as an sfr variable using the #pragma sfr directive in the CC78K0. When using the RA78K0, ID78K0-NS, ID78K0, or SM78K0, symbols can be written as an instruction operand. * R/W Indicates whether the corresponding special function register can be read or written. R/W: Read/write enable R: Read only W: Write only * Manipulatable bit units Indicates the manipulatable bit unit (1, 8, or 16). "-" indicates a bit unit for which manipulation is not possible. * After reset Indicates each register status upon RESET input. 78 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE Table 3-6. Special Function Register List (1/4) Address Special Function Register (SFR) Name Symbol R/W After Manipulatable Bit Unit 1 Bit 8 Bits 16 Bits Reset - 00H FF00H Port register 0 P0 R/W FF01H Port register 1 P1 R/W - 00H FF02H Port register 2 P2 R - Undefined FF03H Port register 3 P3 R/W - 00H FF04H Port register 4 P4 R/W - 00H FF05H Port register 5 P5 R/W - 00H FF06H Port register 6 P6 R/W - 00H FF07H Port register 7 P7 R/W - 00H - Undefined A/D conversion result register ADCR R - FF0AH Receive buffer register 6 RXB6 R - - FFH FF0BH Transmit buffer register 6 TXB6 R/W - - FFH FF0CH Port register 12 P12 R/W - 00H FF0DH Port register 13 P13 R/W - 00H FF0EH Port register 14 P14 R/W - 00H FF0FH Serial I/O shift register 10 SIO10 R - - 00H - 0000H FF08H FF09H 16-bit timer counter 00 TM00 R - 16-bit timer capture/compare register 000 CR000 R/W - - 0000H 16-bit timer capture/compare register 010 CR010 R/W - - 0000H FF16H 8-bit timer counter 50 TM50 R - - 00H FF17H 8-bit timer compare register 50 CR50 R/W - - 00H - 00H FF10H FF11H FF12H FF13H FF14H FF15H FF18H 8-bit timer H compare register 00 CMP00 R/W - FF19H 8-bit timer H compare register 10 CMP10 R/W - - 00H FF1AH 8-bit timer H compare register 01 CMP01 R/W - - 00H FF1BH 8-bit timer H compare register 11 CMP11 R/W - - 00H FF1FH 8-bit timer counter 51 TM51 R - - 00H FF20H Port mode register 0 PM0 R/W - FFH FF21H Port mode register 1 PM1 R/W - FFH FF23H Port mode register 3 PM3 R/W - FFH - FFH FF24H Port mode register 4 PM4 R/W FF25H Port mode register 5 PM5 R/W - FFH FF26H Port mode register 6 PM6 R/W - FFH FF27H Port mode register 7 PM7 R/W - FFH FF28H A/D converter mode register ADM R/W - 00H FF29H Analog input channel specification register ADS R/W - 00H FF2AH Power-fail comparison mode register PFM R/W - 00H FF2BH Power-fail comparison threshold register PFT R/W - - 00H User's Manual U16228EJ3V1UD 79 CHAPTER 3 CPU ARCHITECTURE Table 3-6. Special Function Register List (2/4) Address Special Function Register (SFR) Name Symbol R/W After Manipulatable Bit Unit 1 Bit 8 Bits 16 Bits Reset - FFH FF2CH Port mode register 12 PM12 R/W FF2EH Port mode register 14 PM14 R/W - FFH FF30H Pull-up resistor option register 0 PU0 R/W - 00H FF31H Pull-up resistor option register 1 PU1 R/W - 00H FF33H Pull-up resistor option register 3 PU3 R/W - 00H FF34H Pull-up resistor option register 4 PU4 R/W - 00H FF35H Pull-up resistor option register 5 PU5 R/W - 00H FF37H Pull-up resistor option register 7 PU7 R/W - 00H - 0000H FF38H Correction address register 0 Note 1 CORAD0 R/W - Correction address register 1 Note 1 CORAD1 R/W - - 0000H FF39H FF3AH FF3BH FF3CH Pull-up resistor option register 12 PU12 R/W - 00H FF3EH Pull-up resistor option register 14 PU14 R/W - 00H FF40H Clock output selection register CKS R/W - 00H FF41H 8-bit timer compare register 51 CR51 R/W - - 00H - 00H FF43H 8-bit timer mode control register 51 TMC51 R/W FF48H External interrupt rising edge enable register EGP R/W - 00H FF49H External interrupt falling edge enable register EGN R/W - 00H R - - 00H SOTB11 R/W - - Undefined FF4AH Serial I/O shift register 11 Note 2 SIO11 Note 2 FF4CH Transmit buffer register 11 FF4FH Input switch control register ISC R/W - 00H FF50H Asynchronous serial interface operation mode ASIM6 R/W - 01H ASIS6 R - - 00H ASIF6 R - - 00H register 6 Asynchronous serial interface reception error FF53H status register 6 Asynchronous serial interface transmission FF55H status register 6 FF56H Clock selection register 6 CKSR6 R/W - - 00H FF57H Baud rate generator control register 6 BRGC6 R/W - - FFH FF58H Asynchronous serial interface control register 6 ASICL6 R/W - 16H FF60H Remainder data register 0 SDR0 SDR0L R - 00H - R/W - MDA0LH - MDA0H MDA0HL R/W - - - - FF61H SDR0H Multiplication/division data register A0 FF62H FF63H FF64H FF65H MDA0HH FF66H Multiplication/division data register B0 FF67H MDB0 MDB0L R/W MDB0H Notes 1. 2. 80 MDA0L MDA0LL PD780136, 780138, and 78F0138 only. PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. User's Manual U16228EJ3V1UD 00H 00H 00H 00H 00H 00H 00H CHAPTER 3 CPU ARCHITECTURE Table 3-6. Special Function Register List (3/4) Address Special Function Register (SFR) Name Symbol R/W After Manipulatable Bit Unit 1 Bit 8 Bits 16 Bits Reset - 00H FF68H Multiplier/divider control register 0 DMUC0 R/W FF69H 8-bit timer H mode register 0 TMHMD0 R/W - 00H FF6AH Timer clock selection register 50 TCL50 R/W - - 00H FF6BH 8-bit timer mode control register 50 TMC50 R/W - 00H FF6CH 8-bit timer H mode register 1 TMHMD1 R/W - 00H FF6DH 8-bit timer H carrier control register 1 TMCYC1 R/W - 00H FF6EH Key return mode register KRM R/W - 00H FF6FH Watch timer operation mode register WTM R/W - 00H ASIM0 R/W - 01H R/W - - 1FH Asynchronous serial interface operation mode FF70H register 0 FF71H Baud rate generator control register 0 BRGC0 FF72H Receive buffer register 0 RXB0 R - - FFH Asynchronous serial interface reception error ASIS0 R - - 00H W - - FFH FF73H status register 0 FF74H Transmit shift register 0 TXS0 FF80H Serial operation mode register 10 CSIM10 R/W - 00H FF81H Serial clock selection register 10 CSIC10 R/W - 00H FF84H Transmit buffer register 10 SOTB10 R/W - - Undefined - 00H CSIM11 R/W CSIC11 R/W - 00H Correction control register CORCN R/W - 00H FF8CH Timer clock selection register 51 TCL51 R/W - - 00H FF98H Watchdog timer mode register WDTM R/W - - 67H FF99H Watchdog timer enable register WDTE R/W - - 9AH FFA0H Internal oscillation mode register RCM R/W - 00H FFA1H Main clock mode register MCM R/W - 00H R/W - 00H R - 00H FF88H Serial operation mode register 11 FF89H Serial clock selection register 11 FF8AH Note 1 Note 1 Note 2 FFA2H Main OSC control register FFA3H Oscillation stabilization time counter status register OSTC MOC FFA4H Oscillation stabilization time select register OSTS R/W - - 05H FFA9H Clock monitor mode register CLM R/W - 00H FFACH Reset control flag register RESF R - - 00H FFB0H 16-bit timer counter 01 Note 1 TM01 R - - 0000H Note 3 FFB1H FFB2H 16-bit timer capture/compare register 001 Note 1 CR001 R/W - - 0000H 16-bit timer capture/compare register 011 Note 1 CR011 R/W - - 0000H TMC01 R/W - 00H FFB3H FFB4H FFB5H Note 1 FFB6H 16-bit timer mode control register 01 2. PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. PD780136, 780138, and 78F0138 only. 3. This value varies depending on the reset source. Notes 1. User's Manual U16228EJ3V1UD 81 CHAPTER 3 CPU ARCHITECTURE Table 3-6. Special Function Register List (4/4) Address FFB7H Special Function Register (SFR) Name Prescaler mode register 01 Symbol Note 1 Note 1 FFB8H Capture/compare control register 01 Note 1 R/W After Manipulatable Bit Unit 1 Bit 8 Bits 16 Bits Reset - 00H PRM01 R/W CRC01 R/W - 00H TOC01 R/W - 00H FFB9H 16-bit timer output control register 01 FFBAH 16-bit timer mode control register 00 TMC00 R/W - 00H FFBBH Prescaler mode register 00 PRM00 R/W - 00H FFBCH Capture/compare control register 00 CRC00 R/W - 00H FFBDH 16-bit timer output control register 00 TOC00 R/W - 00H FFBEH Low-voltage detection register LVIM R/W - 00H - 00H 00H R/W - IF0L R/W IF0H R/W IF1L R/W IF1H R/W MK0L R/W MK0H R/W MK1L R/W MK1H R/W PR0L R/W PR0H R/W PR1L R/W PR1H R/W IMS R/W - - CFH FFBFH Low-voltage detection level selection register LVIS FFE0H Interrupt request flag register 0L IF0 FFE1H Interrupt request flag register 0H FFE2H Interrupt request flag register 1L FFE3H Interrupt request flag register 1H FFE4H Interrupt mask flag register 0L FFE5H Interrupt mask flag register 0H FFE6H Interrupt mask flag register 1L FFE7H Interrupt mask flag register 1H FFE8H Priority specification flag register 0L FFE9H Priority specification flag register 0H FFEAH Priority specification flag register 1L FFEBH Priority specification flag register 1H FFF0H IF1 MK0 MK1 PR0 PR1 Internal memory size switching register Note 2 00H 00H 00H FFH FFH FFH DFH FFH FFH FFH FFH FFF4H Internal expansion RAM size switching register IXS R/W - - 0CH FFFBH Processor clock control register PCC R/W - 00H Note 2 Notes 1. 2. PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. The default value of IMS and IXS are fixed (IMS = CFH, IXS = 0CH) in all products in the 78K0/KE1 regardless of the internal memory capacity. Therefore, set the following value to each product. IMS PD780131 42H PD780132 44H PD780133 C6H PD780134 IXS 0CH C8H PD78F0134 Value corresponding to mask ROM version PD780136 CCH PD780138 CFH PD78F0138 Value corresponding to mask ROM version Note 0AH Note The PD78F0134 does not support the PD780136 and 780138. 82 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.3 Instruction Address Addressing An instruction address is determined by program counter (PC) contents and is normally incremented (+1 for each byte) automatically according to the number of bytes of an instruction to be fetched each time another instruction is executed. When a branch instruction is executed, the branch destination information is set to the PC and branched by the following addressing (for details of instructions, refer to 78K/0 Series Instructions User's Manual (U12326E). 3.3.1 Relative addressing [Function] The value obtained by adding 8-bit immediate data (displacement value: jdisp8) of an instruction code to the start address of the following instruction is transferred to the program counter (PC) and branched. The displacement value is treated as signed two's complement data (-128 to +127) and bit 7 becomes a sign bit. In other words, relative addressing consists of relative branching from the start address of the following instruction to the -128 to +127 range. This function is carried out when the BR $addr16 instruction or a conditional branch instruction is executed. [Illustration] 15 0 ... PC indicates the start address of the instruction after the BR instruction. PC + 15 8 7 0 6 S jdisp8 15 0 PC When S = 0, all bits of are 0. When S = 1, all bits of are 1. User's Manual U16228EJ3V1UD 83 CHAPTER 3 CPU ARCHITECTURE 3.3.2 Immediate addressing [Function] Immediate data in the instruction word is transferred to the program counter (PC) and branched. This function is carried out when the CALL !addr16 or BR !addr16 or CALLF !addr11 instruction is executed. CALL !addr16 and BR !addr16 instructions can be branched to the entire memory space. The CALLF !addr11 instruction is branched to the 0800H to 0FFFH area. [Illustration] In the case of CALL !addr16 and BR !addr16 instructions 7 0 CALL or BR Low Addr. High Addr. 15 0 8 7 PC In the case of CALLF !addr11 instruction 7 6 4 0 3 fa10-8 CALLF fa7-0 15 PC 84 0 11 10 0 0 0 8 7 1 User's Manual U16228EJ3V1UD 0 CHAPTER 3 CPU ARCHITECTURE 3.3.3 Table indirect addressing [Function] Table contents (branch destination address) of the particular location to be addressed by bits 1 to 5 of the immediate data of an operation code are transferred to the program counter (PC) and branched. This function is carried out when the CALLT [addr5] instruction is executed. This instruction references the address stored in the memory table from 40H to 7FH, and allows branching to the entire memory space. [Illustration] 7 Operation code 6 1 5 1 1 ta4-0 1 15 Effective address 0 7 0 0 0 0 0 0 0 8 7 6 0 0 1 1 0 5 0 0 Memory (Table) Low Addr. High Addr. Effective address+1 15 8 0 7 PC 3.3.4 Register addressing [Function] Register pair (AX) contents to be specified with an instruction word are transferred to the program counter (PC) and branched. This function is carried out when the BR AX instruction is executed. [Illustration] 7 rp 0 A 15 0 7 X 8 7 0 PC User's Manual U16228EJ3V1UD 85 CHAPTER 3 CPU ARCHITECTURE 3.4 Operand Address Addressing The following methods are available to specify the register and memory (addressing) to undergo manipulation during instruction execution. 3.4.1 Implied addressing [Function] The register that functions as an accumulator (A and AX) among the general-purpose registers is automatically (implicitly) addressed. Of the 78K0/KE1 instruction words, the following instructions employ implied addressing. Instruction Register to Be Specified by Implied Addressing MULU A register for multiplicand and AX register for product storage DIVUW AX register for dividend and quotient storage ADJBA/ADJBS A register for storage of numeric values that become decimal correction targets ROR4/ROL4 A register for storage of digit data that undergoes digit rotation [Operand format] Because implied addressing can be automatically employed with an instruction, no particular operand format is necessary. [Description example] In the case of MULU X With an 8-bit x 8-bit multiply instruction, the product of A register and X register is stored in AX. In this example, the A and AX registers are specified by implied addressing. 86 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.4.2 Register addressing [Function] The general-purpose register to be specified is accessed as an operand with the register bank select flags (RBS0 to RBS1) and the register specify codes (Rn and RPn) of an operation code. Register addressing is carried out when an instruction with the following operand format is executed. When an 8-bit register is specified, one of the eight registers is specified with 3 bits in the operation code. [Operand format] Identifier Description r X, A, C, B, E, D, L, H rp AX, BC, DE, HL `r' and `rp' can be described by absolute names (R0 to R7 and RP0 to RP3) as well as function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL). [Description example] MOV A, C; when selecting C register as r Operation code 0 1 1 0 0 0 1 0 Register specify code INCW DE; when selecting DE register pair as rp Operation code 1 0 0 0 0 1 0 0 Register specify code User's Manual U16228EJ3V1UD 87 CHAPTER 3 CPU ARCHITECTURE 3.4.3 Direct addressing [Function] The memory to be manipulated is directly addressed with immediate data in an instruction word becoming an operand address. [Operand format] Identifier Description addr16 Label or 16-bit immediate data [Description example] MOV A, !0FE00H; when setting !addr16 to FE00H Operation code 1 0 0 0 1 1 1 0 OP code 0 0 0 0 0 0 0 0 00H 1 1 1 1 1 1 1 0 FEH [Illustration] 7 0 OP code addr16 (lower) addr16 (upper) Memory 88 User's Manual U16228EJ3V1UD CHAPTER 3 CPU ARCHITECTURE 3.4.4 Short direct addressing [Function] The memory to be manipulated in the fixed space is directly addressed with 8-bit data in an instruction word. This addressing is applied to the 256-byte space FE20H to FF1FH. Internal RAM and special function registers (SFRs) are mapped at FE20H to FEFFH and FF00H to FF1FH, respectively. The SFR area (FF00H to FF1FH) where short direct addressing is applied is a part of the overall SFR area. Ports that are frequently accessed in a program and compare and capture registers of the timer/event counter are mapped in this area, allowing SFRs to be manipulated with a small number of bytes and clocks. When 8-bit immediate data is at 20H to FFH, bit 8 of an effective address is set to 0. When it is at 00H to 1FH, bit 8 is set to 1. Refer to the [Illustration] shown below. [Operand format] Identifier Description saddr Immediate data that indicate label or FE20H to FF1FH saddrp Immediate data that indicate label or FE20H to FF1FH (even address only) [Description example] MOV 0FE30H, A; when transferring value of A register to saddr (FE30H) Operation code 1 1 1 1 0 0 1 0 OP code 0 0 1 1 0 0 0 0 30H (saddr-offset) [Illustration] 7 0 OP code saddr-offset Short direct memory 15 Effective address 1 8 7 1 1 1 1 1 1 0 When 8-bit immediate data is 20H to FFH, = 0 When 8-bit immediate data is 00H to 1FH, = 1 User's Manual U16228EJ3V1UD 89 CHAPTER 3 CPU ARCHITECTURE 3.4.5 Special function register (SFR) addressing [Function] A memory-mapped special function register (SFR) is addressed with 8-bit immediate data in an instruction word. This addressing is applied to the 240-byte spaces FF00H to FFCFH and FFE0H to FFFFH. However, the SFRs mapped at FF00H to FF1FH can be accessed with short direct addressing. [Operand format] Identifier Description sfr Special function register name sfrp 16-bit manipulatable special function register name (even address only) [Description example] MOV PM0, A; when selecting PM0 (FF20H) as sfr Operation code 1 1 1 1 0 1 1 0 OP code 0 0 1 0 0 0 0 0 20H (sfr-offset) [Illustration] 7 0 OP code sfr-offset SFR 15 Effective address 90 1 8 7 1 1 1 1 1 1 1 User's Manual U16228EJ3V1UD 0 CHAPTER 3 CPU ARCHITECTURE 3.4.6 Register indirect addressing [Function] Register pair contents specified by a register pair specify code in an instruction word and by a register bank select flag (RBS0 and RBS1) serve as an operand address for addressing the memory. This addressing can be carried out for all the memory spaces. [Operand format] Identifier Description - [DE], [HL] [Description example] MOV A, [DE]; when selecting [DE] as register pair Operation code 1 0 0 0 0 1 0 1 [Illustration] 16 D DE 0 8 7 E 7 Memory 0 The memory address specified with the register pair DE The contents of the memory addressed are transferred. 7 0 A User's Manual U16228EJ3V1UD 91 CHAPTER 3 CPU ARCHITECTURE 3.4.7 Based addressing [Function] 8-bit immediate data is added as offset data to the contents of the base register, that is, the HL register pair in the register bank specified by the register bank select flag (RBS0 and RBS1), and the sum is used to address the memory. Addition is performed by expanding the offset data as a positive number to 16 bits. A carry from the 16th bit is ignored. This addressing can be carried out for all the memory spaces. [Operand format] Identifier - Description [HL + byte] [Description example] MOV A, [HL + 10H]; when setting byte to 10H Operation code 1 0 1 0 1 1 1 0 0 0 0 1 0 0 0 0 [Illustration] 16 HL 8 7 H 0 L 7 Memory The contents of the memory addressed are transferred. 7 0 A 92 User's Manual U16228EJ3V1UD 0 +10 CHAPTER 3 CPU ARCHITECTURE 3.4.8 Based indexed addressing [Function] The B or C register contents specified in an instruction word are added to the contents of the base register, that is, the HL register pair in the register bank specified by the register bank select flag (RBS0 and RBS1), and the sum is used to address the memory. Addition is performed by expanding the B or C register contents as a positive number to 16 bits. A carry from the 16th bit is ignored. This addressing can be carried out for all the memory spaces. [Operand format] Identifier - Description [HL + B], [HL + C] [Description example] In the case of MOV A, [HL + B] (selecting B register) Operation code 1 0 1 0 1 0 1 1 [Illustration] 16 HL 8 7 0 L H + 7 0 B 7 Memory 0 The contents of the memory addressed are transferred. 7 0 A User's Manual U16228EJ3V1UD 93 CHAPTER 3 CPU ARCHITECTURE 3.4.9 Stack addressing [Function] The stack area is indirectly addressed with the stack pointer (SP) contents. This addressing method is automatically employed when the PUSH, POP, subroutine call and return instructions are executed or the register is saved/reset upon generation of an interrupt request. With stack addressing, only the internal high-speed RAM area can be accessed. [Description example] In the case of PUSH DE (saving DE register) Operation code 1 0 1 1 0 1 0 1 [Illustration] 7 SP SP 94 FEE0H FEDEH Memory FEE0H FEDFH D FEDEH E User's Manual U16228EJ3V1UD 0 CHAPTER 4 PORT FUNCTIONS 4.1 Port Functions There are two types of pin I/O buffer power supplies: AVREF and EVDD. The relationship between these power supplies and the pins is shown below. Table 4-1. Pin I/O Buffer Power Supplies Power Supply Corresponding Pins AVREF P20 to P27 EVDD Port pins other than P20 to P27 78K0/KE1 products are provided with the ports shown in Figure 4-1, which enable variety of control operations. The functions of each port are shown in Table 4-2. In addition to the function as digital I/O ports, these ports have several alternate functions. For details of the alternate functions, refer to CHAPTER 2 PIN FUNCTIONS. Figure 4-1. Port Types P50 P00 Port 5 P53 Port 0 P06 P10 P60 Port 6 Port 1 P63 P17 P20 P70 Port 2 Port 7 P27 P77 P30 Port 12 P120 Port 13 P130 P33 Port 14 P140 P141 P40 Port 3 Port 4 P43 User's Manual U16228EJ3V1UD 95 CHAPTER 4 PORT FUNCTIONS Table 4-2. Port Functions (1/2) Pin Name P00 I/O I/O Function Port 0. After Reset Input 7-bit I/O port. P01 SO11 Use of an on-chip pull-up resistor can be specified by a P03 TI000 TI010/TO00 Input/output can be specified in 1-bit units. P02 Alternate Function SI11 software setting. Note Note P04 SCK11 P05 SSI11 P06 TI011 Note Note /TI001 Note P10 I/O Port 1. Input 8-bit I/O port. P11 SCK10/TxD0 SO10 Use of an on-chip pull-up resistor can be specified by a P13 TxD6 software setting. P14 RxD6 P15 TOH0 P16 TOH1/INTP5 P17 TI50/TO50 P20 to P27 Input Note SI10/RxD0 Input/output can be specified in 1-bit units. P12 /TO01 Note Port 2. Input ANI0 to ANI7 Input INTP1 to INTP3 8-bit input-only port. P30 to P32 I/O Port 3. 4-bit I/O port. Input/output can be specified in 1-bit units. P33 Use of an on-chip pull-up resistor can be specified by a INTP4/TI51/TO51 software setting. P40 to P43 I/O Port 4. Input - Input - Input - 4-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. P50 to P53 I/O Port 5. 4-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. P60 to P63 I/O Port 6. 4-bit I/O port (N-ch open drain). Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a mask option only for mask ROM versions. P70 to P77 I/O Port 7. Input KR0 to KR7 8-bit I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. 96 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Table 4-2. Port Functions (2/2) Pin Name I/O P120 I/O Function After Reset Port 12. Input Alternate Function INTP0 1-bit I/O port. Use of an on-chip pull-up resistor can be specified by a software setting. P130 Output P140 I/O Port 13. - Output 1-bit output-only port. Port 14. Input 2-bit I/O port. P141 PCL/INTP6 BUZ/INTP7 Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by a software setting. 4.2 Port Configuration Ports include the following hardware. Table 4-3. Port Configuration Item Control registers Configuration Port mode register (PM0, PM1, PM3 to PM7, PM12, PM14) Port register (P0 to P7, P12 to P14) Pull-up resistor option register (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) Port Total: 51 (CMOS I/O: 38, CMOS input: 8, CMOS output: 1, N-ch open drain I/O: 4) Pull-up resistor * Mask ROM version Total: 42 (software control: 38, mask option specification: 4) * Flash memory version: Total: 38 User's Manual U16228EJ3V1UD 97 CHAPTER 4 PORT FUNCTIONS 4.2.1 Port 0 Port 0 is a 7-bit I/O port with an output latch. Port 0 can be set to the input mode or output mode in 1-bit units using port mode register 0 (PM0). When the P00 to P06 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 0 (PU0). This port can also be used for timer I/O, serial interface data I/O, and clock I/O. RESET input sets port 0 to input mode. Figures 4-2 to 4-5 show block diagrams of port 0. Caution When P02/SO11Note, P03/SI11Note, and P04/SCK11Note are used as general-purpose ports, do not write to serial clock selection register 11 (CSIC11). Figure 4-2. Block Diagram of P00, P03, and P05 EVDD WRPU PU0 PU00, PU03, PU05 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P00, P03, P05) P00/TI000, P03/SI11Note, P05/SSI11Note/TI001Note WRPM PM0 PM00, PM03, PM05 Note Available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. PU0: Pull-up resistor option register 0 PM0: Port mode register 0 RD: Read signal WRxx: Write signal 98 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Figure 4-3. Block Diagram of P01 and P06 EVDD WRPU PU0 PU01, PU06 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P01, P06) P01/TI010/TO00, P06/TI011Note/TO01Note WRPM PM0 PM01, PM06 Alternate function Note Available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. PU0: Pull-up resistor option register 0 PM0: Port mode register 0 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 99 CHAPTER 4 PORT FUNCTIONS Figure 4-4. Block Diagram of P02 EVDD WRPU PU0 PU02 P-ch Internal bus Selector RD WRPORT Output latch (P02) P02/SO11Note WRPM PM0 PM02 Alternate function Note Available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. PU0: Pull-up resistor option register 0 PM0: Port mode register 0 RD: Read signal WRxx: Write signal 100 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Figure 4-5. Block Diagram of P04 EVDD WRPU PU0 PU04 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P04) P04/SCK11Note WRPM PM0 PM04 Alternate function Note Available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. PU0: Pull-up resistor option register 0 PM0: Port mode register 0 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 101 CHAPTER 4 PORT FUNCTIONS 4.2.2 Port 1 Port 1 is an 8-bit I/O port with an output latch. Port 1 can be set to the input mode or output mode in 1-bit units using port mode register 1 (PM1). When the P10 to P17 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 1 (PU1). This port can also be used for external interrupt request input, serial interface data I/O, clock I/O, and timer I/O. RESET input sets port 1 to input mode. Figures 4-6 to 4-10 show block diagrams of port 1. Caution When P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 are used as general-purpose ports, do not write to serial clock selection register 10 (CSIC10). Figure 4-6. Block Diagram of P10 EVDD WRPU PU1 PU10 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P10) P10/SCK10/TxD0 WRPM PM1 PM10 Alternate function PU1: Pull-up resistor option register 1 PM1: Port mode register 1 RD: Read signal WRxx: Write signal 102 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Figure 4-7. Block Diagram of P11 and P14 EVDD WRPU PU1 PU11, PU14 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P11, P14) P11/SI10/RxD0, P14/RxD6 WRPM PM1 PM11, PM14 PU1: Pull-up resistor option register 1 PM1: Port mode register 1 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 103 CHAPTER 4 PORT FUNCTIONS Figure 4-8. Block Diagram of P12 and P15 EVDD WRPU PU1 PU12, PU15 P-ch Internal bus Selector RD WRPORT Output latch (P12, P15) P12/SO10 P15/TOH0 WRPM PM1 PM12, PM15 Alternate function PU1: Pull-up resistor option register 1 PM1: Port mode register 1 RD: Read signal WRxx: Write signal 104 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Figure 4-9. Block Diagram of P13 EVDD WRPU PU1 PU13 P-ch Selector Internal bus RD WRPORT Output latch (P13) P13/TxD6 WRPM PM1 PM13 Alternate function PU1: Pull-up resistor option register 1 PM1: Port mode register 1 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 105 CHAPTER 4 PORT FUNCTIONS Figure 4-10. Block Diagram of P16 and P17 EVDD WRPU PU1 PU16, PU17 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P16, P17) P16/TOH1/INTP5, P17/TI50/TO50 WRPM PM1 PM16, PM17 Alternate function PU1: Pull-up resistor option register 1 PM1: Port mode register 1 RD: Read signal WRxx: Write signal 106 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.2.3 Port 2 Port 2 is an 8-bit input-only port. This port can also be used for A/D converter analog input. Figure 4-11 shows a block diagram of port 2. Figure 4-11. Block Diagram of P20 to P27 Internal bus RD A/D converter RD: P20/ANI0 to P27/ANI7 Read signal User's Manual U16228EJ3V1UD 107 CHAPTER 4 PORT FUNCTIONS 4.2.4 Port 3 Port 3 is a 4-bit I/O port with an output latch. Port 3 can be set to the input mode or output mode in 1-bit units using port mode register 3 (PM3). When used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 3 (PU3). This port can also be used for external interrupt request input and timer I/O. RESET input sets port 3 to input mode. Figures 4-12 and 4-13 show block diagrams of port 3. Figure 4-12. Block Diagram of P30 to P32 EVDD WRPU PU3 PU30 to PU32 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P30 to P32) P30/INTP1 to P32/INTP3 WRPM PM3 PM30 to PM32 PU3: Pull-up resistor option register 3 PM3: Port mode register 3 RD: Read signal WRxx: Write signal 108 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS Figure 4-13. Block Diagram of P33 EVDD WRPU PU3 PU33 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P33) P33/INTP4/TI51/TO51 WRPM PM3 PM33 Alternate function PU3: Pull-up resistor option register 3 PM3: Port mode register 3 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 109 CHAPTER 4 PORT FUNCTIONS 4.2.5 Port 4 Port 4 is a 4-bit I/O port with an output latch. Port 4 can be set to the input mode or output mode in 1-bit units using port mode register 4 (PM4). Use of an on-chip pull-up resistor can be specified in 1-bit units with pull-up resistor option register 4 (PU4). RESET input sets port 4 to input mode. Figure 4-14 shows a block diagram of port 4. Figure 4-14. Block Diagram of P40 to P43 EVDD WRPU PU4 PU40 to PU43 P-ch Internal bus RD Selector WRPORT Output latch (P40 to P43) WRPM P40 to P43 PM4 PM40 to PM43 PU4: Pull-up resistor option register 4 PM4: Port mode register 4 RD: Read signal WRxx: Write signal 110 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.2.6 Port 5 Port 5 is a 4-bit I/O port with an output latch. Port 5 can be set to the input mode or output mode in 1-bit units using port mode register 5 (PM5). Use of an on-chip pull-up resistor can be specified in 1-bit units using pull-up resistor option register 5 (PU5). RESET input sets port 5 to input mode. Figure 4-15 shows a block diagram of port 5. Figure 4-15. Block Diagram of P50 to P53 EVDD WRPU PU5 PU50 to PU53 P-ch Internal bus RD Selector WRPORT Output latch (P50 to P53) WRPM P50 to P53 PM5 PM50 to PM53 PU5: Pull-up resistor option register 5 PM5: Port mode register 5 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 111 CHAPTER 4 PORT FUNCTIONS 4.2.7 Port 6 Port 6 is a 4-bit I/O port with an output latch. Port 6 can be set to the input mode or output mode in 1-bit units using port mode register 6 (PM6). This port has the following functions for pull-up resistors. These functions differ depending on whether the product is a mask ROM version or a flash memory version. Table 4-4. Pull-up Resistor of Port 6 Pins P60 to P63 An on-chip pull-up resistor can be Mask ROM version specified in 1-bit units by mask option Flash memory version On-chip pull-up resistors are not provided The P60 to P63 pins are N-ch open-drain pins. RESET input sets port 6 to input mode. Figure 4-16 shows a block diagram of port 6. Figure 4-16. Block Diagram of P60 to P63 EVDD Mask option resistor RD Internal bus Selector WRPORT Output latch (P60 to P63) WRPM P60 to P63 PM6 PM60 to PM63 PM6: Port mode register 6 RD: Read signal WRxx: Write signal 112 Mask ROM versions only No pull-up resistor for flash memory versions User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.2.8 Port 7 Port 7 is an 8-bit I/O port with an output latch. Port 7 can be set to the input mode or output mode in 1-bit units using port mode register 7 (PM7). When the P70 to P77 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 7 (PU7). This port can also be used for key return input. RESET input sets port 7 to input mode. Figure 4-17 shows a block diagram of port 7. Figure 4-17. Block Diagram of P70 to P77 EVDD WRPU PU7 PU70 to PU77 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P70 to P77) P70/KR0 to P77/KR7 WRPM PM7 PM70 to PM77 PU7: Pull-up resistor option register 7 PM7: Port mode register 7 RD: Read signal WRxx: Write signal User's Manual U16228EJ3V1UD 113 CHAPTER 4 PORT FUNCTIONS 4.2.9 Port 12 Port 12 is a 1-bit I/O port with an output latch. Port 12 can be set to the input mode or output mode in 1-bit units using port mode register 12 (PM12). When used as an input port, use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12). This port can also be used for external interrupt request input. RESET input sets port 12 to input mode. Figure 4-18 shows a block diagram of port 12. Figure 4-18. Block Diagram of P120 EVDD WRPU PU12 PU120 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P120) P120/INTP0 WRPM PM12 PM120 PU12: Pull-up resistor option register 12 PM12: Port mode register 12 RD: Read signal WRxx: Write signal 114 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.2.10 Port 13 Port 13 is a 1-bit output-only port. Figure 4-19 shows a block diagram of port 13. Figure 4-19. Block Diagram of P130 Internal bus RD WRPORT Output latch (P130) P130 RD: Read signal WRxx: Write signal Remark When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the reset signal to the CPU. User's Manual U16228EJ3V1UD 115 CHAPTER 4 PORT FUNCTIONS 4.2.11 Port 14 Port 14 is a 2-bit I/O port with an output latch. Port 14 can be set to the input mode or output mode in 1-bit units using port mode register 14 (PM14). When the P140 and P141 pins are used as an input port, use of an on-chip pullup resistor can be specified in 1-bit units by pull-up resistor option register 14 (PU14). This port can also be used for external interrupt request input, buzzer output, and clock output. RESET input sets port 14 to input mode. Figure 4-20 shows a block diagram of port 14. Figure 4-20. Block Diagram of P140 and P141 EVDD WRPU PU14 PU140, PU141 P-ch Alternate function Selector Internal bus RD WRPORT Output latch (P140, P141) P140/PCL/INTP6, P141/BUZ/INTP7 WRPM PM14 PM140, PM141 Alternate function PU14: Pull-up resistor option register 14 PM14: Port mode register 14 RD: Read signal WRxx: Write signal 116 User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.3 Registers Controlling Port Function Port functions are controlled by the following three types of registers. * Port mode registers (PM0, PM1, PM3 to PM7, PM12, PM14) * Port registers (P0 to P7, P12 to P14) * Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) (1) Port mode registers (PM0, PM1, PM3 to PM7, PM12, and PM14) These registers specify input or output mode for the port in 1-bit units. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets these registers to FFH. When port pins are used as alternate-function pins, set the port mode register and output latch as shown in Table 4-5. Figure 4-21. Format of Port Mode Register Symbol 7 6 5 4 3 2 1 0 Address After reset R/W PM0 1 PM06 PM05 PM04 PM03 PM02 PM01 PM00 FF20H FFH R/W 7 6 5 4 3 2 1 0 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 FF21H FFH R/W 7 6 5 4 3 2 1 0 1 1 1 1 PM33 PM32 PM31 PM30 FF23H FFH R/W 7 6 5 4 3 2 1 0 1 1 1 1 PM43 PM42 PM41 PM40 FF24H FFH R/W 7 6 5 4 3 2 1 0 1 1 1 1 PM53 PM52 PM51 PM50 FF25H FFH R/W 7 6 5 4 3 2 1 0 PM6 1 1 1 1 PM63 PM62 PM61 PM60 FF26H FFH R/W 7 6 5 4 3 2 1 0 PM7 PM77 PM76 PM75 PM74 PM73 PM72 PM71 PM70 FF27H FFH R/W 7 6 5 4 3 2 1 0 1 1 1 1 1 1 1 PM120 FF2CH FFH R/W 7 6 5 4 3 2 1 0 1 1 1 1 1 1 PM141 PM140 FF2EH FFH R/W PM1 PM3 PM4 PM5 PM12 PM14 Pmn pin I/O mode selection PMmn (m = 0, 1, 3 to 7, 12, 14; n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD 117 CHAPTER 4 PORT FUNCTIONS Table 4-5. Settings of Port Mode Register and Output Latch When Using Alternate Function Pin Name Alternate Function Function Name PMxx Pxx I/O P00 TI000 Input 1 x P01 TI010 Input 1 x TO00 Output 0 0 Output 0 0 Input 1 x Input 1 x Output 0 1 Input 1 x Note P02 SO11 P03 SI11 P04 Note SCK11 P05 SSI11 Note Note Note Input 1 x Note Input 1 x Note Output 0 0 Input 1 x Output 0 1 TxD0 Output 0 1 SI10 Input 1 x RxD0 Input 1 x P12 SO10 Output 0 0 P13 TxD6 Output 0 1 P14 RxD6 Input 1 x P15 TOH0 Output 0 0 P16 TOH1 Output 0 0 INTP5 Input 1 x TI50 Input 1 x TO50 Output 0 0 P30 to P32 INTP1 to INTP3 Input 1 x P33 INTP4 Input 1 x TI51 Input 1 x TO51 Output 0 0 P70 to P77 KR0 to KR7 Input 1 x P120 INTP0 Input 1 x P140 PCL Output 0 0 INTP6 Input 1 x BUZ Output 0 0 INTP7 Input 1 x TI001 P06 TI011 TO01 P10 SCK10 P11 P17 P141 Note SO11, SI11, SCK11, SSI11, TI001, TI011, and TO01 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. Remark x: Don't care PMxx: Port mode register Pxx: 118 Port output latch User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS (2) Port registers (P0 to P7, P12 to P14) These registers write the data that is output from the chip when data is output from a port. If the data is read in the input mode, the pin level is read. If it is read in the output mode, the value of the output latch is read. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears these registers to 00H (but P2 is undefined). Figure 4-22. Format of Port Register Symbol 7 6 5 4 3 2 1 0 Address After reset R/W P0 0 P06 P05 P04 P03 P02 P01 P00 FF00H 00H (output latch) R/W 7 6 5 4 3 2 1 0 P1 P17 P16 P15 P14 P13 P12 P11 P10 FF01H 00H (output latch) R/W 7 6 5 4 3 2 1 0 P27 P26 P25 P24 P23 P22 P21 P20 FF02H Undefined R 7 6 5 4 3 2 1 0 0 0 0 0 P33 P32 P31 P30 FF03H 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 P43 P42 P41 P40 FF04H 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 P53 P52 P51 P50 FF05H 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 P63 P62 P61 P60 FF06H 00H (output latch) R/W 7 6 5 4 3 2 1 0 P77 P76 P75 P74 P73 P72 P71 P70 FF07H 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 P120 FF0CH 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 P130 FF0DH 00H (output latch) R/W 7 6 5 4 3 2 1 0 0 0 0 0 0 0 P141 P140 FF0EH 00H (output latch) R/W P2 P3 P4 P5 P6 P7 P12 P13 P14 m = 0 to 7, 12 to 14; n = 0 to 7 Pmn Output data control (in output mode) Input data read (in input mode) 0 Output 0 Input low level 1 Output 1 Input high level User's Manual U16228EJ3V1UD 119 CHAPTER 4 PORT FUNCTIONS (3) Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, and PU14) These registers specify whether the on-chip pull-up resistors of P00 to P06, P10 to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, or P140 and P141 are to be used or not. On-chip pull-up resistors can be used in 1-bit units only for the bits set to input mode of the pins to which the use of an on-chip pull-up resistor has been specified in PU0, PU1, PU3 to PU5, PU7, PU12, and PU14. On-chip pull-up resistors cannot be connected to bits set to output mode and bits used as alternate-function output pins, regardless of the settings of PU0, PU1, PU3 to PU5, PU7, PU12, and PU14. These registers can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears these registers to 00H. Caution Use of a pull-up resistor can be specified for P60 to P63 pins by a mask option only in the mask ROM versions. Figure 4-23. Format of Pull-up Resistor Option Register Symbol 7 6 5 4 3 2 1 0 Address After reset R/W PU0 0 PU06 PU05 PU04 PU03 PU02 PU01 PU00 FF30H 00H R/W 7 6 5 4 3 2 1 0 PU1 PU17 PU16 PU15 PU14 PU13 PU12 PU11 PU10 FF31H 00H R/W 7 6 5 4 3 2 1 0 0 0 0 0 PU33 PU32 PU31 PU30 FF33H 00H R/W 7 6 5 4 3 2 1 0 0 0 0 0 PU43 PU42 PU41 PU40 FF34H 00H R/W 7 6 5 4 3 2 1 0 PU5 0 0 0 0 PU53 PU52 PU51 PU50 FF35H 00H R/W 7 6 5 4 3 2 1 0 PU7 PU77 PU76 PU75 PU74 PU73 PU72 PU71 PU70 FF37H 00H R/W 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 PU120 FF3CH 00H R/W 7 6 5 4 3 2 1 0 0 0 0 0 0 0 PU141 PU140 FF3EH 00H R/W PU3 PU4 PU12 PU14 PUmn Pmn pin on-chip pull-up resistor selection (m = 0, 1, 3 to 5, 7, 12, 14; n = 0 to 7) 120 0 On-chip pull-up resistor not connected 1 On-chip pull-up resistor connected User's Manual U16228EJ3V1UD CHAPTER 4 PORT FUNCTIONS 4.4 Port Function Operations Port operations differ depending on whether the input or output mode is set, as shown below. Caution In the case of 1-bit memory manipulation instruction, although a single bit is manipulated, the port is accessed as an 8-bit unit. Therefore, on a port with a mixture of input and output pins, the output latch contents for pins specified as input are undefined, even for bits other than the manipulated bit. 4.4.1 Writing to I/O port (1) Output mode A value is written to the output latch by a transfer instruction, and the output latch contents are output from the pin. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared by reset. (2) Input mode A value is written to the output latch by a transfer instruction, but since the output buffer is off, the pin status does not change. Once data is written to the output latch, it is retained until data is written to the output latch again. 4.4.2 Reading from I/O port (1) Output mode The output latch contents are read by a transfer instruction. The output latch contents do not change. (2) Input mode The pin status is read by a transfer instruction. The output latch contents do not change. 4.4.3 Operations on I/O port (1) Output mode An operation is performed on the output latch contents, and the result is written to the output latch. The output latch contents are output from the pins. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared by reset. (2) Input mode The pin level is read and an operation is performed on its contents. The result of the operation is written to the output latch, but since the output buffer is off, the pin status does not change. User's Manual U16228EJ3V1UD 121 CHAPTER 5 CLOCK GENERATOR 5.1 Functions of Clock Generator The clock generator generates the clock to be supplied to the CPU and peripheral hardware. The following three system clock oscillators are available. * X1 oscillator The X1 oscillator oscillates a clock of fXP = 2.0 to 12.0 MHzNote. Oscillation can be stopped by executing the STOP instruction or setting the main OSC control register (MOC) and processor clock control register (PCC). * Internal oscillator The internal oscillator oscillates a clock of fR = 240 kHz (TYP.). Oscillation can be stopped by setting the internal oscillation mode register (RCM) when "Can be stopped by software" is set by a mask option and the X1 input clock is used as the CPU clock. * Subsystem clock oscillator The subsystem clock oscillator oscillates a clock of fXT = 32.768 kHz. Oscillation cannot be stopped. When subsystem clock oscillator is not used, setting not to use the on-chip feedback resistor is possible using the processor clock control register (PCC), and the operating current can be reduced in the STOP mode. Note Expanded-specification products of standard products and (A) grade products: fXP = 2.0 to 12.0 MHz Conventional products of standard products and (A) grade products, (A1) grade products: fXP = 2.0 to 10.0 MHz (A2) grade products: fXP = 2.0 to 8.38 MHz Remarks 1. fXP: X1 input clock oscillation frequency 2. fR: Internal oscillation clock frequency 3. fXT: Subsystem clock oscillation frequency 5.2 Configuration of Clock Generator The clock generator includes the following hardware. Table 5-1. Configuration of Clock Generator Item 122 Configuration Control registers Processor clock control register (PCC) Internal oscillation mode register (RCM) Main clock mode register (MCM) Main OSC control register (MOC) Oscillation stabilization time counter status register (OSTC) Oscillation stabilization time select register (OSTS) Oscillators X1 oscillator Internal oscillator Subsystem clock oscillator User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR Figure 5-1. Block Diagram of Clock Generator Internal bus Main OSC control register (MOC) MCC CLS Oscillation stabilization time select register (OSTS) Main clock mode register (MCM) OSTS2 OSTS1 OSTS0 MCS MCM0 MSTOP Processor clock control register (PCC) CLS CSS PCC2 PCC1 PCC0 3 4 X1 oscillation stabilization time counter STOP Controller Oscillation stabilization MOST MOST MOST MOST MOST time counter 11 13 14 15 16 status register (OSTC) Control signal C P U CPU clock (fCPU) X1 X1 oscillator X2 fXP fX Prescaler Operation clock switch Internal oscillator fX 22 fX 23 fX 24 fCPU Selector fX 2 fR Watch clock, clock output function Prescaler Clock to peripheral hardware Mask option 1: Cannot be stopped 0: Can be stopped Prescaler 1/2 fXT Subsystem clock oscillator XT1 XT2 FRC 8-bit timer H1, watchdog timer RSTOP Internal oscillation mode register (RCM) Internal bus User's Manual U16228EJ3V1UD 123 CHAPTER 5 CLOCK GENERATOR 5.3 Registers Controlling Clock Generator The following six registers are used to control the clock generator. * Processor clock control register (PCC) * Internal oscillation mode register (RCM) * Main clock mode register (MCM) * Main OSC control register (MOC) * Oscillation stabilization time counter status register (OSTC) * Oscillation stabilization time select register (OSTS) (1) Processor clock control register (PCC) The PCC register is used to select the CPU clock, the division ratio, main system clock oscillator operation/stop and whether to use the on-chip feedback resistorNote of the subsystem clock oscillator. The PCC is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears PCC to 00H. Note The feedback resistor is required to control the bias point of the oscillation waveform so that the bias point is in the middle of the power supply voltage (see Figure 5-11 Subsystem Clock Feedback Resistor). 124 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR Figure 5-2. Format of Processor Clock Control Register (PCC) Address: FFFBH After reset: 00H R/W Note 1 Symbol <7> <6> <5> <4> 3 2 1 0 PCC MCC FRC CLS CSS 0 PCC2 PCC1 PCC0 MCC Control of X1 oscillator operation 0 Oscillation possible 1 Oscillation stopped FRC Subsystem clock feedback resistor selection 0 On-chip feedback resistor used 1 On-chip feedback resistor not used Note 3 CLS CPU clock status 0 X1 input clock or internal oscillation clock 1 Subsystem clock CSS Note 4 Note 2 PCC2 PCC1 PCC0 CPU clock (fCPU) selection MCM0 = 0 0 0 0 1 0 0 2. 1 fX fR fX/2 fR/2 fXP Note 5 fXP/2 0 1 0 fX/2 2 0 1 1 fX/2 3 Setting prohibited fXP/2 3 1 0 0 fX/2 4 Setting prohibited fXP/2 4 0 0 0 fXT/2 0 0 1 0 1 0 0 1 1 1 0 0 Other than above Notes 1. 0 MCM0 = 1 Setting prohibited fXP/2 2 Setting prohibited Bit 5 is read-only. When the CPU is operating on the subsystem clock, MCC should be used to stop the X1 oscillator operation. When the CPU is operating on the internal oscillation clock, use bit 7 (MSTOP) of the main OSC control register (MOC) to stop the X1 oscillator operation (this cannot be set by MCC). A STOP instruction should not be used. 3. Clear this bit to 0 when the subsystem clock is used and set to 1 when the subsystem clock is not used. 4. Be sure to switch CSS from 1 to 0 when bits 1 (MCS) and 0 (MCM0) of the main clock mode register (MCM) are 1. 5. Setting is prohibited for the (A1) and (A2) grade products. Caution Be sure to clear bit 3 to 0. User's Manual U16228EJ3V1UD 125 CHAPTER 5 CLOCK GENERATOR Remarks 1. MCM0: Bit 0 of the main clock mode register (MCM) 2. fX: Main system clock oscillation frequency (X1 input clock oscillation frequency or internal oscillation clock frequency) 3. fR: Internal oscillation clock frequency 4. fXP: X1 input clock oscillation frequency 5. fXT: Subsystem clock oscillation frequency The fastest instruction can be executed in 2 clocks of the CPU clock in the 78K0/KE1. Therefore, the relationship between the CPU clock (fCPU) and minimum instruction execution time is as shown in the Table 5-2. Table 5-2. Relationship Between CPU Clock and Minimum Instruction Execution Time CPU Clock (fCPU) Minimum Instruction Execution Time: 2/fCPU Note 1 Internal Oscillation Clock X1 Input Clock At 10 MHz At 12 MHz Operation Operation Note 1 Subsystem Clock (at 240 kHz (TYP.) Operation) (at 32.768 kHz Operation) Note 2 fX 0.2 s 0.166 s 8.3 s (TYP.) fX/2 - 0.4 s 0.333 s 16.6 s (TYP.) - fX/2 2 0.8 s 0.666 s Setting prohibited - fX/2 3 1.6 s 1.333 s Setting prohibited - fX/2 4 3.2 s 2.666 s Setting prohibited - - fXT/2 Notes Note 3 122.1 s - 1. The main clock mode register (MCM) is used to set the CPU clock (X1 input clock/internal oscillation clock) (see Figure 5-4). 2. Expanded-specification products of standard products and (A) grade products only 3. Setting is prohibited for the (A1) and (A2) grade products. (2) Internal oscillation mode register (RCM) This register sets the operation mode of the internal oscillator. This register is valid when "Can be stopped by software" is set for the internal oscillator by a mask option, and the X1 input clock or subsystem clock is selected as the CPU clock. If "Cannot be stopped" is selected for the internal oscillator by a mask option, settings for this register are invalid. RCM can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 5-3. Format of Internal Oscillation Mode Register (RCM) Address: FFA0H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 <0> RCM 0 0 0 0 0 0 0 RSTOP RSTOP Internal oscillator oscillating/stopped 0 Internal oscillator oscillating 1 Internal oscillator stopped Caution Make sure that the bit 1 (MCS) of the main clock mode register (MCM) is 1 before setting RSTOP. 126 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR (3) Main clock mode register (MCM) This register sets the CPU clock (X1 input clock/internal oscillation clock). MCM can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 5-4. Format of Main Clock Mode Register (MCM) Address: FFA1H After reset: 00H R/W Note Symbol 7 6 5 4 3 2 <1> <0> MCM 0 0 0 0 0 0 MCS MCM0 MCS CPU clock status 0 Operates with internal oscillation clock 1 Operates with X1 input clock MCM0 Selection of clock supplied to CPU 0 Internal oscillation clock 1 X1 input clock Note Bit 1 is read-only. Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the divided clock of the internal oscillator output (fX) is supplied to the peripheral hardware (fX = 240 kHz (TYP.)). Operation of the peripheral hardware with the internal oscillation clock cannot be guaranteed. Therefore, when the internal oscillation clock is selected as the clock supplied to the CPU, do not use peripheral hardware. In addition, stop the peripheral hardware before switching the clock supplied to the CPU from the X1 input clock to the internal oscillation clock. Note, however, that the following peripheral hardware can be used when the CPU operates on the internal oscillation clock. * Watchdog timer * Clock monitor * 8-bit timer H1 when fR/27 is selected as count clock * Peripheral hardware selecting external clock as the clock source (Except when external count clock of TM0n (n = 0, 1) is selected (TI00n valid edge)) 2. Set MCS = 1 and MCM0 = 1 before switching subsystem clock operation to X1 input clock operation (bit 4 (CSS) of the processor clock control register (PCC) is changed from 1 to 0). User's Manual U16228EJ3V1UD 127 CHAPTER 5 CLOCK GENERATOR (4) Main OSC control register (MOC) This register selects the operation mode of the X1 input clock. This register is used to stop the X1 oscillator operation when the CPU is operating with the internal oscillation clock. Therefore, this register is valid only when the CPU is operating with the internal oscillation clock. MOC can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 5-5. Format of Main OSC Control Register (MOC) Address: FFA2H After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 0 MOC MSTOP 0 0 0 0 0 0 0 MSTOP Control of X1 oscillator operation 0 X1 oscillator operating 1 X1 oscillator stopped Cautions 1. Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1 before setting MSTOP. 2. To stop X1 oscillation when the CPU is operating on the subsystem clock, set bit 7 (MCC) of the processor clock control register (PCC) to 1 (setting by MSTOP is not possible). 128 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR (5) Oscillation stabilization time counter status register (OSTC) This is the status register of the X1 input clock oscillation stabilization time counter. If the internal oscillation clock is used as the CPU clock, the X1 input clock oscillation stabilization time can be checked. OSTC can be read by a 1-bit or 8-bit memory manipulation instruction. When reset is released (reset by RESET input, POC, LVI, clock monitor, and WDT), the STOP instruction, MSTOP = 1, and MCC = 1 clear OSTC to 00H. Figure 5-6. Format of Oscillation Stabilization Time Counter Status Register (OSTC) Address: FFA3H After reset: 00H R Symbol 7 OSTC 0 0 0 MOST11 MOST13 MOST11 MOST13 MOST14 MOST15 MOST16 1 1 1 1 1 6 5 0 4 0 1 0 0 1 0 0 1 1 0 0 1 1 3 0 1 1 0 1 1 2 MOST14 1 MOST15 0 MOST16 Oscillation stabilization time status When fXP = When fXP = 10 MHz 12 MHz Note 11 204.8 s min. 170.7 s min. 13 819.2 s min. 682.7 s min. 14 1.64 ms min. 1.37 ms min. 15 3.27 ms min. 2.73 ms min. 16 6.55 ms min. 5.46 ms min. 2 /fXP min. 2 /fXP min. 2 /fXP min. 2 /fXP min. 2 /fXP min. Note Expanded-specification products of standard products and (A) grade products only Cautions 1. After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1. 2. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. 3. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. STOP mode release X1 pin voltage waveform a Remark fXP: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD 129 CHAPTER 5 CLOCK GENERATOR (6) Oscillation stabilization time select register (OSTS) This register is used to select the X1 oscillation stabilization wait time when STOP mode is released. The wait time set by OSTS is valid only after STOP mode is released with the X1 input clock selected as CPU clock. After STOP mode is released with the internal oscillation clock selected as the CPU clock, the oscillation stabilization time must be confirmed by OSTC. OSTS can be set by an 8-bit memory manipulation instruction. RESET input sets OSTS to 05H. Figure 5-7. Format of Oscillation Stabilization Time Select Register (OSTS) Address: FFA4H After reset: 05H R/W Symbol 7 6 5 4 3 2 1 0 OSTS 0 0 0 0 0 OSTS2 OSTS1 OSTS0 OSTS2 OSTS1 OSTS0 Oscillation stabilization time selection When fXP = 10 MHz 0 0 0 0 1 1 1 11 204.8 s 170.7 s 13 819.2 s 682.7 s 14 1.64 ms 1.37 ms 15 3.27 ms 2.73 ms 16 6.55 ms 5.46 ms 2 /fXP 0 2 /fXP 1 2 /fXP 1 0 0 2 /fXP 1 0 1 2 /fXP Other than above Note When fXP = 12 MHz Setting prohibited Note Expanded-specification products of standard products and (A) grade products only Cautions 1. To set the STOP mode while the X1 input clock is used as the CPU clock, set OSTS before executing the STOP instruction. 2. Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed. 3. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. 4. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. STOP mode release X1 pin voltage waveform a Remark 130 fXP: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR 5.4 System Clock Oscillator 5.4.1 X1 oscillator The X1 oscillator oscillates with a crystal resonator or ceramic resonator connected to the X1 and X2 pins. An external clock can be input to the X1 oscillator when the REGC pin is directly connected to VDD. In this case, input the clock signal to the X1 pin and input the inverse signal to the X2 pin. Figure 5-8 shows examples of the external circuit of the X1 oscillator. Figure 5-8. Examples of External Circuit of X1 Oscillator (a) Crystal, ceramic oscillation VSS X1 (b) External clock External clock X1 X2 Crystal resonator or ceramic resonator X2 5.4.2 Subsystem clock oscillator The subsystem clock oscillator oscillates with a crystal resonator (Standard: 32.768 kHz) connected to the XT1 and XT2 pins. External clocks can be input to the subsystem clock oscillator when the REGC pin is directly connected to VDD. In this case, input the clock signal to the XT1 pin and the inverse signal to the XT2 pin. Figure 5-9 shows examples of an external circuit of the subsystem clock oscillator. Figure 5-9. Examples of External Circuit of Subsystem Clock Oscillator (a) Crystal oscillation (b) External clock VSS XT1 External clock XT1 32.768 kHz XT2 XT2 Cautions are listed on the next page. User's Manual U16228EJ3V1UD 131 CHAPTER 5 CLOCK GENERATOR Caution When using the X1 oscillator and subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the Figures 5-8 and 5-9 to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. Note that the subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption. Figure 5-10 shows examples of incorrect resonator connection. Figure 5-10. Examples of Incorrect Resonator Connection (1/2) (a) Too long wiring (b) Crossed signal line PORT VSS Remark X1 X2 VSS X2 When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side. 132 X1 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR Figure 5-10. Examples of Incorrect Resonator Connection (2/2) (c) Wiring near high alternating current (d) Current flowing through ground line of oscillator (potential at points A, B, and C fluctuates) VDD Pmn X1 X2 VSS High current VSS A X1 B X2 C High current (e) Signals are fetched VSS Remark X1 X2 When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side. User's Manual U16228EJ3V1UD 133 CHAPTER 5 CLOCK GENERATOR 5.4.3 When subsystem clock is not used If it is not necessary to use the subsystem clock for low power consumption operations and watch operations, connect the XT1 and XT2 pins as follows. XT1: Connect directly to EVSS or VSSNote XT2: Leave open Note This refers to connection in products with a rank other than K and I. For connection in the products with rank K or I, refer to Note 1 of Table 2-2 Pin I/O Circuit Types. When the subsystem clock is not used, set so that the use of the on-chip feedback resistor is disabled (setting bit 6 (FRC) of the processor clock control register (PCC) to 1) after a reset is released. Figure 5-11. Subsystem Clock Feedback Resistor FRC P-ch Feedback resistor XT1 Remark XT2 The feedback resistor is required to control the bias point of the oscillation waveform so that the bias point is in the middle of the power supply voltage. 5.4.4 Internal oscillator An internal oscillator is incorporated in the 78K0/KE1. "Can be stopped by software" or "Cannot be stopped" can be selected using a mask option. The internal oscillator always oscillates the internal oscillation clock after RESET release (240 kHz (TYP.)). 5.4.5 Prescaler The prescaler generates various clocks by dividing the X1 oscillator output when the X1 input clock is selected as the clock to be supplied to the CPU. Caution When the internal oscillation clock is selected as the clock supplied to the CPU, the prescaler generates various clocks by dividing the internal oscillator output (fX = 240 kHz (TYP.)). 134 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR 5.5 Clock Generator Operation The clock generator generates the following clocks and controls the operation modes of the CPU, such as standby mode. * X1 input clock fXP * Internal oscillation clock fR * Subsystem clock fXT * CPU clock fCPU * Clock to peripheral hardware The CPU starts operation when the internal oscillator starts outputting after reset release in the 78K0/KE1, thus enabling the following. (1) Enhancement of security function When the X1 input clock is set as the CPU clock by the default setting, the device cannot operate if the X1 input clock is damaged or badly connected and therefore does not operate after reset is released. However, the start clock of the CPU is the internal oscillation clock, so the device can be started by the internal oscillation clock after reset release by the clock monitor (detection of X1 input clock stop). Consequently, the system can be safely shut down by performing a minimum operation, such as acknowledging a reset source by software or performing safety processing when there is a malfunction. (2) Improvement of performance Because the CPU can be started without waiting for the X1 input clock oscillation stabilization time, the total performance can be improved. A timing diagram of the CPU default start using the internal oscillator is shown in Figure 5-12. User's Manual U16228EJ3V1UD 135 CHAPTER 5 CLOCK GENERATOR Figure 5-12. Timing Diagram of CPU Default Start Using Internal Oscillator X1 input clock (fXP) Internal oscillation clock (fR) Subsystem clock (fXT) RESET Switched by software Internal oscillation clock CPU clock X1 input clock Operation stopped: 17/fR X1 oscillation stabilization time: 211/fXP to 216/fXPNote Note Check using the oscillation stabilization time counter status register (OSTC). (a) When the RESET signal is generated, bit 0 of the main clock mode register (MCM) is set to 0 and the internal oscillation clock is set as the CPU clock. However, a clock is supplied to the CPU after 17 clocks of the internal oscillation clock have elapsed after RESET release (or clock supply to the CPU stops for 17 clocks). During the RESET period, oscillation of the X1 input clock and internal oscillation clock is stopped. (b) After RESET release, the CPU clock can be switched from the internal oscillation clock to the X1 input clock using bit 0 (MCM0) of the main clock mode register (MCM) after the X1 input clock oscillation stabilization time has elapsed. At this time, check the oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) before switching the CPU clock. The CPU clock status can be checked using bit 1 (MCS) of MCM. (c) The internal oscillator can be set to stopped/oscillating using the internal oscillation mode register (RCM) when "Can be stopped by software" is selected for the internal oscillator by a mask option, if the X1 input or subsystem clock is used as the CPU clock. Make sure that MCS is 1 at this time. (d) When the internal oscillation clock is used as the CPU clock, the X1 input clock can be set to stopped/oscillating using the main OSC control register (MOC). Make sure that MCS is 0 at this time. When the subsystem clock is used as the CPU clock, whether the X1 input clock stops or oscillates can be set by the processor clock control register (PCC). In addition, HALT mode can be used during operation with the subsystem clock, but STOP mode cannot be used (subsystem clock oscillation cannot be stopped by the STOP instruction). (e) Select the X1 input clock oscillation stabilization time (211/fXP, 213/fXP, 214/fXP, 215/fXP, 216/fXP) using the oscillation stabilization time select register (OSTS) when releasing STOP mode while X1 input clock is being used as the CPU clock. In addition, when releasing STOP mode while RESET is released and the internal oscillation clock is being used as the CPU clock, check the X1 input clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC). 136 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR A status transition diagram of this product is shown in Figure 5-13, and the relationship between the operation clocks in each operation status and between the oscillation control flag and oscillation status of each clock are shown in Tables 5-3 and 5-4, respectively. Figure 5-13. Status Transition Diagram (1/4) (1) When "Internal oscillator can be stopped by software" is selected by mask option (when subsystem clock is not used) HALTNote 4 HALT instruction Interrupt Interrupt HALT instruction HALT instruction Status 4 RSTOP = 0 CPU clock: fXP fXP: Oscillating fR: Oscillation stopped RSTOP = 1Note 1 Status 3 CPU clock: fXP fXP: Oscillating fR: Oscillating Interrupt Interrupt STOP instruction MCM0 = 0 MCM0 = 1Note 2 Interrupt STOP instruction HALT instruction Interrupt MSTOP = 1Note 3 Status 1 CPU clock: fR fXP: Oscillation stopped fR: Oscillating MSTOP = 0 Status 2 CPU clock: fR fXP: Oscillating fR: Oscillating STOP instruction Interrupt Interrupt STOP instruction STOPNote 4 Reset release ResetNote 5 Notes 1. When shifting from status 3 to status 4, make sure that bit 1 (MCS) of the main clock mode register 2. Before shifting from status 2 to status 3 after reset and STOP are released, check the X1 input clock (MCM) is 1. oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC). 3. When shifting from status 2 to status 1, make sure that MCS is 0. 4. When "Internal oscillator can be stopped by software" is selected by a mask option, the watchdog timer stops operating in the HALT and STOP modes, regardless of the source clock of the watchdog timer. However, oscillation of the internal oscillator does not stop even in the HALT and STOP modes if RSTOP = 0. 5. All reset sources (RESET input, POC, LVI, clock monitor, and WDT) User's Manual U16228EJ3V1UD 137 CHAPTER 5 CLOCK GENERATOR Figure 5-13. Status Transition Diagram (2/4) (2) When "Internal oscillator can be stopped by software" is selected by mask option (when subsystem clock is used) Status 6 CPU clock: fXT fXP: Oscillation stopped fR: Oscillating/ oscillation stopped Interrupt MCC = 0 MCC = 1 HALT instruction Status 5 CPU clock: fXT fXP: Oscillating fR: Oscillating/ oscillation stopped Interrupt HALTNote 4 HALT instruction HALT instruction Interrupt HALT instruction Interrupt CSS = 0Note 5 CSS = 1Note 5 Status 4 Status 3 CPU clock: fXP RSTOP = 0 CPU clock: fXP fXP: Oscillating fXP: Oscillating fR: Oscillation RSTOP = 1Note 1 fR: Oscillating stopped HALT instruction Interrupt Status 1 Status 2 MCM0 = 0 MSTOP = 1Note 3 CPU clock: fR CPU clock: fR fXP: Oscillation fXP: Oscillating stopped MCM0 = 1Note 2 fR: Oscillating MSTOP = 0 fR: Oscillating STOP STOP instruction instruction Interrupt Interrupt STOP instruction Interrupt STOPNote 4 Reset release ResetNote 6 Notes 1. When shifting from status 3 to status 4, make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1. 2. Before shifting from status 2 to status 3 after reset and STOP are released, check the X1 input clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC). 3. 4. When shifting from status 2 to status 1, make sure that MCS is 0. When "Internal oscillator can be stopped by software" is selected by a mask option, the clock supply to the watchdog timer is stopped after the HALT or STOP instruction has been executed, regardless of the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM) and bit 0 (MCM0) of the main clock mode register (MCM). 5. The operation cannot be shifted between subsystem clock operation and internal oscillation clock operation. 6. 138 All reset sources (RESET input, POC, LVI, clock monitor, and WDT) User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR Figure 5-13. Status Transition Diagram (3/4) (3) When "Internal oscillator cannot be stopped" is selected by mask option (when subsystem clock is not used) HALT Interrupt Interrupt HALT instruction Status 3 CPU clock: fXP fXP: Oscillating fR: Oscillating MCM0 = 0 MCM0 = 1Note 1 Status 2 CPU clock: fR fXP: Oscillating fR: Oscillating HALT instruction MSTOP = 1Note 2 MSTOP = 0 Status 1 CPU clock: fR fXP: Oscillation stopped fR: Oscillating STOP instruction Interrupt STOP instruction HALT instruction Interrupt STOP instruction Interrupt STOPNote 3 Interrupt Reset release ResetNote 4 Notes 1. Before shifting from status 2 to status 3 after reset and STOP are released, check the X1 input clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC). 2. 3. When shifting from status 2 to status 1, make sure that MCS is 0. The watchdog timer operates using the internal oscillation clock even in STOP mode if "Internal oscillator cannot be stopped" is selected by a mask option. Internal oscillator division can be selected as the count source of 8-bit timer H1 (TMH1), so clear the watchdog timer using the TMH1 interrupt request before watchdog timer overflow. If this processing is not performed, an internal reset signal is generated at watchdog timer overflow after STOP instruction execution. 4. All reset sources (RESET input, POC, LVI, clock monitor, and WDT) User's Manual U16228EJ3V1UD 139 CHAPTER 5 CLOCK GENERATOR Figure 5-13. Status Transition Diagram (4/4) (4) When "Internal oscillator cannot be stopped" is selected by mask option (when subsystem clock is used) Status 5 CPU clock: fXT fXP: Oscillation stopped fR: Oscillating Interrupt MCC = 0 MCC = 1 HALT instruction Status 4 CPU clock: fXT fXP: Oscillating fR: Oscillating Interrupt HALT HALT instruction Interrupt CSS = 0Note 5 Interrupt HALT instruction CSS = 1Note 4 Status 3 CPU clock: fXP fXP: Oscillating fR: Oscillating MCM0 = 0 MCM0 = 1Note 1 Interrupt Status 2 CPU clock: fR fXP: Oscillating fR: Oscillating MSTOP = 1Note 2 MSTOP = 0 Status 1 CPU clock: fR fXP: Oscillation stopped fR: Oscillating STOP instruction Interrupt STOP instruction HALT instruction HALT instruction STOP instruction Interrupt STOPNote 3 Interrupt Reset release ResetNote 5 Notes 1. Before shifting from status 2 to status 3 after reset and STOP are released, check the X1 input clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC). 2. When shifting from status 2 to status 1, make sure that MCS is 0. 3. The watchdog timer operates using the internal oscillation clock even in STOP mode if "Internal oscillator cannot be stopped" is selected by a mask option. Internal oscillation clock division can be selected as the count source of 8-bit timer H1 (TMH1), so clear the watchdog timer using the TMH1 interrupt request before watchdog timer overflow. If this processing is not performed, an internal reset signal is generated at watchdog timer overflow after STOP instruction execution. 4. The operation cannot be shifted between subsystem clock operation and the internal oscillation clock operation. 5. 140 All reset sources (RESET input, POC, LVI, clock monitor, and WDT) User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR Table 5-3. Relationship Between Operation Clocks in Each Operation Status Status X1 Oscillator MSTOP = 0 MSTOP = 1 Operation MCC = 0 Mode Reset Internal Oscillator Note 1 RSTOP = 0 RSTOP = 1 After Oscillator Release Supplied to Peripherals Oscillating Internal Stopped Stopped Clock Note 2 MCC = 1 Prescaler Clock Subsystem CPU Clock MCM0 = 0 MCM0 = 1 Stopped oscillation STOP Oscillating Oscillating Stopped HALT Oscillating Stopped Note 3 Stopped Note 4 Internal X1 oscillation Notes 1. 2. When "Cannot be stopped" is selected for the internal oscillator by a mask option. When "Can be stopped by software" is selected for the internal oscillator by a mask option. 3. Operates using the CPU clock at STOP instruction execution. 4. Operates using the CPU clock at HALT instruction execution. Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by a mask option. Remark MSTOP: Bit 7 of the main OSC control register (MOC) MCC: Bit 7 of the processor clock control register (PCC) RSTOP: Bit 0 of the internal oscillation mode register (RCM) MCM0: Bit 0 of the main clock mode register (MCM) Table 5-4. Oscillation Control Flags and Clock Oscillation Status X1 Oscillator MSTOP = 1 Note MSTOP = 0 Note RSTOP = 0 Stopped RSTOP = 1 Setting prohibited RSTOP = 0 Oscillating RSTOP = 1 MCC = 1 Note MCC = 0 Note RSTOP = 0 Oscillating Oscillating Stopped Stopped RSTOP = 1 RSTOP = 0 Internal Oscillator Oscillating Stopped Oscillating RSTOP = 1 Oscillating Stopped Note Setting X1 oscillator oscillating/stopped differs depending on the CPU clock used. * When the internal oscillation clock is used as the CPU clock: Set using the MSTOP bit * When the subsystem clock is used as the CPU clock: Set using the MCC bit Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by a mask option. Remark MSTOP: Bit 7 of the main OSC control register (MOC) MCC: Bit 7 of the processor clock control register (PCC) RSTOP: Bit 0 of the internal oscillation mode register (RCM) User's Manual U16228EJ3V1UD 141 CHAPTER 5 CLOCK GENERATOR 5.6 Time Required to Switch Between Internal Oscillation Clock and X1 Input Clock Bit 0 (MCM0) of the main clock mode register (MCM) is used to switch between the internal oscillation clock and X1 input clock. In the actual switching operation, switching does not occur immediately after MCM0 rewrite; several instructions are executed using the pre-switch clock after switching MCM0 (see Table 5-5). Bit 1 (MCS) of MCM is used to judge that operation is performed using either the internal oscillation clock or X1 input clock. To stop the original clock after switching the clock, wait for the number of clocks shown in Table 5-5 before stopping. Table 5-5. Time Required to Switch Between Internal Oscillation Clock and X1 Input Clock PCC Time Required for Switching PCC2 PCC1 PCC0 0 0 0 0 0 1 X1 Internal Oscillation fXP/fR + 1 clock Internal Oscillation X1 2 clocks Note fXP/2fR + 1 clock Note 2 clocks Note Setting is prohibited for the (A1) and (A2) grade products. Caution To calculate the maximum time, set fR = 120 kHz. Remarks 1. PCC: Processor clock control register 2. fXP: X1 input clock oscillation frequency 3. fR: Internal oscillation clock frequency 4. The maximum time is the number of clocks of the CPU clock before switching. 142 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR 5.7 Time Required for CPU Clock Switchover The CPU clock can be switched using bits 0 to 2 (PCC0 to PCC2) and bit 4 (CSS) of the processor clock control register (PCC). The actual switchover operation is not performed immediately after rewriting to the PCC; operation continues on the pre-switchover clock for several instructions (see Table 5-6). Whether the system is operating on the X1 input clock (or internal oscillation clock) or the subsystem clock can be ascertained using bit 5 (CLS) of the PCC register. Table 5-6. Maximum Time Required for CPU Clock Switchover Set Value Before Set Value After Switchover Switchover CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 CSS PCC2 PCC1 PCC0 0 0 0 0 0 0 0 0 0 0 0 1 16 clocks 0 0 1 0 0 16 clocks 0 1 16 clocks 1 0 1 0 0 16 clocks 1 x x x 2fXP/fXT clocks (733 clocks) 0 0 1 8 clocks 8 clocks 8 clocks 8 clocks fXP/fXT clocks (367 clocks) 0 1 0 4 clocks 4 clocks 4 clocks 4 clocks fXP/2fXT clocks (184 clocks) 0 1 1 2 clocks 2 clocks 2 clocks 1 0 0 1 clock 1 clock 1 clock 2 clocks fXP/4fXT clocks (92 clocks) fXP/8fXT clocks 1 clock (46 clocks) 1 x x x 2 clocks 2 clocks 2 clocks 2 clocks 2 clocks Cautions 1. Selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the X1 input clock to the subsystem clock (changing CSS from 0 to 1) should not be set simultaneously. Simultaneous setting is possible, however, for selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the subsystem clock to the X1 input clock (changing CSS from 1 to 0). 2. Setting the following values is prohibited when the CPU operates on the internal oscillation clock. * CSS, PCC2, PCC1, PCC0 = 0, 0, 0, 1 (settable only for standard products and (A) grade products) * CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 0 * CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 1 * CSS, PCC2, PCC1, PCC0 = 0, 1, 0, 0 Remarks 1. The maximum time is the number of clocks of the CPU clock before switching. 2. Figures in parentheses apply to operation with fXP = 12 MHz and fXT = 32.768 kHz. User's Manual U16228EJ3V1UD 143 CHAPTER 5 CLOCK GENERATOR 5.8 Clock Switching Flowchart and Register Setting 5.8.1 Switching from internal oscillation clock to X1 input clock Figure 5-14. Switching from Internal Oscillation Clock to X1 Input Clock (Flowchart) After reset PCC = 00H RCM = 00H MCM = 00H MOC = 00H OSTC = 00H OSTS = 05HNote Register value after reset ; fCPU = fR ; Internal oscillation ; Internal oscillation clock operation ; X1 oscillation ; Oscillation stabilization time status register ; Oscillation stabilization time fXP/216 Each processing OSTC checkNote Internal oscillation clock operation ; X1 oscillation stabilization time status check X1 oscillation stabilization time has not elapsed X1 oscillation stabilization time has elapsed PCC setting Internal oscillation clock operation (dividing set PCC) MCM.0 1 MCM.1 (MCS) is changed from 0 to 1 X1 input clock operation X1 input clock Note Check the oscillation stabilization wait time of the X1 oscillator after reset release using the OSTC register and then switch to the X1 input clock operation after the oscillation stabilization wait time has elapsed. The OSTS register setting is valid only after STOP mode is released by interrupt during X1 input clock operation. 144 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR 5.8.2 Switching from X1 input clock to internal oscillation clock Figure 5-15. Switching from X1 Input Clock to Internal Oscillation Clock (Flowchart) Register setting in X1 input clock operation PCC.7 (MCC) = 0 PCC.4 (CSS) = 0 MCM = 03H ; X1 oscillation ; X1 input clock or internal oscillation clock ; X1 input clock operation RCM.0Note (RSTOP) = 1? ; Internal oscillator oscillating? Yes: RSTOP = 1 X1 input clock operation No: RSTOP = 0 RSTOP = 0 MCM0 0 ; Internal oscillator oscillating MCM.1 (MCS) is changed from 1 to 0 Internal oscillation clock operation Internal oscillation clock operation Note Required only when "can be stopped by software" is selected for the internal oscillator by a mask option. User's Manual U16228EJ3V1UD 145 CHAPTER 5 CLOCK GENERATOR 5.8.3 Switching from X1 input clock to subsystem clock Figure 5-16. Switching from X1 Input Clock to Subsystem Clock (Flowchart) Register setting in X1 input clock operation PCC.7 (MCC) = 0 PCC.4 (CSS) = 0 MCM = 03H ; X1 oscillation ; X1 input clock or internal oscillation clock ; X1 input clock operation X1 input clock operation CSS 1Note ; Subsystem clock operation MCS = 1 not changed. CLS is changed from 0 to 1. Subsystem clock Subsystem clock operation Note Set CSS to 1 after confirming that oscillation of the subsystem clock is stabilized. 146 User's Manual U16228EJ3V1UD CHAPTER 5 CLOCK GENERATOR 5.8.4 Switching from subsystem clock to X1 input clock Figure 5-17. Switching from Subsystem Clock to X1 Input Clock (Flowchart) PCC.4 (CSS) = 1 MCM = 03H ; Subsystem clock operation No: X1 oscillating MCC = 1? ; X1 oscillating? Yes: X1 oscillation stopped MCC 0 ; X1 oscillation enabled Subsystem clock operation OSTC check X1 oscillation stabilization time not elapsed ; Wait for X1 oscillation stabilization time X1 oscillation stabilization time elapsed CSS 0 ; X1 input clock operation CLS is changed from 1 to 0. MCS = 1 not changed. X1 input clock operation X1 input clock operation User's Manual U16228EJ3V1UD 147 CHAPTER 5 CLOCK GENERATOR 5.8.5 Register settings The table below shows the statuses of the setting flags and status flags when each mode is set. Table 5-7. Clock and Register Setting fCPU Mode Setting Flag PCC Register MCM Status Flag MOC RCM PCC MCM Register Register Register Register Register X1 input MCC CSS MCM0 Note 1 MSTOP RSTOP CLS MCS Internal oscillator oscillating 0 0 1 0 0 0 1 clock Internal oscillator stopped 0 0 1 0 1 0 1 Internal X1 oscillating 0 0 0 0 0 0 0 Note 2 oscillation clock X1 stopped Subsystem Note 3 0 0 0 X1 oscillating, internal oscillator oscillating 0 1 1 Note 5 0 Note 6 0 1 1 X1 stopped, internal oscillator oscillating 1 1 1 Note 5 0 Note 6 0 1 1 1 Note 5 0 Note 6 1 1 1 1 Note 5 0 Note 6 1 1 1 0 0 0 Note 4 clock X1 oscillating, internal oscillator stopped X1 stopped, internal oscillator stopped Notes 1. 2. 0 1 1 1 1 Valid only when "can be stopped by software" is selected for the internal oscillator by a mask option. Do not set MCC = 1 or MSTOP = 1 during X1 input clock operation (even if MCC = 1 or MSTOP = 1 is set, the X1 oscillation does not stop). 3. Do not set MCC = 1 during internal oscillation clock operation (even if MCC = 1 is set, the X1 oscillation 4. Shifting to subsystem clock operation mode must be performed from the X1 input clock operation mode. does not stop). To stop X1 oscillation during internal oscillation clock operation, use MSTOP. From subsystem clock operation mode, only X1 input clock operation mode can be shifted to. 5. 6. Do not set MCM0 = 0 (shifting to internal oscillation clock) during subsystem clock operation. Do not set MSTOP = 1 during subsystem clock operation (even if MSTOP = 1 is set, X1 oscillation does not stop). To stop X1 oscillation during subsystem clock operation, use MCC. 148 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 The PD780131 and 780132 incorporate 16-bit timer/event counter 00, and the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 incorporate 16-bit timer/event counters 00 and 01. 6.1 Functions of 16-Bit Timer/Event Counters 00 and 01 16-bit timer/event counters 00 and 01Note have the following functions. * Interval timer * PPG output * Pulse width measurement * External event counter * Square-wave output * One-shot pulse output (1) Interval timer 16-bit timer/event counters 00 and 01 generate an interrupt request at the preset time interval. (2) PPG output 16-bit timer/event counters 00 and 01 can output a rectangular wave whose frequency and output pulse width can be set freely. (3) Pulse width measurement 16-bit timer/event counters 00 and 01 can measure the pulse width of an externally input signal. (4) External event counter 16-bit timer/event counters 00 and 01 can measure the number of pulses of an externally input signal. (5) Square-wave output 16-bit timer/event counters 00 and 01 can output a square wave with any selected frequency. (6) One-shot pulse output 16-bit timer event counters 00 and 01 can output a one-shot pulse whose output pulse width can be set freely. Note Available only for the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 149 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.2 Configuration of 16-Bit Timer/Event Counters 00 and 01 16-bit timer/event counters 00 and 01 include the following hardware. Table 6-1. Configuration of 16-Bit Timer/Event Counters 00 and 01 Item Configuration Timer counter 16 bits (TM0n) Register 16-bit timer capture/compare register: 16 bits (CR00n, CR01n) Timer input TI00n, TI01n Timer output TO0n, output controller Control registers 16-bit timer mode control register 0n (TMC0n) 16-bit timer capture/compare control register 0n (CRC0n) 16-bit timer output control register 0n (TOC0n) Prescaler mode register 0n (PRM0n) Port mode register 0 (PM0) Port register 0 (P0) PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Remark n = 0: Figures 6-1 and 6-2 show the block diagrams. Figure 6-1. Block Diagram of 16-Bit Timer/Event Counter 00 Internal bus Capture/compare control register 00 (CRC00) Selector CRC002CRC001 CRC000 Noise eliminator TI010/TO00/P01 Selector To CR010 16-bit timer capture/compare register 000 (CR000) INTTM000 Match Noise eliminator 16-bit timer counter 00 (TM00) Output controller TO00/TI010/ P01 Match 2 Output latch (P01) Noise eliminator TI000/P00 Clear PM01 16-bit timer capture/compare register 010 (CR010) Selector fX Selector fX fX/22 fX/28 INTTM010 CRC002 PRM001 PRM000 Prescaler mode register 00 (PRM00) 150 TMC003 TMC002 TMC001 OVF00 OSPT00 OSPE00 TOC004 LVS00 LVR00 TOC001 TOE00 16-bit timer output 16-bit timer mode control register 00 control register 00 (TOC00) (TMC00) Internal bus User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-2. Block Diagram of 16-Bit Timer/Event Counter 01 (PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Only) Internal bus Capture/compare control register 01 (CRC01) Selector CRC012CRC011 CRC010 Noise eliminator TI011/TO01/P06 Selector To CR011 16-bit timer capture/compare register 001 (CR001) INTTM001 Match Noise eliminator 16-bit timer counter 01 (TM01) Output controller TO01/TI011/ P06 Match 2 Output latch (P06) Noise eliminator TI001/P05 Clear PM06 16-bit timer capture/compare register 011 (CR011) Selector fX Selector fX fX/24 fX/26 INTTM011 CRC012 PRM011 PRM010 Prescaler mode register 01 (PRM01) TMC013 TMC012 TMC011 OVF01 OSPT01 OSPE01 TOC014 LVS01 LVR01 TOC011 TOE01 16-bit timer output 16-bit timer mode control register 01 control register 01 (TOC01) (TMC01) Internal bus User's Manual U16228EJ3V1UD 151 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (1) 16-bit timer counter 0n (TM0n) TM0n is a 16-bit read-only register that counts count pulses. The counter is incremented in synchronization with the rising edge of the input clock. Figure 6-3. Format of 16-Bit Timer Counter 0n (TM0n) Address: FF10H, FF11H (TM00), FFB0H, FFB1H (TM01) Symbol After reset: 0000H FF11H (TM00) FFB1H (TM01) R FF10H (TM00) FFB0H (TM01) TM0n (n = 0, 1) The count value is reset to 0000H in the following cases. <1> At RESET input <2> If TMC0n3 and TMC0n2 are cleared <3> If the valid edge of TI00n is input in the mode in which clear & start occurs when inputting the valid edge of TI00n <4> If TM0n and CR00n match in the mode in which clear & start occurs on a match of TM0n and CR00n <5> OSPT0n is set to 1 in one-shot pulse output mode (2) 16-bit timer capture/compare register 00n (CR00n) CR00n is a 16-bit register that has the functions of both a capture register and a compare register. Whether it is used as a capture register or as a compare register is set by bit 0 (CRC0n0) of capture/compare control register 0n (CRC0n). CR00n can be set by a 16-bit memory manipulation instruction. RESET input clears this register to 0000H. Figure 6-4. Format of 16-Bit Timer Capture/Compare Register 00n (CR00n) Address: FF12H, FF13H (CR000), FFB2H, FFB3H (CR001) Symbol After reset: 0000H FF13H (CR000) FFB3H (CR001) R/W FF12H (CR000) FFB2H (CR001) CR00n (n = 0, 1) * When CR00n is used as a compare register The value set in CR00n is constantly compared with 16-bit timer counter 0n (TM0n) count value, and an interrupt request (INTTM00n) is generated if they match. The set value is held until CR00n is rewritten. * When CR00n is used as a capture register It is possible to select the valid edge of the TI00n pin or the TI01n pin as the capture trigger. The TI00n or TI01n pin valid edge is set using prescaler mode register 0n (PRM0n) (see Table 6-2). 152 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Table 6-2. CR00n Capture Trigger and Valid Edges of TI00n and TI01n Pins (1) TI00n pin valid edge selected as capture trigger (CRC0n1 = 1, CRC0n0 = 1) CR00n Capture Trigger TI00n Pin Valid Edge ES0n1 ES0n0 Falling edge Rising edge 0 1 Rising edge Falling edge 0 0 No capture operation Both rising and falling edges 1 1 ES1n1 ES1n0 (2) TI01n pin valid edge selected as capture trigger (CRC0n1 = 0, CRC0n0 = 1) CR00n Capture Trigger TI01n Pin Valid Edge Falling edge Falling edge 0 0 Rising edge Rising edge 0 1 Both rising and falling edges Both rising and falling edges 1 1 Remarks 1. Setting ES0n1, ES0n0 = 1, 0 and ES1n1, ES1n0 = 1, 0 is prohibited. 2. ES0n1, ES0n0: Bits 5 and 4 of prescaler mode register 0n (PRM0n) ES1n1, ES1n0: Bits 7 and 6 of prescaler mode register 0n (PRM0n) CRC0n1, CRC0n0: Bits 1 and 0 of capture/compare control register 0n (CRC0n) 3. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Cautions 1. Set a value other than 0000H to CR00n in the mode in which clear & start occurs on a match of TM0n and CR00n. 2. If CR00n is set to 0000H in the free-running mode and in the clear mode using the valid edge of the TI00n pin, an interrupt request (INTTM00n) is generated when the value of CR00n changes from 0000H to 0001H following TM0n overflow (FFFFH). Moreover, INTTM00n is generated after a match of TM0n and CR00n is detected, a valid edge of the TI01n pin is detected, or the timer is cleared by a one-shot trigger. 3. When P01 or P06 is used as the valid edge input pin of TI01n, it cannot be used as the timer output (TO0n). Moreover, when P01 or P06 is used as TO0n, it cannot be used as the valid edge input pin of TI01n. 4. When CR00n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If timer count stop and capture trigger input conflict, the captured data is undefined. 5. Do not rewrite CR00n during TM0n operation. User's Manual U16228EJ3V1UD 153 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (3) 16-bit timer capture/compare register 01n (CR01n) CR01n is a 16-bit register that has the functions of both a capture register and a compare register. Whether it is used as a capture register or a compare register is set by bit 2 (CRC0n2) of capture/compare control register 0n (CRC0n). CR01n can be set by a 16-bit memory manipulation instruction. RESET input clears this register to 0000H. Figure 6-5. Format of 16-Bit Timer Capture/Compare Register 01n (CR01n) Address: FF14H, FF15H (CR010), FFB4H, FFB5H (CR011) Symbol After reset: 0000H FF15H (CR010) FFB5H (CR011) R/W FF14H (CR010) FFB4H (CR011) CR01n (n = 0, 1) * When CR01n is used as a compare register The value set in CR01n is constantly compared with 16-bit timer counter 0n (TM0n) count value, and an interrupt request (INTTM01n) is generated if they match. The set value is held until CR01n is rewritten. * When CR01n is used as a capture register It is possible to select the valid edge of the TI00n pin as the capture trigger. The TI00n valid edge is set by prescaler mode register 0n (PRM0n) (see Table 6-3). Table 6-3. CR01n Capture Trigger and Valid Edge of TI00n Pin (CRC0n2 = 1) CR01n Capture Trigger TI00n Pin Valid Edge ES0n1 ES0n0 Falling edge Falling edge 0 0 Rising edge Rising edge 0 1 Both rising and falling edges Both rising and falling edges 1 1 Remarks 1. Setting ES0n1, ES0n0 = 1, 0 is prohibited. 2. ES0n1, ES0n0: Bits 5 and 4 of prescaler mode register 0n (PRM0n) CRC0n2: Bit 2 of capture/compare control register 0n (CRC0n) 3. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Cautions 1. If the CR01n register is cleared to 0000H, an interrupt request (INTTM01n) is generated when the value changes from 0000H to 0001H after an overflow (FFFFH) of TM0n. Moreover, INTTM01n is generated after a match of TM0n and CR01n is detected, a valid edge of the TI00n pin is detected, or the timer is cleared by a one-shot trigger. 2. When CR01n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If count stop input and capture trigger input conflict, the captured data is undefined. 3. CR01n can be rewritten during TM0n operation. For details, see Caution 2 in Figure 6-20. 154 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.3 Registers Controlling 16-Bit Timer/Event Counters 00 and 01 The following six registers are used to control 16-bit timer/event counters 00 and 01. * 16-bit timer mode control register 0n (TMC0n) * Capture/compare control register 0n (CRC0n) * 16-bit timer output control register 0n (TOC0n) * Prescaler mode register 0n (PRM0n) * Port mode register 0 (PM0) * Port register 0 (P0) (1) 16-bit timer mode control register 0n (TMC0n) This register sets the 16-bit timer operating mode, the 16-bit timer counter 0n (TM0n) clear mode, and output timing, and detects an overflow. TMC0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears TMC0n to 00H. Caution 16-bit timer counter 0n (TM0n) starts operation at the moment TMC0n2 and TMC0n3 are set to values other than 0, 0 (operation stop mode), respectively. Set TMC0n2 and TMC0n3 to 0, 0 to stop the operation. Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD 155 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-6. Format of 16-Bit Timer Mode Control Register 00 (TMC00) Address FFBAH After reset: 00H Symbol 7 6 5 4 TMC00 0 0 0 0 R/W 3 2 1 <0> TMC003 TMC002 TMC001 OVF00 Operating mode and clear TMC003 TMC002 TMC001 TO00 inversion timing selection Interrupt request generation mode selection 0 0 0 Operation stop 0 0 1 (TM00 cleared to 0) 0 1 0 Free-running mode 0 1 1 No change Not generated Match between TM00 and TM00 and CR010 Generated on match between Match between TM00 and TM00 and CR000, or match CR000, match between TM00 between TM00 and CR010 and CR010 or TI000 valid edge Generated by inputting CR000 capture trigger TM00 and CR010 1 1 Match between TM00 and 1 CR000, match between TM00 and CR010 or TI000 valid edge OVF00 16-bit timer counter 00 (TM00) overflow detection 0 Overflow not detected 1 Overflow detected Cautions 1. Timer operation must be stopped before writing to bits other than the OVF00 flag. 2. Set the valid edge of the TI000/P00 pin using prescaler mode register 00 (PRM00). 3. If any the following modes: the mode in which clear & start occurs on match between TM00 and CR000, the mode in which clear & start occurs at the TI000 valid edge, or free-running mode is selected, when the set value of CR000 is FFFFH and the TM00 value changes from FFFFH to 0000H, the OVF00 flag is set to 1. Remark TO00: 16-bit timer/event counter 00 output pin TI000: 16-bit timer/event counter 00 input pin TM00: 16-bit timer counter 00 CR000: 16-bit timer capture/compare register 000 CR010: 16-bit timer capture/compare register 010 156 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-7. Format of 16-Bit Timer Mode Control Register 01 (TMC01) Address FFB6H After reset: 00H Symbol 7 6 5 4 TMC01 0 0 0 0 R/W 3 2 1 <0> TMC013 TMC012 TMC011 OVF01 Operating mode and clear TMC013 TMC012 TMC011 TO01 inversion timing selection Interrupt request generation mode selection 0 0 0 Operation stop 0 0 1 (TM01 cleared to 0) 0 1 0 Free-running mode 0 1 1 No change Not generated Match between TM01 and TM01 and CR011 Generated on match between Match between TM01 and TM01 and CR001, or match CR001, match between TM01 between TM01 and CR011 and CR011 or TI001 valid edge Generated by inputting CR001 capture trigger TM01 and CR011 1 1 Match between TM01 and 1 CR001, match between TM01 and CR011 or TI001 valid edge OVF01 16-bit timer counter 01 (TM01) overflow detection 0 Overflow not detected 1 Overflow detected Cautions 1. Timer operation must be stopped before writing to bits other than the OVF01 flag. 2. Set the valid edge of the TI001/P05 pin using prescaler mode register 01 (PRM01). 3. If any the following modes: the mode in which clear & start occurs on match between TM01 and CR001, the mode in which clear & start occurs at the TI001 valid edge, or free-running mode is selected, when the set value of CR001 is FFFFH and the TM01 value changes from FFFFH to 0000H, the OVF01 flag is set to 1. Remark TO01: 16-bit timer/event counter 01 output pin TI001: 16-bit timer/event counter 01 input pin TM01: 16-bit timer counter 01 CR001: 16-bit timer capture/compare register 001 CR011: 16-bit timer capture/compare register 011 User's Manual U16228EJ3V1UD 157 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (2) Capture/compare control register 0n (CRC0n) This register controls the operation of the 16-bit timer capture/compare registers (CR00n, CR01n). CRC0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CRC0n to 00H. Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: Figure 6-8. Format of Capture/Compare Control Register 00 (CRC00) Address: FFBCH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 CRC00 0 0 0 0 0 CRC002 CRC001 CRC000 CRC002 CR010 operating mode selection 0 Operates as compare register 1 Operates as capture register CRC001 CR000 capture trigger selection 0 Captures on valid edge of TI010 1 Captures on valid edge of TI000 by reverse phase CRC000 Note CR000 operating mode selection 0 Operates as compare register 1 Operates as capture register Note The capture operation is not performed if both the rising and falling edges are specified as the valid edge of TI000. Cautions 1. Timer operation must be stopped before setting CRC00. 2. When the mode in which clear & start occurs on a match between TM00 and CR000 is selected with 16-bit timer mode control register 00 (TMC00), CR000 should not be specified as a capture register. 3. To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 00 (PRM00). 158 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-9. Format of Capture/Compare Control Register 01 (CRC01) Address: FFB8H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 CRC01 0 0 0 0 0 CRC012 CRC011 CRC010 CRC012 CR011 operating mode selection 0 Operates as compare register 1 Operates as capture register CRC011 CR001 capture trigger selection 0 Captures on valid edge of TI011 1 Captures on valid edge of TI001 by reverse phase CRC010 Note CR001 operating mode selection 0 Operates as compare register 1 Operates as capture register Note The capture operation is not performed if both the rising and falling edges are specified as the valid edge of TI001. Cautions 1. Timer operation must be stopped before setting CRC01. 2. When the mode in which clear & start occurs on a match between TM01 and CR001 is selected with 16-bit timer mode control register 01 (TMC01), CR001 should not be specified as a capture register. 3. To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 01 (PRM01). (3) 16-bit timer output control register 0n (TOC0n) This register controls the operation of the 16-bit timer/event counter 0n output controller. It sets/resets the timer output F/F (LV0n), enables/disables output inversion and 16-bit timer/event counter 0n timer output, enables/disables the one-shot pulse output operation, and sets the one-shot pulse output trigger via software. TOC0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears TOC0n to 00H. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 159 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-10. Format of 16-Bit Timer Output Control Register 00 (TOC00) Address: FFBDH After reset: 00H R/W Symbol 7 <6> <5> 4 <3> <2> 1 <0> TOC00 0 OSPT00 OSPE00 TOC004 LVS00 LVR00 TOC001 TOE00 OSPT00 One-shot pulse output trigger control via software 0 No one-shot pulse output trigger 1 One-shot pulse output trigger OSPE00 One-shot pulse output operation control 0 Successive pulse output mode 1 One-shot pulse output mode TOC004 Note Timer output F/F control using match of CR010 and TM00 0 Disables inversion operation 1 Enables inversion operation LVS00 LVR00 Timer output F/F status setting 0 0 No change 0 1 Timer output F/F reset (0) 1 0 Timer output F/F set (1) 1 1 Setting prohibited TOC001 Timer output F/F control using match of CR000 and TM00 0 Disables inversion operation 1 Enables inversion operation TOE00 Timer output control 0 Disables output (output fixed to level 0) 1 Enables output Note The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI000 valid edge. In the mode in which clear & start occurs on a match between the TM00 register and CR000 register, one-shot pulse output is not possible because an overflow does not occur. Cautions 1. Timer operation must be stopped before setting other than TOC004. 2. If LVS00 and LVR00 are read, 0 is read. 3. OSPT00 is automatically cleared after data is set, so 0 is read. 4. Do not set OSPT00 to 1 other than in one-shot pulse output mode. 5. A write interval of two cycles or more of the count clock selected by prescaler mode register 00 (PRM00) is required to write to OSPT00 successively. 6. Do not set LVS00 to 1 before TOE00, and do not set LVS00 and TOE00 to 1 simultaneously. 7. Perform <1> and <2> below in the following order, not at the same time. <1> Set TOC001, TOC004, TOE00, OSPE00: Timer output operation setting <2> Set LVS00, LVR00: Timer output F/F setting 160 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-11. Format of 16-Bit Timer Output Control Register 01 (TOC01) Address: FFB9H After reset: 00H R/W Symbol 7 <6> <5> 4 <3> <2> 1 <0> TOC01 0 OSPT01 OSPE01 TOC014 LVS01 LVR01 TOC011 TOE01 OSPT01 One-shot pulse output trigger control via software 0 No one-shot pulse output trigger 1 One-shot pulse output trigger OSPE01 One-shot pulse output operation control 0 Successive pulse output mode 1 One-shot pulse output mode TOC014 Note Timer output F/F control using match of CR011 and TM01 0 Disables inversion operation 1 Enables inversion operation LVS01 LVR01 Timer output F/F status setting 0 0 No change 0 1 Timer output F/F reset (0) 1 0 Timer output F/F set (1) 1 1 Setting prohibited TOC011 Timer output F/F control using match of CR001 and TM01 0 Disables inversion operation 1 Enables inversion operation TOE01 Timer output control 0 Disables output (output fixed to level 0) 1 Enables output Note The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI001 valid edge. In the mode in which clear & start occurs on a match between the TM01 register and CR001 register, one-shot pulse output is not possible because an overflow does not occur. Cautions 1. Timer operation must be stopped before setting other than TOC014. 2. If LVS01 and LVR01 are read, 0 is read. 3. OSPT01 is automatically cleared after data is set, so 0 is read. 4. Do not set OSPT01 to 1 other than in one-shot pulse output mode. 5. A write interval of two cycles or more of the count clock selected by prescaler mode register 01 (PRM01) is required to write to OSPT01 successively. 6. Do not set LVS01 to 1 before TOE01, and do not set LVS01 and TOE01 to 1 simultaneously. 7. Perform <1> and <2> below in the following order, not at the same time. <1> Set TOC011, TOC014, TOE01, OSPE01: Timer output operation setting <2> Set LVS01, LVR01: Timer output F/F setting User's Manual U16228EJ3V1UD 161 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (4) Prescaler mode register 0n (PRM0n) This register is used to set the 16-bit timer counter 0n (TM0n) count clock and TI00n and TI01n input valid edges. PRM0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears PRM0n to 00H. Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: Figure 6-12. Format of Prescaler Mode Register 00 (PRM00) Address: FFBBH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 PRM00 ES101 ES100 ES001 ES000 0 0 PRM001 PRM000 ES101 ES100 0 0 Falling edge 0 1 Rising edge 1 0 Setting prohibited 1 1 Both falling and rising edges ES001 ES000 0 0 Falling edge 0 1 Rising edge 1 0 Setting prohibited 1 1 Both falling and rising edges PRM001 PRM000 0 0 fX (10 MHz) 0 1 fX/2 (2.5 MHz) 1 0 fX/2 (39.06 kHz) 1 1 TI000 valid edge Notes 1. TI010 valid edge selection TI000 valid edge selection Note 1 Count clock selection 2 8 Note 2 Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz 2. 162 The external clock requires a pulse longer than two cycles of internal count clock (fX). User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 00 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 00 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. 2. Always set data to PRM00 after stopping the timer operation. 3. If the valid edge of TI000 is to be set for the count clock, do not set the clear & start mode using the valid edge of TI000 and the capture trigger. 4. If the TI000 or TI010 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI000 pin or TI010 pin to enable the operation of 16-bit timer counter 00 (TM00). Care is therefore required when pulling up the TI000 or TI010 pin. However, if the TI000 or TI010 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. 5. When P01 is used as the TI010 valid edge, it cannot be used as the timer output (TO00), and when used as TO00, it cannot be used as the TI010 valid edge. Remarks 1. fX: X1 input clock oscillation frequency 2. TI000, TI010: 16-bit timer/event counter 00 input pin 3. Figures in parentheses are for operation with fX = 10 MHz. User's Manual U16228EJ3V1UD 163 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-13. Format of Prescaler Mode Register 01 (PRM01) Address: FFB7H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 PRM01 ES111 ES110 ES011 ES010 0 0 PRM011 PRM010 ES111 ES110 0 0 Falling edge 0 1 Rising edge 1 0 Setting prohibited 1 1 Both falling and rising edges ES011 ES010 0 0 Falling edge 0 1 Rising edge Notes 1. TI011 valid edge selection TI001 valid edge selection 1 0 Setting prohibited 1 1 Both falling and rising edges PRM011 PRM010 0 0 fX (10 MHz) 0 1 fX/2 (625 kHz) 1 0 fX/2 (156.25 kHz) 1 1 TI001 valid edge Note 1 Count clock selection 4 6 Note 2 Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz 2. The external clock requires a pulse longer than two cycles of internal count clock (fX). Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 01 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 01 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. 2. Always set data to PRM01 after stopping the timer operation. 3. If the valid edge of TI001 is to be set for the count clock, do not set the clear & start mode using the valid edge of TI001 and the capture trigger. 4. If the TI001 or TI011 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI001 pin or TI011 pin to enable the operation of 16-bit timer counter 01 (TM01). Care is therefore required when pulling up the TI001 or TI011 pin. However, if the TI001 or TI011 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. 5. When P06 is used as the TI011 valid edge, it cannot be used as the timer output (TO01), and when used as TO01, it cannot be used as the TI011 valid edge. 164 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Remarks 1. fX: X1 input clock oscillation frequency 2. TI001, TI011: 16-bit timer/event counter 01 input pin 3. Figures in parentheses are for operation with fX = 10 MHz. (5) Port mode register 0 (PM0) This register sets port 0 input/output in 1-bit units. When using the P01/TO00/TI010 and P06/TO01Note/TI011Note pins for timer output, set PM01 and PM06 and the output latch of P01 and P06 to 0. When using the P01/TO00/TI010 and P06/TO01Note/TI011Note pins for timer input, set PM01 and PM06 to 1. At this time, the output latch of P01 and P06 may be 0 or 1. PM0 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets PM0 to FFH. Figure 6-14. Format of Port Mode Register 0 (PM0) Address: FF20H After reset: FFH 6 5 4 R/W Symbol 7 3 2 PM0 1 PM06 PM05 PM04 PM03 PM02 PM01 PM00 PM0n P0n pin I/O mode selection (n = 0 to 6) 0 Output mode (output buffer on) 1 Input mode (output buffer off) 1 0 Note Available only for the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. User's Manual U16228EJ3V1UD 165 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4 Operation of 16-Bit Timer/Event Counters 00 and 01 6.4.1 Interval timer operation Setting 16-bit timer mode control register 0n (TMC0n) and capture/compare control register 0n (CRC0n) as shown in Figure 6-15 allows operation as an interval timer. Setting The basic operation setting procedure is as follows. <1> Set the CRC0n register (see Figure 6-15 for the set value). <2> Set any value to the CR00n register. <3> Set the count clock by using the PRM0n register. <4> Set the TMC0n register to start the operation (see Figure 6-15 for the set value). Caution Do not rewrite CR00n during TM0n operation. Remark For how to enable the INTTM00n interrupt, see CHAPTER 17 INTERRUPT FUNCTIONS. Interrupt requests are generated repeatedly using the count value preset in 16-bit timer capture/compare register 00n (CR00n) as the interval. When the count value of 16-bit timer counter 0n (TM0n) matches the value set in CR00n, counting continues with the TM0n value cleared to 0 and the interrupt request signal (INTTM00n) is generated. The count clock of 16-bit timer/event counter 0n can be selected with bits 0 and 1 (PRM0n0, PRM0n1) of prescaler mode register 0n (PRM0n). Remark 166 PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-15. Control Register Settings for Interval Timer Operation (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 1 1 0/1 0 Clears and starts on match between TM0n and CR00n. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0/1 0/1 0 CR00n used as compare register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0/1 0/1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock. Setting invalid (setting "10" is prohibited.) Setting invalid (setting "10" is prohibited.) Remarks 1. 0/1: Setting 0 or 1 allows another function to be used simultaneously with the interval timer. See the description of the respective control registers for details. PD780131, 780132 2. n = 0: n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 167 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-16. Interval Timer Configuration Diagram 16-bit timer capture/compare register 00n (CR00n) INTTM00n Selector fX (fX)Note 1 fX/22 (fX/24)Note 1 fX/28 (fX/26)Note 1 TI000/P00 (TI001/P05)Note 1 Note 2 16-bit timer counter 0n (TM0n) OVF0n Noise eliminator Clear circuit fX Notes 1. Frequencies and pin names without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16-bit timer/event counter 01. 2. OVF0n is set to 1 only when 16-bit timer capture/compare register 00n is set to FFFFH. Figure 6-17. Timing of Interval Timer Operation t Count clock TM0n count value 0000H 0001H N Timer operation enabled CR00n 0000H 0001H Clear N N N 0000H 0001H Clear N N INTTM00n Interrupt acknowledged Remark Interval time = (N + 1) x t N = 0001H to FFFFH (settable range) n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 168 User's Manual U16228EJ3V1UD N Interrupt acknowledged CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4.2 PPG output operations Setting 16-bit timer mode control register 0n (TMC0n) and capture/compare control register 0n (CRC0n) as shown in Figure 6-18 allows operation as PPG (Programmable Pulse Generator) output. Setting The basic operation setting procedure is as follows. <1> Set the CRC0n register (see Figure 6-18 for the set value). <2> Set any value to the CR00n register as the cycle. <3> Set any value to the CR01n register as the duty factor. <4> Set the TOC0n register (see Figure 6-18 for the set value). <5> Set the count clock by using the PRM0n register. <6> Set the TMC0n register to start the operation (see Figure 6-18 for the set value). Caution To change the value of the duty factor (the value of the CR01n register) during operation, see Caution 2 in Figure 6-20 PPG Output Operation Timing. Remarks 1. For the setting of the TO0n pin, see 6.3 (5) Port mode register 0 (PM0). 2. For how to enable the INTTM00n interrupt, see CHAPTER 17 INTERRUPT FUNCTIONS. In the PPG output operation, rectangular waves are output from the TO0n pin with the pulse width and the cycle that correspond to the count values preset in 16-bit timer capture/compare register 01n (CR01n) and in 16-bit timer capture/compare register 00n (CR00n), respectively. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 169 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-18. Control Register Settings for PPG Output Operation (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 1 1 0 0 Clears and starts on match between TM0n and CR00n. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0 x 0 CR00n used as compare register CR01n used as compare register (c) 16-bit timer output control register 0n (TOC0n) 7 TOC0n OSPT0n OSPE0n TOC0n4 LVS0n LVR0n TOC0n1 TOE0n 0 0 0 1 0/1 0/1 1 1 Enables TO0n output. Inverts output on match between TM0n and CR00n. Specifies initial value of TO0n output F/F (setting "11" is prohibited). Inverts output on match between TM0n and CR01n. Disables one-shot pulse output. (d) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0/1 0/1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock. Setting invalid (setting "10" is prohibited.) Setting invalid (setting "10" is prohibited.) Cautions 1. Values in the following range should be set in CR00n and CR01n: 0000H CR01n < CR00n FFFFH 2. The pulse generated through PPG output has a cycle of [CR00n setting value + 1], and has a duty of [(CR01n setting value + 1)/(CR00n setting value + 1)]. Remark x: Don't care PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: 170 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-19. Configuration Diagram of PPG Output 16-bit timer capture/compare register 00n (CR00n) Selector fX (fX)Note fX/2 (fX/24)Note 2 fX/28 (fX/26)Note Noise eliminator Output controller TI000/P00 (TI001/P05)Note Clear circuit 16-bit timer counter 0n (TM0n) fX TO00/TI010/P01 ( TO01/TI011/P06 ) 16-bit timer capture/compare register 01n (CR01n) Note Frequencies and pin names without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16-bit timer/event counter 01. Figure 6-20. PPG Output Operation Timing t Count clock TM0n count value N 0000H 0001H M-1 M Clear N-1 N 0000H 0001H Clear CR00n capture value N CR01n capture value M TO0n Pulse width: (M + 1) x t 1 cycle: (N + 1) x t Cautions 1. Do not rewrite CR00n during TM0n operation. 2. In the PPG output operation, change the pulse width (rewrite CR01n) during TM0n operation using the following procedure. <1> Disable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 0) <2> Disable the INTTM01n interrupt (TMMK01n = 1) <3> Rewrite CR01n <4> Wait for 1 cycle of the TM0n count clock <5> Enable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 1) <6> Clear the interrupt request flag of INTTM01n (TMIF01n = 0) <7> Enable the INTTM01n interrupt (TMMK01n = 0) Remarks 1. 0000H M < N FFFFH PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 2. n = 0: User's Manual U16228EJ3V1UD 171 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4.3 Pulse width measurement operations It is possible to measure the pulse width of the signals input to the TI00n pin and TI01n pin using 16-bit timer counter 0n (TM0n). There are two measurement methods: measuring with TM0n used in free-running mode, and measuring by restarting the timer in synchronization with the edge of the signal input to the TI00n pin. When an interrupt occurs, read the valid value of the capture register, check the overflow flag, and then calculate the necessary pulse width. Clear the overflow flag after checking it. The capture operation is not performed until the signal pulse width is sampled in the count clock cycle selected by prescaler mode register 0n (PRM0n) and the valid level of the TI00n or TI01n pin is detected twice, thus eliminating noise with a short pulse width. Figure 6-21. CR01n Capture Operation with Rising Edge Specified Count clock TM0n N-3 N-2 N-1 N N+1 TI00n Rising edge detection N CR01n INTTM01n Setting The basic operation setting procedure is as follows. <1> Set the CRC0n register (see Figures 6-22, 6-25, 6-27, and 6-29 for the set value). <2> Set the count clock by using the PRM0n register. <3> Set the TMC0n register to start the operation (see Figures 6-22, 6-25, 6-27, and 6-29 for the set value). Caution To use two capture registers, set the TI00n and TI01n pins. Remarks 1. For the setting of the TI00n (or TI01n) pin, see 6.3 (5) Port mode register 0 (PM0). 2. For how to enable the INTTM00n (or INTTM01n) interrupt, see CHAPTER 17 FUNCTIONS. 3. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 172 User's Manual U16228EJ3V1UD INTERRUPT CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (1) Pulse width measurement with free-running counter and one capture register When 16-bit timer counter 0n (TM0n) is operated in free-running mode, and the edge specified by prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an external interrupt request signal (INTTM01n) is set. Specify both the rising and falling edges of the TI00n pin by using bits 4 and 5 (ES0n0 and ES0n1) of PRM0n. Sampling is performed using the count clock selected by PRM0n, and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width. Figure 6-22. Control Register Settings for Pulse Width Measurement with Free-Running Counter and One Capture Register (When TI00n and CR01n Are Used) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 0 1 0/1 0 Free-running mode (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 1 0/1 0 CR00n used as compare register CR01n used as capture register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 1 1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock (setting "11" is prohibited). Specifies both edges for pulse width detection. Setting invalid (setting "10" is prohibited.) Remark 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details. PD780131, 780132 n = 0: n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 173 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-23. Configuration Diagram for Pulse Width Measurement with Free-Running Counter fX/22 (fX/24)Note fX/28 (fX/26)Note Selector fX (fX)Note 16-bit timer counter 0n (TM0n) OVF0n 16-bit timer capture/compare register 01n (CR01n) TI00n INTTM01n Internal bus Note Frequencies without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16bit timer/event counter 01. Figure 6-24. Timing of Pulse Width Measurement Operation with Free-Running Counter and One Capture Register (with Both Edges Specified) t Count clock TM0n count value 0000H 0001H D0 D0 + 1 D1 D1 + 1 FFFFH 0000H D2 D3 TI00n pin input CR01n capture value D0 D1 D2 D3 INTTM01n Note OVF0n (D1 - D0) x t (10000H - D1 + D2) x t Note Clear OVF0n by software. Remark 174 PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD (D3 - D2) x t CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (2) Measurement of two pulse widths with free-running counter When 16-bit timer counter 0n (TM0n) is operated in free-running mode, it is possible to simultaneously measure the pulse widths of the two signals input to the TI00n pin and the TI01n pin. When the edge specified by bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an interrupt request signal (INTTM01n) is set. Also, when the edge specified by bits 6 and 7 (ES1n0 and ES1n1) of PRM0n is input to the TI01n pin, the value of TM0n is taken into 16-bit timer capture/compare register 00n (CR00n) and an interrupt request signal (INTTM00n) is set. Specify both the rising and falling edges as the edges of the TI00n and TI01n pins, by using bits 4 and 5 (ES0n0 and ES0n1) and bits 6 and 7 (ES1n0 and ES1n1) of PRM0n. Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n), and a capture operation is only performed when a valid level of the TI00n or TI01n pin is detected twice, thus eliminating noise with a short pulse width. Figure 6-25. Control Register Settings for Measurement of Two Pulse Widths with Free-Running Counter (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 0 1 0/1 0 Free-running mode (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 1 0 1 CR00n used as capture register Captures valid edge of TI01n pin to CR00n. CR01n used as capture register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 1 1 1 1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock (setting "11" is prohibited). Specifies both edges for pulse width detection. Specifies both edges for pulse width detection. Remark 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 175 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-26. Timing of Pulse Width Measurement Operation with Free-Running Counter (with Both Edges Specified) t Count clock TM0n count value 0000H 0001H D0 D0 + 1 D1 D1 + 1 FFFFH 0000H D2 D2 + 1 D2 + 2 TI00n pin input D0 CR01n capture value D1 D2 INTTM01n TI01n pin input CR00n capture value D1 D2 + 1 INTTM00n Note OVF0n (D1 - D0) x t (10000H - D1 + D2) x t (10000H - D1 + (D2 + 1)) x t Note Clear OVF0n by software. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 176 User's Manual U16228EJ3V1UD (D3 - D2) x t D3 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (3) Pulse width measurement with free-running counter and two capture registers When 16-bit timer counter 0n (TM0n) is operated in free-running mode, it is possible to measure the pulse width of the signal input to the TI00n pin. When the rising or falling edge specified by bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an interrupt request signal (INTTM01n) is set. Also, when the inverse edge to that of the capture operation is input into CR01n, the value of TM0n is taken into 16-bit timer capture/compare register 00n (CR00n). Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n), and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width. Figure 6-27. Control Register Settings for Pulse Width Measurement with Free-Running Counter and Two Capture Registers (with Rising Edge Specified) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 0 1 0/1 0 Free-running mode (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 1 1 1 CR00n used as capture register Captures to CR00n at inverse edge to valid edge of TI00n. CR01n used as capture register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0 1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock (setting "11" is prohibited). Specifies rising edge for pulse width detection. Setting invalid (setting "10" is prohibited.) Remark 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 177 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-28. Timing of Pulse Width Measurement Operation with Free-Running Counter and Two Capture Registers (with Rising Edge Specified) t Count clock TM0n count value 0000H 0001H D0 D0 + 1 D1 D1 + 1 FFFFH 0000H D2 D2 + 1 D3 TI00n pin input CR01n capture value D0 CR00n capture value D2 D1 D3 INTTM01n Note OVF0n (D1 - D0) x t (10000H - D1 + D2) x t (D3 - D2) x t Note Clear OVF0n by software. (4) Pulse width measurement by means of restart When input of a valid edge to the TI00n pin is detected, the count value of 16-bit timer counter 0n (TM0n) is taken into 16-bit timer capture/compare register 01n (CR01n), and then the pulse width of the signal input to the TI00n pin is measured by clearing TM0n and restarting the count operation. Either of two edgesrising or fallingcan be selected using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n). Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n) and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 178 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-29. Control Register Settings for Pulse Width Measurement by Means of Restart (with Rising Edge Specified) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 1 0 0/1 0 Clears and starts at valid edge of TI00n pin. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC00n 1 1 1 CR00n used as capture register Captures to CR00n at inverse edge to valid edge of TI00n. CR01n used as capture register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0 1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock (setting "11" is prohibited). Specifies rising edge for pulse width detection. Setting invalid (setting "10" is prohibited.) Figure 6-30. Timing of Pulse Width Measurement Operation by Means of Restart (with Rising Edge Specified) t Count clock TM0n count value 0000H 0001H D0 0000H 0001H D2 0000H 0001H D1 TI00n pin input CR01n capture value D0 D2 D1 CR00n capture value INTTM01n D1 x t D2 x t Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD 179 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4.4 External event counter operation Setting The basic operation setting procedure is as follows. <1> Set the CRC0n register (see Figure 6-31 for the set value). <2> Set the count clock by using the PRM0n register. <3> Set any value to the CR00n register (0000H cannot be set). <4> Set the TMC0n register to start the operation (see Figure 6-31 for the set value). Remarks 1. For the setting of the TI00n pin, see 6.3 (5) Port mode register 0 (PM0). 2. For how to enable the INTTM00n interrupt, see CHAPTER 17 INTERRUPT FUNCTIONS. The external event counter counts the number of external clock pulses input to the TI00n pin using 16-bit timer counter 0n (TM0n). TM0n is incremented each time the valid edge specified by prescaler mode register 0n (PRM0n) is input. When the TM0n count value matches the 16-bit timer capture/compare register 00n (CR00n) value, TM0n is cleared to 0 and the interrupt request signal (INTTM00n) is generated. Input a value other than 0000H to CR00n (a count operation with 1-bit pulse cannot be carried out). Any of three edgesrising, falling, or both edgescan be selected using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n). Sampling is performed using the internal clock (fX) and an operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width. 180 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-31. Control Register Settings in External Event Counter Mode (with Rising Edge Specified) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 1 1 0/1 0 Clears and starts on match between TM0n and CR00n. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0/1 0/1 0 CR00n used as compare register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0 1 3 2 0 0 PRM0n1 PRM0n0 1 1 Selects external clock. Specifies rising edge for pulse width detection. Setting invalid (setting "10" is prohibited.) Remark 0/1: Setting 0 or 1 allows another function to be used simultaneously with the external event counter. See the description of the respective control registers for details. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 181 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-32. Configuration Diagram of External Event Counter Internal bus 16-bit timer capture/compare register 00n (CR00n) Match INTTM00n Clear Noise eliminator fX 16-bit timer counter 0n (TM0n) OVF0nNote Valid edge of TI00n Note OVF0n is set to 1 only when CR00n is set to FFFFH. Figure 6-33. External Event Counter Operation Timing (with Rising Edge Specified) TI00n pin input TM0n count value 0000H 0001H 0002H 0003H 0004H 0005H N-1 N 0000H 0001H 0002H 0003H N CR00n INTTM00n Caution When reading the external event counter count value, TM0n should be read. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 182 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4.5 Square-wave output operation Setting The basic operation setting procedure is as follows. <1> Set the count clock by using the PRM0n register. <2> Set the CRC0n register (see Figure 6-34 for the set value). <3> Set the TOC0n register (see Figure 6-34 for the set value). <4> Set any value to the CR00n register (0000H cannot be set). <5> Set the TMC0n register to start the operation (see Figure 6-34 for the set value). Caution Do not rewrite CR00n during TM0n operation. Remarks 1. For the setting of the TO0n pin, see 6.3 (5) Port mode register 0 (PM0). 2. For how to enable the INTTM00n interrupt, see CHAPTER 17 INTERRUPT FUNCTIONS. A square wave with any selected frequency can be output at intervals determined by the count value preset to 16bit timer capture/compare register 00n (CR00n). The TO0n pin output status is reversed at intervals determined by the count value preset to CR00n + 1 by setting bit 0 (TOE0n) and bit 1 (TOC0n1) of 16-bit timer output control register 0n (TOC0n) to 1. This enables a square wave with any selected frequency to be output. Figure 6-34. Control Register Settings in Square-Wave Output Mode (1/2) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 OVF0n 1 1 0 0 Clears and starts on match between TM0n and CR00n. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0/1 0/1 0 CR00n used as compare register User's Manual U16228EJ3V1UD 183 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-34. Control Register Settings in Square-Wave Output Mode (2/2) (c) 16-bit timer output control register 0n (TOC0n) 7 TOC0n OSPT0n OSPE0n TOC0n4 LVS0n LVR0n TOC0n1 TOE0n 0 0 0 0 0/1 0/1 1 1 Enables TO0n output. Inverts output on match between TM0n and CR00n. Specifies initial value of TO0n output F/F (setting "11" is prohibited). Does not invert output on match between TM0n and CR01n. Disables one-shot pulse output. (d) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n 0/1 0/1 0/1 0/1 3 2 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock. Setting invalid (setting "10" is prohibited.) Setting invalid (setting "10" is prohibited.) Remark 0/1: Setting 0 or 1 allows another function to be used simultaneously with square-wave output. See the description of the respective control registers for details. n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Figure 6-35. Square-Wave Output Operation Timing Count clock TM0n count value CR00n 0000H 0001H 0002H N-1 N 0000H 0001H 0002H N INTTM00n TO0n pin output Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 184 User's Manual U16228EJ3V1UD N-1 N 0000H CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 6.4.6 One-shot pulse output operation 16-bit timer/event counter 0n can output a one-shot pulse in synchronization with a software trigger or an external trigger (TI00n pin input). Setting The basic operation setting procedure is as follows. <1> Set the count clock by using the PRM0n register. <2> Set the CRC0n register (see Figures 6-36 and 6-38 for the set value). <3> Set the TOC0n register (see Figures 6-36 and 6-38 for the set value). <4> Set any value to the CR00n and CR01n registers (0000H cannot be set). <5> Set the TMC0n register to start the operation (see Figures 6-36 and 6-38 for the set value). Remarks 1. For the setting of the TO0n pin, see 6.3 (5) Port mode register 0 (PM0). 2. For how to enable the INTTM00n (if necessary, INTTM01n) interrupt, see CHAPTER 17 INTERRUPT FUNCTIONS. (1) One-shot pulse output with software trigger A one-shot pulse can be output from the TO0n pin by setting 16-bit timer mode control register 0n (TMC0n), capture/compare control register 0n (CRC0n), and 16-bit timer output control register 0n (TOC0n) as shown in Figure 6-36, and by setting bit 6 (OSPT0n) of the TOC0n register to 1 by software. By setting the OSPT0n bit to 1, 16-bit timer/event counter 0n is cleared and started, and its output becomes active at the count value (N) set in advance to 16-bit timer capture/compare register 01n (CR01n). After that, the output becomes inactive at the count value (M) set in advance to 16-bit timer capture/compare register 00n (CR00n)Note. Even after the one-shot pulse has been output, the TM0n register continues its operation. To stop the TM0n register, the TMC0n3 and TMC0n2 bits of the TMC0n register must be set to 00. Note The case where N < M is described here. When N > M, the output becomes active with the CR00n register and inactive with the CR01n register. Do not set N to M. Cautions 1. Do not set the OSPT0n bit to 1 again while the one-shot pulse is being output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed. 2. When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate-function port pin. Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate-function port pin, resulting in the output of a pulse at an undesired timing. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 185 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-36. Control Register Settings for One-Shot Pulse Output with Software Trigger (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 TMC0n3 0 0 0 0 0 TMC0n2 TMC0n1 1 OVF0n 0 0 Free-running mode (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0 0/1 0 CR00n as compare register CR01n as compare register (c) 16-bit timer output control register 0n (TOC0n) 7 TOC0n 0 OSPT0n OSPE0n TOC0n4 0 1 LVS0n LVR0n TOC0n1 TOE0n 0/1 0/1 1 1 1 Enables TO0n output. Inverts output upon match between TM0n and CR00n. Specifies initial value of TO0n output F/F (setting "11" is prohibited.) Inverts output upon match between TM0n and CR01n. Sets one-shot pulse output mode. Set to 1 for output. (d) Prescaler mode register 0n (PRM0n) PRM0n ES1n1 ES1n0 ES0n1 ES0n0 3 2 0/1 0/1 0/1 0/1 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock. Setting invalid (setting "10" is prohibited.) Setting invalid (setting "10" is prohibited.) Caution Do not set the CR00n and CR01n registers to 0000H. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 186 User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-37. Timing of One-Shot Pulse Output Operation with Software Trigger Set TMC0n to 04H (TM0n count starts) Count clock TM0n count 0000H 0001H N N+1 0000H N-1 N M-1 M M+1 M+2 CR01n set value N N N N CR00n set value M M M M OSPT0n INTTM01n INTTM00n TO0n pin output Caution 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits. Remark N M, the output becomes active with the CR00n register and inactive with the CR01n register. Do not set N to M. Caution Do not input the external trigger again while a one-shot pulse is being output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 187 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-38. Control Register Settings for One-Shot Pulse Output with External Trigger (with Rising Edge Specified) (a) 16-bit timer mode control register 0n (TMC0n) TMC0n 7 6 5 4 0 0 0 0 TMC0n3 TMC0n2 TMC0n1 1 0 OVF0n 0 0 Clears and starts at valid edge of TI00n pin. (b) Capture/compare control register 0n (CRC0n) CRC0n 7 6 5 4 3 0 0 0 0 0 CRC0n2 CRC0n1 CRC0n0 0 0/1 0 CR00n used as compare register CR01n used as compare register (c) 16-bit timer output control register 0n (TOC0n) 7 TOC0n 0 OSPT0n OSPE0n TOC0n4 0 1 1 LVS0n LVR0n TOC0n1 TOE0n 0/1 0/1 1 1 Enables TO0n output. Inverts output upon match between TM0n and CR00n. Specifies initial value of TO0n output F/F (setting "11" is prohibited.) Inverts output upon match between TM0n and CR01n. Sets one-shot pulse output mode. (d) Prescaler mode register 0n (PRM0n) PRM0n ES1n1 ES1n0 ES0n1 ES0n0 3 2 0/1 0/1 0 1 0 0 PRM0n1 PRM0n0 0/1 0/1 Selects count clock (setting "11" is prohibited). Specifies the rising edge for pulse width detection. Setting invalid (setting "10" is prohibited.) Caution Do not set the CR00n and CR01n registers to 0000H. Remark 188 PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Figure 6-39. Timing of One-Shot Pulse Output Operation with External Trigger (with Rising Edge Specified) When TMC0n is set to 08H (TM0n count starts) t Count clock TM0n count value 0000H 0001H 0000H N N+1 N+2 M-2 M-1 M M+1 M+2 CR01n set value N N N N CR00n set value M M M M TI00n pin input INTTM01n INTTM00n TO0n pin output Caution 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n2 and TMC0n3 bits. Remark N The OFV0n flag is also set to 1 in the following case. When any of the following modes is selected: the mode in which clear & start occurs on a match between TM0n and CR00n, the mode in which clear & start occurs at a TI00n valid edge, or the free-running mode CR00n is set to FFFFH TM0n is counted up from FFFFH to 0000H. Figure 6-41. Operation Timing of OVF0n Flag Count clock CR00n FFFFH TM0n FFFEH FFFFH 0000H 0001H OVF0n INTTM00n <2> Even if the OVF0n flag is cleared before the next count clock is counted (before TM0n becomes 0001H) after the occurrence of TM0n overflow, the OVF0n flag is re-set newly so this clear is invalid. (7) Conflicting operations If a conflict occurs between the read period of the 16-bit timer capture/compare register (CR00n/CR01n) and capture trigger input (CR00n/CR01n used as capture register), the priority is given to the capture trigger input. The data read from CR00n/CR01n is undefined. Figure 6-42. Capture Register Data Retention Timing Count clock TM0n count value N N+1 N+2 M M+1 M+2 Edge input INTTM01n Capture read signal CR01n capture value X N+2 Capture Remark n = 0: M+1 Capture, but read value is not guaranteed PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 191 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 (8) Timer operation <1> Even if 16-bit timer counter 0n (TM0n) is read, the value is not captured by 16-bit timer capture/compare register 01n (CR01n). <2> Regardless of the CPU's operation mode, when the timer stops, the input signals to the TI00n/TI01n pins are not acknowledged. <3> The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI00n valid edge. In the mode in which clear & start occurs on a match between the TM0n register and CR00n register, one-shot pulse output is not possible because an overflow does not occur. (9) Capture operation <1> If TI00n valid edge is specified as the count clock, a capture operation by the capture register specified as the trigger for TI00n is not possible. <2> To ensure the reliability of the capture operation, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 0n (PRM0n). <3> The capture operation is performed at the falling edge of the count clock. An interrupt request input (INTTM00n/INTTM01n), however, is generated at the rise of the next count clock. (10) Compare operation A capture operation may not be performed for CR00n/CR01n set in compare mode even if a capture trigger has been input. (11) Edge detection <1> If the TI00n or TI01n pin is high level immediately after system reset and the rising edge or both the rising and falling edges are specified as the valid edge of the TI00n or TI01n pin to enable the 16-bit timer counter 0n (TM0n) operation, a rising edge is detected immediately after the operation is enabled. Be careful therefore when pulling up the TI00n or TI01n pin. However, if the TI00n pin or TI01n pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. <2> The sampling clock used to remove noise differs when the TI00n valid edge is used as the count clock and when it is used as a capture trigger. In the former case, the count clock is fX, and in the latter case the count clock is selected by prescaler mode register 0n (PRM0n). The capture operation is started only after a valid edge is detected twice by sampling, thus eliminating noise with a short pulse width. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 192 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.1 Functions of 8-Bit Timer/Event Counters 50 and 51 8-bit timer/event counters 50 and 51 have the following functions. * Interval timer * External event counter * Square-wave output * PWM output Figures 7-1 and 7-2 show the block diagrams of 8-bit timer/event counters 50 and 51. Figure 7-1. Block Diagram of 8-Bit Timer/Event Counter 50 Internal bus Selector Match Selector Note 1 S Q INV 8-bit timer OVF counter 50 (TM50) R Clear Selector TCL502 TCL501 TCL500 Timer clock selection register 50 (TCL50) Note 2 S 3 INTTM50 Selector TI50/TO50/P17 fX fX/2 fX/22 fX/26 fX/28 fX/213 Mask circuit 8-bit timer compare register 50 (CR50) R Invert level To TMH0 To UART0 To UART6 TO50/ TI50/P17 Output latch (P17) PM17 TCE50 TMC506 LVS50 LVR50 TMC501 TOE50 8-bit timer mode control register 50 (TMC50) Internal bus Notes 1. Timer output F/F 2. PWM output F/F User's Manual U16228EJ3V1UD 193 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-2. Block Diagram of 8-Bit Timer/Event Counter 51 Internal bus Selector Note 1 S Q INV 8-bit timer OVF counter 51 (TM51) R Clear Selector TCL512 TCL511 TCL510 Timer clock selection register 51 (TCL51) Note 2 S 3 R Timer output F/F 2. PWM output F/F 194 Invert level TCE51 TMC516 LVS51 LVR51 TMC511 TOE51 8-bit timer mode control register 51 (TMC51) Internal bus Notes 1. INTTM51 Selector Match Selector TI51/TO51/P33/INTP4 fX fX/2 fX/24 fX/26 fX/28 fX/212 Mask circuit 8-bit timer compare register 51 (CR51) User's Manual U16228EJ3V1UD TO51/TI51/ P33/INTP4 Output latch (P33) PM33 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.2 Configuration of 8-Bit Timer/Event Counters 50 and 51 8-bit timer/event counters 50 and 51 include the following hardware. Table 7-1. Configuration of 8-Bit Timer/Event Counters 50 and 51 Item Configuration Timer register 8-bit timer counter 5n (TM5n) Register 8-bit timer compare register 5n (CR5n) Timer input TI5n Timer output TO5n Control registers Timer clock selection register 5n (TCL5n) 8-bit timer mode control register 5n (TMC5n) Port mode register 1 (PM1) or port mode register 3 (PM3) Port register 1 (P1) or port register 3 (P3) (1) 8-bit timer counter 5n (TM5n) TM5n is an 8-bit register that counts the count pulses and is read-only. The counter is incremented in synchronization with the rising edge of the count clock. Figure 7-3. Format of 8-Bit Timer Counter 5n (TM5n) Address: FF16H (TM50), FF1FH (TM51) After reset: 00H R Symbol TM5n (n = 0, 1) In the following situations, the count value is cleared to 00H. <1> RESET input <2> When TCE5n is cleared <3> When TM5n and CR5n match in the mode in which clear & start occurs upon a match of the TM5n and CR5n. User's Manual U16228EJ3V1UD 195 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 (2) 8-bit timer compare register 5n (CR5n) CR5n can be read and written by an 8-bit memory manipulation instruction. Except in PWM mode, the value set in CR5n is constantly compared with the 8-bit timer counter 5n (TM5n) count value, and an interrupt request (INTTM5n) is generated if they match. In PWM mode, when the TO5n pin becomes active due to a TM5n overflow and the values of TM5n and CR5n match, the TO5n pin becomes inactive. The value of CR5n can be set within 00H to FFH. RESET input clears CR5n to 00H. Figure 7-4. Format of 8-Bit Timer Compare Register 5n (CR5n) Address: FF17H (CR50), FF41H (CR51) After reset: 00H R/W Symbol CR5n (n = 0, 1) Cautions 1. In the mode in which clear & start occurs on a match of TM5n and CR5n (TMC5n6 = 0), do not write other values to CR5n during operation. 2. In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more. Remark 196 n = 0, 1 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.3 Registers Controlling 8-Bit Timer/Event Counters 50 and 51 The following four registers are used to control 8-bit timer/event counters 50 and 51. * Timer clock selection register 5n (TCL5n) * 8-bit timer mode control register 5n (TMC5n) * Port mode register 1 (PM1) or port mode register 3 (PM3) * Port register 1 (P1) or port register 3 (P3) (1) Timer clock selection register 5n (TCL5n) This register sets the count clock of 8-bit timer/event counter 5n and the valid edge of TI5n input. TCL5n can be set by an 8-bit memory manipulation instruction. RESET input clears TCL5n to 00H. Remark n = 0, 1 Figure 7-5. Format of Timer Clock Selection Register 50 (TCL50) Address: FF6AH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 TCL50 0 0 0 0 0 TCL502 TCL501 TCL500 TCL502 TCL501 TCL500 0 0 0 TI50 falling edge 0 0 1 TI50 rising edge 0 1 0 fX (10 MHz) 0 1 1 fX/2 (5 MHz) 1 0 0 fX/2 (2.5 MHz) 1 0 1 fX/2 (156.25 kHz) 1 1 0 fX/2 (39.06 kHz) 1 1 1 fX/2 (1.22 kHz) Note Count clock selection 2 6 8 13 Note Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 50 is not guaranteed. 2. When rewriting TCL50 to other data, stop the timer operation beforehand. 3. Be sure to set bits 3 to 7 to 0. Remarks 1. fX: X1 input clock oscillation frequency 2. Figures in parentheses apply to operation at fX = 10 MHz. User's Manual U16228EJ3V1UD 197 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-6. Format of Timer Clock Selection Register 51 (TCL51) Address: FF8CH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 TCL51 0 0 0 0 0 TCL512 TCL511 TCL510 TCL512 TCL511 TCL510 0 0 0 TI51 falling edge 0 0 1 TI51 rising edge 0 1 0 fX (10 MHz) 0 1 1 fX/2 (5 MHz) 1 0 0 fX/2 (625 kHz) 1 0 1 fX/2 (156.25 kHz) 1 1 0 fX/2 (39.06 kHz) 1 1 1 fX/2 (2.44 kHz) Note Count clock selection 4 6 8 12 Note Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 51 is not guaranteed. 2. When rewriting TCL51 to other data, stop the timer operation beforehand. 3. Be sure to set bits 3 to 7 to 0. Remarks 1. fX: X1 input clock oscillation frequency 2. Figures in parentheses apply to operation at fX = 10 MHz. 198 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 (2) 8-bit timer mode control register 5n (TMC5n) TMC5n is a register that performs the following five types of settings. <1> 8-bit timer counter 5n (TM5n) count operation control <2> 8-bit timer counter 5n (TM5n) operating mode selection <3> Timer output F/F (flip flop) status setting <4> Active level selection in timer F/F control or PWM (free-running) mode. <5> Timer output control TMC5n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Remark n = 0, 1 Figure 7-7. Format of 8-Bit Timer Mode Control Register 50 (TMC50) Address: FF6BH After reset: 00H R/W Note Symbol <7> 6 5 4 <3> <2> 1 <0> TMC50 TCE50 TMC506 0 0 LVS50 LVR50 TMC501 TOE50 TCE50 TM50 count operation control 0 After clearing to 0, count operation disabled (counter stopped) 1 Count operation start TMC506 TM50 operating mode selection 0 Mode in which clear & start occurs on a match between TM50 and CR50 1 PWM (free-running) mode LVS50 LVR50 0 0 No change 0 1 Timer output F/F reset (0) 1 0 Timer output F/F set (1) 1 1 Setting prohibited TMC501 Timer output F/F status setting In other modes (TMC506 = 0) In PWM mode (TMC506 = 1) Timer F/F control Active level selection 0 Inversion operation disabled Active-high 1 Inversion operation enabled Active-low TOE50 Timer output control 0 Output disabled (TM50 output is low level) 1 Output enabled Note Bits 2 and 3 are write-only. (Refer to Cautions and Remarks on the next page.) User's Manual U16228EJ3V1UD 199 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-8. Format of 8-Bit Timer Mode Control Register 51 (TMC51) Address: FF43H After reset: 00H R/W Note Symbol <7> 6 5 4 <3> <2> 1 <0> TMC51 TCE51 TMC516 0 0 LVS51 LVR51 TMC511 TOE51 TCE51 TM51 count operation control 0 After clearing to 0, count operation disabled (counter stopped) 1 Count operation start TMC516 TM51 operating mode selection 0 Mode in which clear & start occurs on a match between TM51 and CR51 1 PWM (free-running) mode LVS51 LVR51 0 0 No change 0 1 Timer output F/F reset (0) 1 0 Timer output F/F set (1) 1 1 Setting prohibited TMC511 Timer output F/F status setting In other modes (TMC516 = 0) In PWM mode (TMC516 = 1) Timer F/F control Active level selection 0 Inversion operation disabled Active-high 1 Inversion operation enabled Active-low TOE51 Timer output control 0 Output disabled (TM51 output is low level) 1 Output enabled Note Bits 2 and 3 are write-only. Cautions 1. The settings of LVS5n and LVR5n are valid in other than PWM mode. 2. Perform <1> to <4> below in the following order, not at the same time. <1> Set TMC5n1, TMC5n6: Operation mode setting <2> Set TOE5n to enable output: Timer output enable <3> Set LVS5n, LVR5n (see Caution 1): Timer F/F setting <4> Set TCE5n 3. Stop operation before rewriting TMC5n6. Remarks 1. In PWM mode, PWM output is made inactive by clearing TCE5n to 0. 2. If LVS5n and LVR5n are read, the value is 0. 3. The values of the TMC5n6, LVS5n, LVR5n, TMC5n1, and TOE5n bits are reflected at the TO5n pin regardless of the value of TCE5n. 4. n = 0, 1 200 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 (3) Port mode registers 1 and 3 (PM1, PM3) These registers set port 1 and 3 input/output in 1-bit units. When using the P17/TO50/TI50 and P33/TO51/TI51/INTP4 pins for timer output, clear PM17 and PM33 and the output latches of P17 and P33 to 0. When using the P17/TO50/TI50 and P33/TO51/TI51/INTP4 pins for timer input, set PM17 and PM33 to 1. The output latches of P17 and P33 at this time may be 0 or 1. PM1 and PM3 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets these registers to FFH. Figure 7-9. Format of Port Mode Register 1 (PM1) Address: FF21H Symbol PM1 After reset: FFH R/W 7 6 5 4 3 2 1 0 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 PM1n P1n pin I/O mode selection (n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) Figure 7-10. Format of Port Mode Register 3 (PM3) Address: FF23H After reset: FFH R/W Symbol 7 6 5 4 3 2 1 0 PM3 1 1 1 1 PM33 PM32 PM31 PM30 PM3n P3n pin I/O mode selection (n = 0 to 3) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD 201 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.4 Operations of 8-Bit Timer/Event Counters 50 and 51 7.4.1 Operation as interval timer 8-bit timer/event counter 5n operates as an interval timer that generates interrupt requests repeatedly at intervals of the count value preset to 8-bit timer compare register 5n (CR5n). When the count value of 8-bit timer counter 5n (TM5n) matches the value set to CR5n, counting continues with the TM5n value cleared to 0 and an interrupt request signal (INTTM5n) is generated. The count clock of TM5n can be selected with bits 0 to 2 (TCL5n0 to TCL5n2) of timer clock selection register 5n (TCL5n). Setting <1> Set the registers. * TCL5n: Select the count clock. * CR5n: Compare value * TMC5n: Stop the count operation, select the mode in which clear & start occurs on a match of TM5n and CR5n. (TMC5n = 0000xxx0B x = Don't care) <2> After TCE5n = 1 is set, the count operation starts. <3> If the values of TM5n and CR5n match, INTTM5n is generated (TM5n is cleared to 00H). <4> INTTM5n is generated repeatedly at the same interval. Set TCE5n to 0 to stop the count operation. Caution Do not write other values to CR5n during operation. Figure 7-11. Interval Timer Operation Timing (1/2) (a) Basic operation t Count clock TM5n count value 00H 01H Count start CR5n N N 00H 01H Clear N 00H 01H Clear N N N TCE5n INTTM5n Interrupt acknowledged Interval time Remark Interval time = (N + 1) x t N = 01H to FEH n = 0, 1 202 N User's Manual U16228EJ3V1UD Interrupt acknowledged Interval time CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-11. Interval Timer Operation Timing (2/2) (b) When CR5n = 00H t Count clock TM5n 00H 00H 00H CR5n 00H 00H TCE5n INTTM5n Interval time (c) When CR5n = FFH t Count clock TM5n CR5n 01 FF FE FF 00 FE FF FF 00 FF TCE5n INTTM5n Interrupt acknowledged Interrupt acknowledged Interval time Remark n = 0, 1 User's Manual U16228EJ3V1UD 203 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.4.2 Operation as external event counter The external event counter counts the number of external clock pulses to be input to TI5n by 8-bit timer counter 5n (TM5n). TM5n is incremented each time the valid edge specified by timer clock selection register 5n (TCL5n) is input. Either the rising or falling edge can be selected. When the TM5n count value matches the value of 8-bit timer compare register 5n (CR5n), TM5n is cleared to 0 and an interrupt request signal (INTTM5n) is generated. Whenever the TM5n value matches the value of CR5n, INTTM5n is generated. Setting <1> Set each register. * Set the port mode register (PM17 or PM33)Note to 1. * TCL5n: Select TI5n input edge. TI5n falling edge TCL5n = 00H TI5n rising edge TCL5n = 01H * CR5n: Compare value * TMC5n: Stop the count operation, select the mode in which clear & start occurs on match of TM5n and CR5n, disable the timer F/F inversion operation, disable timer output. (TMC5n = 0000xx00B x = Don't care) <2> When TCE5n = 1 is set, the number of pulses input from TI5n is counted. <3> When the values of TM5n and CR5n match, INTTM5n is generated (TM5n is cleared to 00H). <4> After these settings, INTTM5n is generated each time the values of TM5n and CR5n match. Note 8-bit timer/event counter 50: PM17 8-bit timer/event counter 51: PM33 Figure 7-12. External Event Counter Operation Timing (with Rising Edge Specified) TI5n Count start TM5n count value 00H 01H 02H 03H 04H 05H CR5n N = 00H to FFH n = 0, 1 204 N 00H N INTTM5n Remark N-1 User's Manual U16228EJ3V1UD 01H 02H 03H CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.4.3 Square-wave output operation A square wave with any selected frequency is output at intervals determined by the value preset to 8-bit timer compare register 5n (CR5n). The TO5n pin output status is inverted at intervals determined by the count value preset to CR5n by setting bit 0 (TOE5n) of 8-bit timer mode control register 5n (TMC5n) to 1. This enables a square wave with any selected frequency to be output (duty = 50%). Setting <1> Set each register. Note Note * Clear the port output latch (P17 or P33) and port mode register (PM17 or PM33) to 0. * TCL5n: Select the count clock. * CR5n: Compare value * TMC5n: Stop the count operation, select the mode in which clear & start occurs on a match of TM5n and CR5n. LVS5n LVR5n Timer Output F/F Status Setting 1 0 High-level output 0 1 Low-level output Timer output F/F inversion enabled Timer output enabled (TMC5n = 00001011B or 00000111B) <2> After TCE5n = 1 is set, the count operation starts. <3> The timer output F/F is inverted by a match of TM5n and CR5n. After INTTM5n is generated, TM5n is cleared to 00H. <4> After these settings, the timer output F/F is inverted at the same interval and a square wave is output from TO5n. The frequency is as follows. Frequency = 1/2t (N + 1) (N: 00H to FFH) Note 8-bit timer/event counter 50: P17, PM17 8-bit timer/event counter 51: P33, PM33 Caution Do not write other values to CR5n during operation. Remark n = 0, 1 User's Manual U16228EJ3V1UD 205 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-13. Square-Wave Output Operation Timing t Count clock TM5n count value 00H 01H 02H N-1 N 00H 01H 02H N-1 N 00H Count start CR5n N TO5nNote Note The initial value of TO5n output can be set by bits 2 and 3 (LVR5n, LVS5n) of 8-bit timer mode control register 5n (TMC5n). 7.4.4 PWM output operation 8-bit timer/event counter 5n operates as a PWM output when bit 6 (TMC5n6) of 8-bit timer mode control register 5n (TMC5n) is set to 1. The duty pulse determined by the value set to 8-bit timer compare register 5n (CR5n) is output from TO5n. Set the active level width of the PWM pulse to CR5n; the active level can be selected with bit 1 (TMC5n1) of TMC5n. The count clock can be selected with bits 0 to 2 (TCL5n0 to TCL5n2) of timer clock selection register 5n (TCL5n). PWM output can be enabled/disabled with bit 0 (TOE5n) of TMC5n. Caution In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more. Remark 206 n = 0, 1 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 (1) PWM output basic operation Setting <1> Set each register. Note Note * Clear the port output latch (P17 or P33) and port mode register (PM17 or PM33) to 0. * TCL5n: Select the count clock. * CR5n: Compare value * TMC5n: Stop the count operation, select PWM mode. The timer output F/F is not changed. TMC5n1 Active Level Selection 0 Active-high 1 Active-low Timer output enabled (TMC5n = 01000001B or 01000011B) <2> The count operation starts when TCE5n = 1. Clear TCE5n to 0 to stop the count operation. Note 8-bit timer/event counter 50: P17, PM17 8-bit timer/event counter 51: P33, PM33 PWM output operation <1> PWM output (output from TO5n) outputs an inactive level until an overflow occurs. <2> When an overflow occurs, the active level is output. The active level is output until CR5n matches the count value of 8-bit timer counter 5n (TM5n). <3> After the CR5n matches the count value, the inactive level is output until an overflow occurs again. <4> Operations <2> and <3> are repeated until the count operation stops. <5> When the count operation is stopped with TCE5n = 0, PWM output becomes inactive. For details of timing, see Figures 7-14 and 7-15. The cycle, active-level width, and duty are as follows. * Cycle = 28t * Active-level width = Nt * Duty = N/28 (N = 00H to FFH) Remark n = 0, 1 User's Manual U16228EJ3V1UD 207 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Figure 7-14. PWM Output Operation Timing (a) Basic operation (active level = H) t Count clock TM5n 00H 01H CR5n N FFH 00H 01H 02H N N+1 FFH 00H 01H 02H M 00H TCE5n INTTM5n TO5n <1> <5> <2> Active level <3> Inactive level Active level (b) CR5n = 00H t Count clock TM5n 00H 01H CR5n 00H FFH 00H 01H 02H N N+1 N+2 FFH 00H 01H 02H M 00H TCE5n INTTM5n TO5n L Inactive level Inactive level (c) CR5n = FFH t TM5n 00H 01H CR5n FFH FFH 00H 01H 02H N N+1 N+2 FFH 00H 01H 02H M 00H TCE5n INTTM5n TO5n Inactive level Active level Active level Inactive level Inactive level Remarks 1. <1> to <3> and <5> in Figure 7-14 (a) correspond to <1> to <3> and <5> in PWM output operation in 7.4.4 (1) PWM output basic operation. 2. n = 0, 1 208 User's Manual U16228EJ3V1UD CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 (2) Operation with CR5n changed Figure 7-15. Timing of Operation with CR5n Changed (a) CR5n value is changed from N to M before clock rising edge of FFH Value is transferred to CR5n at overflow immediately after change. t Count clock TM5n N N+1 N+2 CR5n N TCE5n INTTM5n FFH 00H 01H 02H M M+1 M+2 FFH 00H 01H 02H M M+1 M+2 M H TO5n <2> <1> CR5n change (N M) (b) CR5n value is changed from N to M after clock rising edge of FFH Value is transferred to CR5n at second overflow. t Count clock TM5n N N+1 N+2 CR5n TCE5n INTTM5n N FFH 00H 01H 02H N N+1 N+2 FFH 00H 01H 02H N M M+1 M+2 M H TO5n <1> CR5n change (N M) <2> Caution When reading from CR5n between <1> and <2> in Figure 7-15, the value read differs from the actual value (read value: M, actual value of CR5n: N). User's Manual U16228EJ3V1UD 209 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 7.5 Cautions for 8-Bit Timer/Event Counters 50 and 51 (1) Timer start error An error of up to one clock may occur in the time required for a match signal to be generated after timer start. This is because 8-bit timer counters 50 and 51 (TM50, TM51) are started asynchronously to the count clock. Figure 7-16. 8-Bit Timer Counter 5n Start Timing Count clock TM5n count value 00H 01H 02H Timer start Remark 210 n = 0, 1 User's Manual U16228EJ3V1UD 03H 04H CHAPTER 8 8-BIT TIMERS H0 AND H1 8.1 Functions of 8-Bit Timers H0 and H1 8-bit timers H0 and H1 have the following functions. * Interval timer * PWM output mode * Square-wave output * Carrier generator mode (8-bit timer H1 only) 8.2 Configuration of 8-Bit Timers H0 and H1 8-bit timers H0 and H1 include the following hardware. Table 8-1. Configuration of 8-Bit Timers H0 and H1 Item Configuration Timer register 8-bit timer counter Hn Registers 8-bit timer H compare register 0n (CMP0n) Timer output TOHn Control registers 8-bit timer H mode register n (TMHMDn) 8-bit timer H compare register 1n (CMP1n) 8-bit timer H carrier control register 1 (TMCYC1) Note Port mode register 1 (PM1) Port register 1 (P1) Note 8-bit timer H1 only Remark n = 0, 1 Figures 8-1 and 8-2 show the block diagrams. User's Manual U16228EJ3V1UD 211 212 Figure 8-1. Block Diagram of 8-Bit Timer H0 Internal bus 8-bit timer H mode control register 0 (TMHMD0) TMHE0 CKS02 CKS01 CKS00 TMMD01 TMMD00 TOLEV0 TOEN0 3 8-bit timer H compare register 10 (CMP10) 8-bit timer H compare register 00 (CMP00) 2 Decoder TOH0/P15 fX fX/2 fX/22 fX/26 fX/210 8-bit timer/ event counter 50 output Selector User's Manual U16228EJ3V1UD Match Interrupt generator F/F R Output controller Level inversion Output latch (P15) 8-bit timer counter H0 Clear PWM mode signal Timer H enable signal 1 0 INTTMH0 PM15 CHAPTER 8 8-BIT TIMERS H0 AND H1 Selector Figure 8-2. Block Diagram of 8-Bit Timer H1 Internal bus 8-bit timer H mode control register 1 (TMHMD1) TMHE1 CKS12 CKS11 CKS10 TMMD11 TMMD10 TOLEV1 TOEN1 3 8-bit timer H compare register 01 (CMP01) 8-bit timer H compare register 11 (CMP11) 8-bit timer H carrier control register 1 RMC1 NRZB1 NRZ1 (TMCYC1) INTTM51 Reload/ interrupt control 2 TOH1/ INTP5/ P16 Decoder fX fX/22 fX/24 fX/26 fX/212 fR/27 Selector User's Manual U16228EJ3V1UD Match Interrupt generator F/F R Output controller Level inversion Output latch (P16) 8-bit timer counter H1 Carrier generator mode signal Clear PWM mode signal Timer H enable signal 1 0 INTTMH1 PM16 CHAPTER 8 8-BIT TIMERS H0 AND H1 Selector 213 CHAPTER 8 8-BIT TIMERS H0 AND H1 (1) 8-bit timer H compare register 0n (CMP0n) This register can be read or written by an 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 8-3. Format of 8-Bit Timer H Compare Register 0n (CMP0n) Address: FF18H (CMP00), FF1AH (CMP01) Symbol 7 6 5 After reset: 00H 4 3 R/W 2 1 0 CMP0n (n = 0, 1) Caution CMP0n cannot be rewritten during timer count operation. (2) 8-bit timer H compare register 1n (CMP1n) This register can be read or written by an 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 8-4. Format of 8-Bit Timer H Compare Register 1n (CMP1n) Address: FF19H (CMP10), FF1BH (CMP11) Symbol CMP1n (n = 0, 1) 7 6 5 After reset: 00H 4 3 R/W 2 1 0 CMP1n can be rewritten during timer count operation. An interrupt request signal (INTTMHn) is generated if the values of the timer count and CMP1n match after setting CMP1n in carrier generator mode. The timer count value is cleared at the same time. If the CMP1n value is rewritten during timer operation, transferring is performed at the timing at which the count value and CMP1n value match. If the transfer timing and writing from CPU to CMP1n conflict, transfer is not performed. Caution In the PWM output mode and carrier generator mode, be sure to set CMP1n when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to CMP1n). Remark 214 n = 0, 1 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 8.3 Registers Controlling 8-Bit Timers H0 and H1 The following four registers are used to control 8-bit timers H0 and H1. * 8-bit timer H mode register n (TMHMDn) * 8-bit timer H carrier control register 1 (TMCYC1) Note * Port mode register 1 (PM1) * Port register 1 (P1) Note 8-bit timer H1 only (1) 8-bit timer H mode register n (TMHMDn) This register controls the mode of timer H. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Remark n = 0, 1 User's Manual U16228EJ3V1UD 215 CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-5. Format of 8-Bit Timer H Mode Register 0 (TMHMD0) Address: FF69H TMHMD0 After reset: 00H R/W <7> 6 5 4 TMHE0 CKS02 CKS01 CKS00 TMHE0 3 <1> TMMD01 TMMD00 TOLEV0 <0> TOEN0 Timer operation enable 0 Stops timer count operation (counter is cleared to 0) 1 Enables timer count operation (count operation started by inputting clock) Count clock (fCNT) selectionNote 1 CKS02 CKS01 CKS00 0 0 0 fX 0 0 1 fX/2 0 1 0 0 1 1 1 0 0 fX/210 1 0 1 TM50 outputNote 2 Other than above (10 MHz) (5 MHz) fX/2 2 (2.5 MHz) fX/2 6 (156.25 kHz) Timer operation mode 0 0 Interval timer mode 1 0 PWM output mode Other than above (9.77 kHz) Setting prohibited TMMD01 TMMD00 Setting prohibited TOLEV0 Timer output level control (in default mode) 0 Low level 1 High level TOEN0 Notes 1. 2 Timer output control 0 Disables output 1 Enables output Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz 2. When selecting the TM50 output as the count clock, note the following. * PWM mode (TMC506 = 1) Set the clock to 50% duty and start the 8-bit timer/event counter 50 operation beforehand. * Mode in which clear & start occurs on a match of TM50 and CR50 (TMC506 = 0) Enable the timer F/F inversion operation (TMC501 = 1) and start the 8-bit timer/event counter 50 operation beforehand. In the both modes, it is not necessary to enable the timer output for the TO50 pin. 216 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H0 is not guaranteed. 2. When TMHE0 = 1, setting the other bits of the TMHMD0 register is prohibited. 3. In the PWM output mode, be sure to set 8-bit timer H compare register 10 (CMP10) when starting the timer count operation (TMHE0 = 1) after the timer count operation was stopped (TMHE0 = 0) (be sure to set again even if setting the same value to CMP10). Remarks 1. fX: X1 input clock oscillation frequency 2. Figures in parentheses apply to operation at fX = 10 MHz User's Manual U16228EJ3V1UD 217 CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-6. Format of 8-Bit Timer H Mode Register 1 (TMHMD1) Address: FF6CH TMHMD1 After reset: 00H R/W <7> 6 5 4 TMHE1 CKS12 CKS11 CKS10 TMHE1 3 2 <0> TOEN1 Timer operation enable 0 Stops timer count operation (counter is cleared to 0) 1 Enables timer count operation (count operation started by inputting clock) Count clock (fCNT) selectionNote CKS12 CKS11 CKS10 0 0 0 0 0 1 0 1 0 0 1 1 fX/26 1 0 0 1 0 1 Other than above (10 MHz) fX fX/2 2 (2.5 MHz) fX/2 4 (625 kHz) fX/2 (156.25 kHz) 12 (2.44 kHz) 7 (1.88 kHz (TYP.)) fR/2 Setting prohibited TMMD11 TMMD10 Timer operation mode 0 0 Interval timer mode 0 1 Carrier generator mode 1 0 PWM output mode 1 1 Setting prohibited TOLEV1 Timer output level control (in default mode) 0 Low level 1 High level TOEN1 Timer output control 0 Disables output 1 Enables output Note Be sure to set the count clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Count clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock 2.5 MHz 218 <1> TMMD11 TMMD10 TOLEV1 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H1 is not guaranteed (except when CKS12, CKS11, CKS10 = 1, 0, 1 (fR/27)). 2. When TMHE1 = 1, setting the other bits of the TMHMD1 register is prohibited. 3. In the PWM output mode and carrier generator mode, be sure to set 8-bit timer H compare register 11 (CMP11) when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to CMP11). 4. When the carrier generator mode is used, set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51. Remarks 1. fX: X1 input clock oscillation frequency 2. fR: Internal oscillation clock frequency 3. Figures in parentheses apply to operation at fX = 10 MHz, fR = 240 kHz (TYP.). User's Manual U16228EJ3V1UD 219 CHAPTER 8 8-BIT TIMERS H0 AND H1 (2) 8-bit timer H carrier control register 1 (TMCYC1) This register controls the remote control output and carrier pulse output status of 8-bit timer H1. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 8-7. Format of 8-Bit Timer H Carrier Control Register 1 (TMCYC1) Address: FF6DH After reset: 00H R/WNote <0> TMCYC1 0 0 0 0 0 RMC1 NRZB1 0 0 Low-level output 0 1 High-level output 1 0 Low-level output 1 1 Carrier pulse output RMC1 NRZB1 NRZ1 Remote control output NRZ1 Carrier pulse output status flag 0 Carrier output disabled status (low-level status) 1 Carrier output enabled status (RMC1 = 1: Carrier pulse output, RMC1 = 0: High-level status) Note Bit 0 is read-only. (3) Port mode register 1 (PM1) This register sets port 1 input/output in 1-bit units. When using the P15/TOH0 and P16/TOH1/INTP5 pins for timer output, clear PM15 and PM16 and the output latches of P15 and P16 to 0. PM1 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to FFH. Figure 8-8. Format of Port Mode Register 1 (PM1) Address: FF21H Symbol PM1 R/W 7 6 5 4 3 2 1 0 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 PM1n 220 After reset: FFH P1n pin I/O mode selection (n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 8.4 Operation of 8-Bit Timers H0 and H1 8.4.1 Operation as interval timer/square-wave output When 8-bit timer counter Hn and compare register 0n (CMP0n) match, an interrupt request signal (INTTMHn) is generated and 8-bit timer counter Hn is cleared to 00H. Compare register 1n (CMP1n) is not used in interval timer mode. Since a match of 8-bit timer counter Hn and the CMP1n register is not detected even if the CMP1n register is set, timer output is not affected. By setting bit 0 (TOENn) of timer H mode register n (TMHMDn) to 1, a square wave of any frequency (duty = 50%) is output from TOHn. (1) Usage Generates the INTTMHn signal repeatedly at the same interval. <1> Set each register. Figure 8-9. Register Setting During Interval Timer/Square-Wave Output Operation (i) TMHMDn Setting timer H mode register n (TMHMDn) TMHEn CKSn2 CKSn1 CKSn0 0 0/1 0/1 0/1 TMMDn1 TMMDn0 TOLEVn 0 0 0/1 TOENn 0/1 Timer output setting Timer output level inversion setting Interval timer mode setting Count clock (fCNT) selection Count operation stopped (ii) CMP0n register setting * Compare value (N) <2> Count operation starts when TMHEn = 1. <3> When the values of 8-bit timer counter Hn and the CMP0n register match, the INTTMHn signal is generated and 8-bit timer counter Hn is cleared to 00H. Interval time = (N +1)/fCNT <4> Subsequently, the INTTMHn signal is generated at the same interval. To stop the count operation, clear TMHEn to 0. Remark n = 0, 1 User's Manual U16228EJ3V1UD 221 CHAPTER 8 8-BIT TIMERS H0 AND H1 (2) Timing chart The timing of the interval timer/square-wave output operation is shown below. Figure 8-10. Timing of Interval Timer/Square-Wave Output Operation (1/2) (a) Basic operation Count clock Count start 8-bit timer counter Hn 00H 01H N 00H 01H N Clear 00H 01H 00H Clear N CMP0n TMHEn INTTMHn Interval time TOHn <2> Level inversion, match interrupt occurrence, 8-bit timer counter Hn clear <1> <3> <2> Level inversion, match interrupt occurrence, 8-bit timer counter Hn clear <1> The count operation is enabled by setting the TMHEn bit to 1. The count clock starts counting no more than 1 clock after the operation is enabled. <2> When the values of 8-bit timer counter Hn and the CMP0n register match, the value of 8-bit timer counter Hn is cleared, the TOHn output level is inverted, and the INTTMHn signal is output. <3> The INTTMHn signal and TOHn output become inactive by clearing the TMHEn bit to 0 during timer Hn operation. If these are inactive from the first, the level is retained. Remark n = 0, 1 N = 01H to FEH 222 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-10. Timing of Interval Timer/Square-Wave Output Operation (2/2) (b) Operation when CMP0n = FFH Count clock Count start 8-bit timer counter Hn 00H 01H FEH FFH 00H FEH Clear FFH 00H Clear FFH CMP0n TMHEn INTTMHn TOHn Interval time (c) Operation when CMP0n = 00H Count clock Count start 8-bit timer counter Hn 00H CMP0n 00H TMHEn INTTMHn TOHn Interval time Remark n = 0, 1 User's Manual U16228EJ3V1UD 223 CHAPTER 8 8-BIT TIMERS H0 AND H1 8.4.2 Operation as PWM output mode In PWM output mode, a pulse with an arbitrary duty and arbitrary cycle can be output. 8-bit timer compare register 0n (CMP0n) controls the cycle of timer output (TOHn). Rewriting the CMP0n register during timer operation is prohibited. 8-bit timer compare register 1n (CMP1n) controls the duty of timer output (TOHn). Rewriting the CMP1n register during timer operation is possible. The operation in PWM output mode is as follows. TOHn output becomes active and 8-bit timer counter Hn is cleared to 0 when 8-bit timer counter Hn and the CMP0n register match after the timer count is started. TOHn output becomes inactive when 8-bit timer counter Hn and the CMP1n register match. (1) Usage In PWM output mode, a pulse for which an arbitrary duty and arbitrary cycle can be set is output. <1> Set each register. Figure 8-11. Register Setting in PWM Output Mode (i) TMHMDn Setting timer H mode register n (TMHMDn) TMHEn CKSn2 CKSn1 CKSn0 0 0/1 0/1 0/1 TMMDn1 TMMDn0 TOLEVn 1 0 0/1 TOENn 1 Timer output enabled Timer output level inversion setting PWM output mode selection Count clock (fCNT) selection Count operation stopped (ii) Setting CMP0n register * Compare value (N): Cycle setting (iii) Setting CMP1n register * Compare value (M): Duty setting Remarks 1. n = 0, 1 2. 00H CMP1n (M) < CMP0n (N) FFH <2> The count operation starts when TMHEn = 1. <3> The CMP0n register is the compare register that is to be compared first after counter operation is enabled. When the values of 8-bit timer counter Hn and the CMP0n register match, 8-bit timer counter Hn is cleared, an interrupt request signal (INTTMHn) is generated, and TOHn output becomes active. At the same time, the compare register to be compared with 8-bit timer counter Hn is changed from the CMP0n register to the CMP1n register. 224 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 <4> When 8-bit timer counter Hn and the CMP1n register match, TOHn output becomes inactive and the compare register to be compared with 8-bit timer counter Hn is changed from the CMP1n register to the CMP0n register. At this time, 8-bit timer counter Hn is not cleared and the INTTMHn signal is not generated. <5> By performing procedures <3> and <4> repeatedly, a pulse with an arbitrary duty can be obtained. <6> To stop the count operation, set TMHEn = 0. If the setting value of the CMP0n register is N, the setting value of the CMP1n register is M, and the count clock frequency is fCNT, the PWM pulse output cycle and duty are as follows. PWM pulse output cycle = (N + 1)/fCNT Duty = Active width : Total width of PWM = (M + 1) : (N + 1) Cautions 1. In PWM output mode, three operation clocks (signal selected using the CKSn2 to CKSn0 bits of the TMHMDn register) are required to transfer the CMP1n register value after rewriting the register. 2. Be sure to set the CMP1n register when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to the CMP1n register). User's Manual U16228EJ3V1UD 225 CHAPTER 8 8-BIT TIMERS H0 AND H1 (2) Timing chart The operation timing in PWM output mode is shown below. Caution Make sure that the CMP1n register setting value (M) and CMP0n register setting value (N) are within the following range. 00H CMP1n (M) < CMP0n (N) FFH Remark n = 0, 1 Figure 8-12. Operation Timing in PWM Output Mode (1/4) (a) Basic operation Count clock 8-bit timer counter Hn 00H 01H A5H 00H 01H 02H CMP0n A5H CMP1n 01H A5H 00H 01H 02H A5H 00H TMHEn INTTMHn TOHn (TOLEVn = 0) <1> <2> <3> <4> TOHn (TOLEVn = 1) <1> The count operation is enabled by setting the TMHEn bit to 1. Start 8-bit timer counter Hn by masking one count clock to count up. At this time, TOHn output remains inactive (when TOLEVn = 0). <2> When the values of 8-bit timer counter Hn and the CMP0n register match, the TOHn output level is inverted, the value of 8-bit timer counter Hn is cleared, and the INTTMHn signal is output. <3> When the values of 8-bit timer counter Hn and the CMP1n register match, the level of the TOHn output is returned. At this time, the 8-bit timer counter value is not cleared and the INTTMHn signal is not output. <4> Clearing the TMHEn bit to 0 during timer Hn operation makes the INTTMHn signal and TOHn output inactive. Remark n = 0, 1 226 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-12. Operation Timing in PWM Output Mode (2/4) (b) Operation when CMP0n = FFH, CMP1n = 00H Count clock 8-bit timer counter Hn 00H 01H FFH 00H 01H 02H FFH 00H 01H 02H CMP0n FFH CMP1n 00H FFH 00H TMHEn INTTMHn TOHn (TOLEVn = 0) (c) Operation when CMP0n = FFH, CMP1n = FEH Count clock 8-bit timer counter Hn 00H 01H FEH FFH 00H 01H FEH FFH 00H 01H CMP0n FFH CMP1n FEH FEH FFH 00H TMHEn INTTMHn TOHn (TOLEVn = 0) Remark n = 0, 1 User's Manual U16228EJ3V1UD 227 CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-12. Operation Timing in PWM Output Mode (3/4) (d) Operation when CMP0n = 01H, CMP1n = 00H Count clock 8-bit timer counter Hn 00H 01H 00H 01H 00H 00H 01H 00H 01H CMP0n 01H CMP1n 00H TMHEn INTTMHn TOHn (TOLEVn = 0) Remark 228 n = 0, 1 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-12. Operation Timing in PWM Output Mode (4/4) (e) Operation by changing CMP1n (CMP1n = 01H 03H, CMP0n = A5H) Count clock 8-bit timer counter Hn 00H 01H 02H A5H 00H 01H 02H 03H A5H 00H 01H 02H 03H A5H 00H A5H CMP0n 01H CMP1n 01H (03H) <2> 03H <2>' TMHEn INTTMHn TOHn (TOLEVn = 0) <1> <3> <4> <5> <6> <1> The count operation is enabled by setting TMHEn = 1. Start 8-bit timer counter Hn by masking one count clock to count up. At this time, the TOHn output remains inactive (when TOLEVn = 0). <2> The CMP1n register value can be changed during timer counter operation. This operation is asynchronous to the count clock. <3> When the values of 8-bit timer counter Hn and the CMP0n register match, the value of 8-bit timer counter Hn is cleared, the TOHn output becomes active, and the INTTMHn signal is output. <4> If the CMP1n register value is changed, the value is latched and not transferred to the register. When the values of 8-bit timer counter Hn and the CMP1n register before the change match, the value is transferred to the CMP1n register and the CMP1n register value is changed (<2>'). However, three count clocks or more are required from when the CMP1n register value is changed to when the value is transferred to the register. If a match signal is generated within three count clocks, the changed value cannot be transferred to the register. <5> When the values of 8-bit timer counter Hn and the CMP1n register after the change match, the TOHn output becomes inactive. 8-bit timer counter Hn is not cleared and the INTTMHn signal is not generated. <6> Clearing the TMHEn bit to 0 during timer Hn operation makes the INTTMHn signal and TOHn output inactive. Remark n = 0, 1 User's Manual U16228EJ3V1UD 229 CHAPTER 8 8-BIT TIMERS H0 AND H1 8.4.3 Carrier generator mode operation (8-bit timer H1 only) The carrier clock generated by 8-bit timer H1 is output in the cycle set by 8-bit timer/event counter 51. In carrier generator mode, the output of the 8-bit timer H1 carrier pulse is controlled by 8-bit timer/event counter 51, and the carrier pulse is output from the TOH1 output. (1) Carrier generation In carrier generator mode, 8-bit timer H compare register 01 (CMP01) generates a low-level width carrier pulse waveform and 8-bit timer H compare register 11 (CMP11) generates a high-level width carrier pulse waveform. Rewriting the CMP11 register during 8-bit timer H1 operation is possible but rewriting the CMP01 register is prohibited. (2) Carrier output control Carrier output is controlled by the interrupt request signal (INTTM51) of 8-bit timer/event counter 51 and the NRZB1 and RMC1 bits of the 8-bit timer H carrier control register (TMCYC1). The relationship between the outputs is shown below. 230 RMC1 Bit NRZB1 Bit 0 0 Output Low-level output 0 1 High-level output 1 0 Low-level output 1 1 Carrier pulse output User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 To control the carrier pulse output during a count operation, the NRZ1 and NRZB1 bits of the TMCYC1 register have a master and slave bit configuration. The NRZ1 bit is read-only but the NRZB1 bit can be read and written. The INTTM51 signal is synchronized with the 8-bit timer H1 count clock and output as the INTTM5H1 signal. The INTTM5H1 signal becomes the data transfer signal of the NRZ1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit. The timing for transfer from the NRZB1 bit to the NRZ1 bit is as shown below. Figure 8-13. Transfer Timing TMHE1 8-bit timer H1 count clock INTTM51 INTTM5H1 <1> NRZ1 0 1 0 <2> NRZB1 1 0 1 RMC1 <1> The INTTM51 signal is synchronized with the count clock of 8-bit timer H1 and is output as the INTTM5H1 signal. <2> The value of the NRZB1 bit is transferred to the NRZ1 bit at the second clock from the rising edge of the INTTM5H1 signal. Cautions 1. Do not rewrite the NRZB1 bit again until at least the second clock after it has been rewritten, or else the transfer from the NRZB1 bit to the NRZ1 bit is not guaranteed. 2. When 8-bit timer/event counter 51 is used in the carrier generator mode, an interrupt is generated at the timing of <1>. When 8-bit timer/event counter 51 is used in a mode other than the carrier generator mode, the timing of the interrupt generation differs. User's Manual U16228EJ3V1UD 231 CHAPTER 8 8-BIT TIMERS H0 AND H1 (3) Usage Outputs an arbitrary carrier clock from the TOH1 pin. <1> Set each register. Figure 8-14. Register Setting in Carrier Generator Mode (i) TMHMD1 Setting 8-bit timer H mode register 1 (TMHMD1) TMHE1 CKS12 CKS11 CKS10 0 0/1 0/1 0/1 TMMD11 TMMD10 TOLEV1 TOEN1 1 0/1 0 0/1 Timer output enabled Timer output level inversion setting Carrier generator mode selection Count clock (fCNT) selection Count operation stopped (ii) CMP01 register setting * Compare value (iii) CMP11 register setting * Compare value (iv) TMCYC1 register setting * RMC1 = 1 ... Remote control output enable bit * NRZB1 = 0/1 ... carrier output enable bit (v) TCL51 and TMC51 register setting * See 7.3 Registers Controlling 8-Bit Timer/Event Counters 50 and 51. <2> When TMHE1 = 1, 8-bit timer H1 starts counting. <3> When TCE51 of 8-bit timer mode control register 51 (TMC51) is set to 1, 8-bit timer/event counter 51 starts counting. <4> After the count operation is enabled, the first compare register to be compared is the CMP01 register. When the count value of 8-bit timer counter H1 and the CMP01 register value match, the INTTMH1 signal is generated, 8-bit timer counter H1 is cleared, and at the same time, the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. <5> When the count value of 8-bit timer counter H1 and the CMP11 register value match, the INTTMH1 signal is generated, 8-bit timer counter H1 is cleared, and at the same time, the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. <6> By performing procedures <4> and <5> repeatedly, a carrier clock is generated. <7> The INTTM51 signal is synchronized with count clock of 8-bit timer H1 and output as the INTTM5H1 signal. The INTTM5H1 signal becomes the data transfer signal for the NRZB1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit. <8> When the NRZ1 bit is high level, a carrier clock is output from the TOH1 pin. <9> By performing the procedures above, an arbitrary carrier clock is obtained. To stop the count operation, clear TMHE1 to 0. 232 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 If the setting value of the CMP01 register is N, the setting value of the CMP11 register is M, and the count clock frequency is fCNT, the carrier clock output cycle and duty are as follows. Carrier clock output cycle = (N + M + 2)/fCNT Duty = High-level width : Carrier clock output width = ( M + 1) : (N + M + 2) Cautions 1. Be sure to set the CMP11 register when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to the CMP11 register). 2. Set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51. (4) Timing chart The carrier output control timing is shown below. Cautions 1. Set the values of the CMP01 and CMP11 registers in a range of 01H to FFH. 2. In the carrier generator mode, three operating clocks (signal selected by CKS12 to CKS10 bits of TMHMD1 register) or more are required from when the CMP11 register value is changed to when the value is transferred to the register. 3. Be sure to set the RMC1 bit before the count operation is started. User's Manual U16228EJ3V1UD 233 CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-15. Carrier Generator Mode Operation Timing (1/3) (a) Operation when CMP01 = N, CMP11 = N 8-bit timer Hn count clock 8-bit timer counter Hn count value 00H N 00H N 00H N 00H CMPn0 N CMPn1 N N 00H N 00H N TMHEn INTTMHn <3> <4> <1> <2> Carrier clock 8-bit timer 5n count clock TM5n count value 00H 01H L 00H 01H L 00H 01H L 00H 01H L 00H 01H L CR5n TCE5n <5> INTTM5n INTTM5Hn NRZBn 0 1 0 1 0 <6> NRZn 0 1 0 1 0 Carrier clock TOHn <7> <1> When TMHE1 = 0 and TCE51 = 0, 8-bit timer counter H1 operation is stopped. <2> When TMHE1 = 1 is set, 8-bit timer counter H1 starts a count operation. At that time, the carrier clock is held at the inactive level. <3> When the count value of 8-bit timer counter H1 matches the CMP01 register value, the first INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. 8-bit timer counter H1 is cleared to 00H. <4> When the count value of 8-bit timer counter H1 matches the CMP11 register value, the INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. 8-bit timer counter H1 is cleared to 00H. By performing procedures <3> and <4> repeatedly, a carrier clock with duty fixed to 50% is generated. <5> When the INTTM51 signal is generated, it is synchronized with 8-bit timer H1 count clock and output as the INTTM5H1 signal. <6> The INTTM5H1 signal becomes the data transfer signal for the NRZB1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit. <7> When NRZ1 = 0 is set, the TOH1 output becomes low level. 234 User's Manual U16228EJ3V1UD CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-15. Carrier Generator Mode Operation Timing (2/3) (b) Operation when CMP01 = N, CMP11 = M 8-bit timer Hn count clock 8-bit timer counter Hn count value 00H N 00H 01H M 00H N 00H 01H CMPn0 N CMPn1 M M 00H N 00H TMHEn INTTMHn <3> <4> <1> <2> Carrier clock 8-bit timer 5n count clock TM5n count value 00H 01H L 00H 01H L 00H 01H L 00H 01H L 00H 01H L CR5n TCE5n <5> INTTM5n INTTM5Hn NRZBn NRZn 0 1 0 0 1 1 0 0 1 0 Carrier clock <6> <7> TOHn <1> When TMHE1 = 0 and TCE51 = 0, 8-bit timer counter H1 operation is stopped. <2> When TMHE1 = 1 is set, 8-bit timer counter H1 starts a count operation. At that time, the carrier clock is held at the inactive level. <3> When the count value of 8-bit timer counter H1 matches the CMP01 register value, the first INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. 8-bit timer counter H1 is cleared to 00H. <4> When the count value of 8-bit timer counter H1 matches the CMP11 register value, the INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. 8-bit timer counter H1 is cleared to 00H. By performing procedures <3> and <4> repeatedly, a carrier clock with duty fixed to other than 50% is generated. <5> When the INTTM51 signal is generated, it is synchronized with 8-bit timer H1 count clock and output as the INTTM5H1 signal. <6> A carrier signal is output at the first rising edge of the carrier clock if NRZ1 is set to 1. <7> When NRZ1 = 0, the TOH1 output is held at the high level and is not changed to low level while the carrier clock is high level (from <6> and <7>, the high-level width of the carrier clock waveform is guaranteed). User's Manual U16228EJ3V1UD 235 CHAPTER 8 8-BIT TIMERS H0 AND H1 Figure 8-15. Carrier Generator Mode Operation Timing (3/3) (c) Operation when CMP11 is changed 8-bit timer H1 count clock 8-bit timer counter H1 count value 00H 01H N 00H 01H M 00H N 00H 01H L 00H N CMP01 <3> M CMP11 <3>' M (L) L TMHE1 INTTMH1 <2> Carrier clock <4> <5> <1> <1> When TMHE1 = 1 is set, 8-bit timer H1 starts a count operation. At that time, the carrier clock is held at the inactive level. <2> When the count value of 8-bit timer counter H1 matches the CMP01 register value, 8-bit timer counter H1 is cleared and the INTTMH1 signal is output. <3> The CMP11 register can be rewritten during 8-bit timer H1 operation, however, the changed value (L) is latched. The CMP11 register is changed when the count value of 8-bit timer counter H1 and the CMP11 register value before the change (M) match (<3>'). <4> When the count value of 8-bit timer counter H1 and the CMP11 register value before the change (M) match, the INTTMH1 signal is output, the carrier signal is inverted, and 8-bit timer counter H1 is cleared to 00H. <5> The timing at which the count value of 8-bit timer counter H1 and the CMP11 register value match again is indicated by the value after the change (L). 236 User's Manual U16228EJ3V1UD CHAPTER 9 WATCH TIMER 9.1 Functions of Watch Timer The watch timer has the following functions. * Watch timer * Interval timer The watch timer and the interval timer can be used simultaneously. Figure 9-1 shows the watch timer block diagram. fX/27 11-bit prescaler fW fWX 5-bit counter fWX/24 fWX/25 INTWT Clear fW/24 fW/25 fW/26 fW/27 fW/28 fW/210 fW/211 fW/29 Selector fXT Selector Clear Selector Selector Figure 9-1. Block Diagram of Watch Timer WTM7 WTM6 WTM5 INTWTI WTM4 WTM3 WTM2 WTM1 WTM0 Watch timer operation mode register (WTM) Internal bus Remark fX: X1 input clock oscillation frequency fXT: Subsystem clock oscillation frequency fW: Watch timer clock frequency fWX: fW or fW/29 User's Manual U16228EJ3V1UD 237 CHAPTER 9 WATCH TIMER (1) Watch timer When the X1 input clock or subsystem clock is used, interrupt requests (INTWT) are generated at preset intervals. Table 9-1. Watch Timer Interrupt Time Interrupt Time When Operated at fXT = 32.768 kHz When Operated at fX = 10 MHz 4 488 s 205 s 5 977 s 410 s 13 0.25 s 0.105 s 14 0.5 s 0.210 s 2 /fW 2 /fW 2 /fW 2 /fW Remark fX: X1 input clock oscillation frequency fXT: Subsystem clock oscillation frequency fW: Watch timer clock frequency (2) Interval timer Interrupt requests (INTWTI) are generated at preset time intervals. Table 9-2. Interval Timer Interval Time Interval Time When Operated at fXT = 32.768 kHz 4 488 s 5 2 /fW 205 s 977 s 410 s 6 1.95 ms 820 s 7 3.91 ms 1.64 ms 8 7.81 ms 3.28 ms 9 15.6 ms 6.55 ms 10 31.3 ms 13.1 ms 11 62.5 ms 26.2 ms 2 /fW 2 /fW 2 /fW 2 /fW 2 /fW 2 /fW 2 /fW Remark fX: X1 input clock oscillation frequency fXT: Subsystem clock oscillation frequency fW: Watch timer clock frequency 238 When Operated at fX = 10 MHz User's Manual U16228EJ3V1UD CHAPTER 9 WATCH TIMER 9.2 Configuration of Watch Timer The watch timer includes the following hardware. Table 9-3. Watch Timer Configuration Item Configuration Counter 5 bits x 1 Prescaler 11 bits x 1 Control register Watch timer operation mode register (WTM) 9.3 Register Controlling Watch Timer The watch timer is controlled by the watch timer operation mode register (WTM). * Watch timer operation mode register (WTM) This register sets the watch timer count clock, enables/disables operation, prescaler interval time, and 5-bit counter operation control. WTM is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears WTM to 00H. User's Manual U16228EJ3V1UD 239 CHAPTER 9 WATCH TIMER Figure 9-2. Format of Watch Timer Operation Mode Register (WTM) Address: FF6FH Symbol WTM After reset: 00H R/W 7 6 5 4 3 2 <1> <0> WTM7 WTM6 WTM5 WTM4 WTM3 WTM2 WTM1 WTM0 WTM7 Watch timer count clock selection 7 0 fX/2 (78.125 kHz) 1 fXT (32.768 kHz) WTM6 WTM5 WTM4 Prescaler interval time selection 4 0 0 0 2 /fW 0 0 1 2 /fW 0 1 0 2 /fW 0 1 1 2 /fW 1 0 0 2 /fW 1 0 1 2 /fW 1 1 0 2 /fW 1 1 1 2 /fW WTM3 WTM2 5 6 7 8 9 10 11 Interrupt time selection 14 0 0 2 /fW 0 1 2 /fW 1 0 2 /fW 1 1 2 /fW 13 5 4 WTM1 5-bit counter operation control 0 Clear after operation stop 1 Start WTM0 Caution Watch timer operation enable 0 Operation stop (clear both prescaler and timer) 1 Operation enable Do not change the count clock and interval time (by setting bits 4 to 7 (WTM4 to WTM7) of WTM) during watch timer operation. Remarks 1. fW: Watch timer clock frequency (fX/27 or fXT) 2. fX: X1 input clock oscillation frequency 3. fXT: Subsystem clock oscillation frequency 4. Figures in parentheses apply to operation with fX = 10 MHz, fXT = 32.768 kHz. 240 User's Manual U16228EJ3V1UD CHAPTER 9 WATCH TIMER 9.4 Watch Timer Operations 9.4.1 Watch timer operation The watch timer generates an interrupt request (INTWT) at a specific time interval by using the X1 input clock or subsystem clock. When bit 0 (WTM0) and bit 1 (WTM1) of the watch timer operation mode register (WTM) are set to 1, the count operation starts. When these bits are set to 0, the 5-bit counter is cleared and the count operation stops. When the interval timer is simultaneously operated, zero-second start can be achieved only for the watch timer by setting WTM1 to 0. In this case, however, the 11-bit prescaler is not cleared. Therefore, an error up to 29 x 1/fW seconds occurs in the first overflow (INTWT) after zero-second start. The interrupt request is generated at the following time intervals. Table 9-4. Watch Timer Interrupt Time WTM3 0 WTM2 0 Interrupt Time Selection 0.5 s 0.210 s 0.25 s 0.105 s 5 977 s 410 s 4 488 s 205 s 1 2 /fW 0 2 /fW Remark (WTM7 = 0) 13 2 /fW 1 1 When Operated at fX = 10 MHz (WTM7 = 1) 14 0 1 When Operated at fXT = 32.768 kHz 2 /fW fX: X1 input clock oscillation frequency fXT: Subsystem clock oscillation frequency fW: Watch timer clock frequency User's Manual U16228EJ3V1UD 241 CHAPTER 9 WATCH TIMER 9.4.2 Interval timer operation The watch timer operates as interval timer which generates interrupt requests (INTWTI) repeatedly at an interval of the preset count value. The interval time can be selected with bits 4 to 6 (WTM4 to WTM6) of the watch timer operation mode register (WTM). When bit 0 (WTM0) of the WTM is set to 1, the count operation starts. When this bit is set to 0, the count operation stops. Table 9-5. Interval Timer Interval Time WTM6 WTM5 0 WTM4 0 0 0 0 0 1 1 0 0 1 1 Interval Time 488 s 205 s 5 977 s 410 s 6 1.95 ms 820 s 7 3.91 ms 1.64 ms 8 7.81 ms 3.28 ms 9 15.6 ms 6.55 ms 10 31.3 ms 13.1 ms 11 62.5 ms 26.2 ms 2 /fW 2 /fW 2 /fW 0 0 2 /fW 1 0 1 2 /fW 1 1 0 1 Remark 1 When Operated at fX = 10 MHz (WTM7 = 0) 4 2 /fW 1 1 When Operated at fXT = 32.768 kHz (WTM7 = 1) 2 /fW 2 /fW fX: X1 input clock oscillation frequency fXT: Subsystem clock oscillation frequency fW: Watch timer clock frequency Figure 9-3. Operation Timing of Watch Timer/Interval Timer 5-bit counter 0H Overflow Start Overflow Count clock Watch timer interrupt INTWT Interrupt time of watch timer (0.5 s) Interrupt time of watch timer (0.5 s) Interval timer interrupt INTWTI Interval time (T) T nxT Remark nxT fW: Watch timer clock frequency n: The number of times of interval timer operations Figures in parentheses are for operation with fW = 32.768 kHz (WTM7 = 1, WTM3, WTM2 = 0, 0) 242 User's Manual U16228EJ3V1UD CHAPTER 9 WATCH TIMER 9.5 Cautions for Watch Timer When operation of the watch timer and 5-bit counter is enabled by the watch timer mode control register (WTM) (by setting bits 0 (WTM0) and 1 (WTM1) of WTM to 1), the interval until the first interrupt request (INTWT) is generated after the register is set does not exactly match the specification made with bits 2 and 3 (WTM2 and WTM3) of WTM. Subsequently, however, the INTWT signal is generated at the specified intervals. Figure 9-4. Example of Generation of Watch Timer Interrupt Request (INTWT) (When Interrupt Period = 0.5 s) It takes a maximum of 0.515625 seconds for the first INTWT to be generated (29 x 1/32768 = 0.015625 s longer). INTWT is then generated every 0.5 seconds. WTM0, WTM1 0.515625 s 0.5 s 0.5 s INTWT User's Manual U16228EJ3V1UD 243 CHAPTER 10 WATCHDOG TIMER 10.1 Functions of Watchdog Timer The watchdog timer is used to detect an inadvertent program loop. If a program loop is detected, an internal reset signal is generated. When a reset occurs due to the watchdog timer, bit 4 (WDTRF) of the reset control flag register (RESF) is set to 1. For details of RESF, refer to CHAPTER 20 RESET FUNCTION. Table 10-1. Loop Detection Time of Watchdog Timer Loop Detection Time During Internal Oscillation Clock Operation During X1 Input Clock Operation 11 2 /fXP (819.2 s) 12 2 /fXP (1.64 ms) 13 2 /fXP (3.28 ms) 14 2 /fXP (6.55 ms) 15 2 /fXP (13.11 ms) 16 2 /fXP (26.21 ms) 17 2 /fXP (52.43 ms) 18 2 /fXP (104.86 ms) 2 /fR (4.27 ms) 2 /fR (8.53 ms) 2 /fR (17.07 ms) 2 /fR (34.13 ms) 2 /fR (68.27 ms) 2 /fR (136.53 ms) 2 /fR (273.07 ms) 2 /fR (546.13 ms) 13 14 15 16 17 18 19 20 Remarks 1. fR: Internal oscillation clock frequency 2. fXP: X1 input clock oscillation frequency 3. Figures in parentheses apply to operation at fR = 480 kHz (MAX.) (standard products, (A) grade products), fXP = 10 MHz. The operation mode of the watchdog timer (WDT) is switched according to the mask option setting of the internal oscillator as shown in Table 10-2. 244 User's Manual U16228EJ3V1UD CHAPTER 10 WATCHDOG TIMER Table 10-2. Mask Option Setting and Watchdog Timer Operation Mode Mask Option Internal Oscillator Cannot Be Stopped Watchdog timer clock Fixed to fR Internal Oscillator Can Be Stopped by Software * Selectable by software (fXP, fR or stopped) Note 1 . * When reset is released: fR source Operation after reset Operation starts with the maximum interval 18 Operation mode selection Operation starts with maximum interval 18 (2 /fR). (2 /fR). The interval can be changed only once. The clock selection/interval can be changed only once. Features The watchdog timer cannot be stopped. The watchdog timer can be stopped in standby mode Notes 1. Note 2 . As long as power is being supplied, the internal oscillator cannot be stopped (except in the reset period). 2. The conditions under which clock supply to the watchdog timer is stopped differ depending on the clock source of the watchdog timer. <1> If the clock source is fXP, clock supply to the watchdog timer is stopped under the following conditions. * When fXP is stopped * In HALT/STOP mode * During oscillation stabilization time <2> If the clock source is fR, clock supply to the watchdog timer is stopped under the following conditions. * If the CPU clock is fXP and if fR is stopped by software before execution of the STOP instruction * In HALT/STOP mode Remarks 1. fR: Internal oscillation clock frequency 2. fXP: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD 245 CHAPTER 10 WATCHDOG TIMER 10.2 Configuration of Watchdog Timer The watchdog timer includes following hardware. Table 10-3. Configuration of Watchdog Timer Item Configuration Control registers Watchdog timer mode register (WDTM) Watchdog timer enable register (WDTE) Figure 10-1. Block Diagram of Watchdog Timer fR/22 4 fXP/2 211/fR to 218/fR Clock input controller 16-bit counter 2 Watchdog timer enable register (WDTE) Selector or 213/fXP to 220/fXP 1 1 WDCS4 WDCS3 WDCS2 WDCS1 WDCS0 Watchdog timer mode register (WDTM) Internal bus 246 Internal reset signal 3 Clear 0 Output controller User's Manual U16228EJ3V1UD Mask option (to set "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software") CHAPTER 10 WATCHDOG TIMER 10.3 Registers Controlling Watchdog Timer The watchdog timer is controlled by the following two registers. * Watchdog timer mode register (WDTM) * Watchdog timer enable register (WDTE) (1) Watchdog timer mode register (WDTM) This register sets the overflow time and operation clock of the watchdog timer. This register can be set by an 8-bit memory manipulation instruction and can be read many times, but can be written only once after reset is released. RESET input sets this register to 67H. Figure 10-2. Format of Watchdog Timer Mode Register (WDTM) Address: FF98H After reset: 67H R/W Symbol 7 6 5 4 3 2 1 0 WDTM 0 1 1 WDCS4 WDCS3 WDCS2 WDCS1 WDCS0 WDCS4 Note 1 WDCS3 Note 1 Operation clock selection 0 0 Internal oscillation clock (fR) 0 1 X1 input clock (fXP) 1 x Watchdog timer operation stopped WDCS2 Note 2 WDCS1 Note 2 WDCS0 Note 2 Overflow time setting During internal oscillation clock During X1 input clock operation operation 11 2 /fXP (819.2 s) 12 2 /fXP (1.64 ms) 13 2 /fXP (3.28 ms) 14 2 /fXP (6.55 ms) 15 2 /fXP (13.11 ms) 16 2 /fXP (26.21 ms) 17 2 /fXP (52.43 ms) 18 2 /fXP (104.86 ms) 0 0 0 2 /fR (4.27 ms) 0 0 1 2 /fR (8.53 ms) 0 1 0 2 /fR (17.07 ms) 0 1 1 2 /fR (34.13 ms) 1 0 0 2 /fR (68.27 ms) 1 0 1 2 /fR (136.53 ms) 1 1 0 2 /fR (273.07 ms) 1 1 1 2 /fR (546.13 ms) Notes 1. 13 14 15 16 17 18 19 20 If "Internal oscillator cannot be stopped" is specified by a mask option, this cannot be set. The internal oscillation clock will be selected no matter what value is written. 2. Reset is released at the maximum cycle (WDCS2, 1, 0 = 1, 1, 1). User's Manual U16228EJ3V1UD 247 CHAPTER 10 WATCHDOG TIMER Cautions 1. If data is written to WDTM, a wait cycle is generated. Do not write data to WDTM when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. 2. Set bits 7, 6, and 5 to 0, 1, and 1, respectively (when "Internal oscillator cannot be stopped" is selected by a mask option, other values are ignored). 3. After reset is released, WDTM can be written only once by an 8-bit memory manipulation instruction. If writing is attempted a second time, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation. 4. WDTM cannot be set by a 1-bit memory manipulation instruction. 5. If "Internal oscillator can be stopped by software" is selected by the mask option and the watchdog timer is stopped by setting WDCS4 to 1, the watchdog timer does not resume operation even if WDCS4 is cleared to 0. In addition, the internal reset signal is not generated. Remarks 1. fR: Internal oscillation clock frequency 2. fXP: X1 input clock oscillation frequency 3. x: Don't care 4. Figures in parentheses apply to operation at fR = 480 kHz (MAX.) (standard products, (A) grade products), fXP = 10 MHz. 248 User's Manual U16228EJ3V1UD CHAPTER 10 WATCHDOG TIMER (2) Watchdog timer enable register (WDTE) Writing ACH to WDTE clears the watchdog timer counter and starts counting again. This register can be set by an 8-bit memory manipulation instruction. RESET input sets this register to 9AH. Figure 10-3. Format of Watchdog Timer Enable Register (WDTE) Address: FF99H After reset: 9AH 7 Symbol R/W 6 5 4 3 2 1 0 WDTE Cautions 1. If a value other than ACH is written to WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation. 2. If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation. 3. The value read from WDTE is 9AH (this differs from the written value (ACH)). The relationship between the watchdog timer operation and the internal reset signal generated by the watchdog timer is shown below. Table 10-4. Relationship Between Watchdog Timer Operation and Internal Reset Signal Generated by Watchdog Timer Watchdog Timer Operation Internal Reset Signal Generation Cause "Internal Oscillator "Internal Oscillator Can Be Stopped by Software" Is Selected by Mask Option Cannot Be Stopped" Is Watchdog Timer Is Selected by Mask Operating Watchdog Timer Stopped WDCS4 Is Set to 1 Option Source Clock to Watchdog Timer Is (Watchdog Timer Is Stopped Always Operating) - - Watchdog timer Internal reset signal is Internal reset signal is overflows generated. generated. Write to WDTM for the Internal reset signal is Internal reset signal is Internal reset signal is Internal reset signal is second time generated. generated. not generated and the generated when the watchdog timer does source clock to the not resume operation. watchdog timer resumes operation. Write other than "ACH" Internal reset signal is Internal reset signal is Internal reset signal is Internal reset signal is to WDTE generated. generated. not generated. generated when the Access WDTE by 1-bit source clock to the memory manipulation watchdog timer instruction resumes operation. User's Manual U16228EJ3V1UD 249 CHAPTER 10 WATCHDOG TIMER 10.4 Operation of Watchdog Timer 10.4.1 Watchdog timer operation when "Internal oscillator cannot be stopped" is selected by mask option The operation clock of watchdog timer is fixed to the internal oscillation clock. After reset is released, operation is started at the maximum cycle (bits 2, 1, and 0 (WDCS2, WDCS1, WDCS0) of the watchdog timer mode register (WDTM) = 1, 1, 1). The watchdog timer operation cannot be stopped. The following shows the watchdog timer operation after reset release. 1. The status after reset release is as follows. * Operation clock: Internal oscillation clock * Cycle: 218/fR (546.13 ms: At operation with fR = 480 kHz (MAX.)) * Counting starts 2. The following should be set in the watchdog timer mode register (WDTM) by an 8-bit memory manipulation instructionNotes 1, 2. * Cycle: Set using bits 2 to 0 (WDCS2 to WDCS0) 3. After the above procedures are executed, writing ACH to WDTE clears the count to 0, enabling recounting. Notes 1. The operation clock (internal oscillation clock) cannot be changed. If any value is written to bits 3 and 4 (WDCS3, WDCS4) of WDTM, it is ignored. 2. As soon as WDTM is written, the counter of the watchdog timer is cleared. Caution In this mode, operation of the watchdog timer absolutely cannot be stopped even during STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the internal oscillation clock can be selected as the count source, so clear the watchdog timer using the interrupt request of TMH1 before the watchdog timer overflows after STOP instruction execution. If this processing is not performed, an internal reset signal is generated when the watchdog timer overflows after STOP instruction execution. 250 User's Manual U16228EJ3V1UD CHAPTER 10 WATCHDOG TIMER 10.4.2 Watchdog timer operation when "Internal oscillator can be stopped by software" is selected by mask option The operation clock of the watchdog timer can be selected as either the internal oscillation clock or the X1 input clock. After reset is released, operation is started at the maximum cycle (bits 2, 1, and 0 (WDCS2, WDCS1, WDCS0) of the watchdog timer mode register (WDTM) = 1, 1, 1). The following shows the watchdog timer operation after reset release. 1. The status after reset release is as follows. * Operation clock: Internal oscillation clock * Cycle: 218/fR (546.13 ms: At operation with fR = 480 kHz (MAX.)) * Counting starts 2. The following should be set in the watchdog timer mode register (WDTM) by an 8-bit memory manipulation instructionNotes 1, 2, 3. * Operation clock: Any of the following can be selected using bits 3 and 4 (WDCS3 and WDCS4). Internal oscillation clock (fR) X1 input clock (fXP) Watchdog timer operation stopped * Cycle: Set using bits 2 to 0 (WDCS2 to WDCS0) 3. After the above procedures are executed, writing ACH to WDTE clears the count to 0, enabling recounting. Notes 1. 2. 3. As soon as WDTM is written, the counter of the watchdog timer is cleared. Set bits 7, 6, and 5 to 0, 1, 1, respectively. Do not set the other values. If the watchdog timer is stopped by setting WDCS4 and WDCS3 to 1 and x, respectively, an internal reset signal is not generated even if the following processing is performed. * WDTM is written a second time. * A 1-bit memory manipulation instruction is executed to WDTE. * A value other than ACH is written to WDTE. Caution In this mode, watchdog timer operation is stopped during HALT/STOP instruction execution. After HALT/STOP mode is released, counting is started again using the operation clock of the watchdog timer set before HALT/STOP instruction execution by WDTM. At this time, the counter is not cleared to 0 but holds its value. For the watchdog timer operation during STOP mode and HALT mode in each status, refer to 10.4.3 Watchdog timer operation in STOP mode and 10.4.4 Watchdog timer operation in HALT mode. User's Manual U16228EJ3V1UD 251 CHAPTER 10 WATCHDOG TIMER 10.4.3 Watchdog timer operation in STOP mode (when "Internal oscillator can be stopped by software" is selected by mask option) The watchdog timer stops counting during STOP instruction execution regardless of whether the X1 input clock or internal oscillation clock is being used. (1) When the CPU clock and the watchdog timer operation clock are the X1 input clock (fXP) when the STOP instruction is executed When STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting stops for the oscillation stabilization time set by the oscillation stabilization time select register (OSTS) and then counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value. Figure 10-4. Operation in STOP Mode (CPU Clock and WDT Operation Clock: X1 Input Clock) CPU operation Normal operation Oscillation stabilization time STOP Normal operation fXP Oscillation stopped Oscillation stabilization time (set by OSTS register) fR Watchdog timer Operating Operation stopped Operating (2) When the CPU clock is the X1 input clock (fXP) and the watchdog timer operation clock is the internal oscillation clock (fR) when the STOP instruction is executed When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value. Figure 10-5. Operation in STOP Mode (CPU Clock: X1 Input Clock, WDT Operation Clock: Internal Oscillation Clock) CPU operation Normal operation Oscillation stabilization time STOP fXP Oscillation stabilization time (set by OSTS register) Oscillation stopped fR Watchdog timer 252 Operating Operation stopped Operating User's Manual U16228EJ3V1UD Normal operation CHAPTER 10 WATCHDOG TIMER (3) When the CPU clock is the internal oscillation clock (fR) and the watchdog timer operation clock is the X1 input clock (fXP) when the STOP instruction is executed When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is stopped until the timing of <1> or <2>, whichever is earlier, and then counting is started using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value. <1> The oscillation stabilization time set by the oscillation stabilization time select register (OSTS) elapses. <2> The CPU clock is switched to the X1 input clock (fXP). Figure 10-6. Operation in STOP Mode (CPU Clock: Internal Oscillation Clock, WDT Operation Clock: X1 Input Clock) <1> Timing when counting is started after the oscillation stabilization time set by the oscillation stabilization time select register (OSTS) has elapsed Normal operation (internal CPU operation oscillation clock) Clock supply stopped STOP Normal operation (internal oscillation clock) fXP Oscillation stopped Oscillation stabilization time (set by OSTS register) fR 17 clocks Watchdog timer Operating Operation stopped Operating <2> Timing when counting is started after the CPU clock is switched to the X1 input clock (fXP) Normal operation (internal oscillation clock) Normal operation (internal CPU operation oscillation clock) CPU clock fR fXPNote Clock supply stopped STOP Normal operation (X1 input clock) fXP Oscillation stopped Oscillation stabilization time (set by OSTS register) fR 17 clocks Watchdog timer Operating Operation stopped Operating Note Confirm the oscillation stabilization time of fXP using the oscillation stabilization time counter status register (OSTC). User's Manual U16228EJ3V1UD 253 CHAPTER 10 WATCHDOG TIMER (4) When CPU clock and watchdog timer operation clock are the internal oscillation clocks (fR) during STOP instruction execution When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value. Figure 10-7. Operation in STOP Mode (CPU Clock and WDT Operation Clock: Internal Oscillation Clock) Normal operation (internal CPU operation oscillation clock) Clock supply stopped STOP Normal operation (internal oscillation clock) fXP Oscillation stopped Oscillation stabilization time (set by OSTS register) fR 17 clocks Watchdog timer Operating Operation stopped Operating 10.4.4 Watchdog timer operation in HALT mode (when "Internal oscillator can be stopped by software" is selected by mask option) The watchdog timer stops counting during HALT instruction execution regardless of whether the CPU clock is the X1 input clock (fXP), internal oscillation clock (fR), or subsystem clock (fXT), or whether the operation clock of the watchdog timer is the X1 input clock (fXP) or internal oscillation clock (fR). After HALT mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value. Figure 10-8. Operation in HALT Mode CPU operation Normal operation Normal operation HALT fXP fR fXT Watchdog timer Operating Operation stopped 254 User's Manual U16228EJ3V1UD Operating CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER 11.1 Functions of Clock Output/Buzzer Output Controller The clock output controller is intended for carrier output during remote controlled transmission and clock output for supply to peripheral LSIs. The clock selected with the clock output selection register (CKS) is output. In addition, the buzzer output is intended for square-wave output of buzzer frequency selected with CKS. Figure 11-1 shows the block diagram of clock output/buzzer output controller. Figure 11-1. Block Diagram of Clock Output/Buzzer Output Controller fX 8 4 fX/210 to fX/213 Selector Prescaler BUZ/BUSY0/ INTP7/P141 Output latch (P141) BZOE fXT BCS0, BCS1 Selector fX to fX/27 Clock controller CLOE BZOE BCS1 BCS0 CLOE CCS3 CCS2 PM141 CCS1 PCL/INTP6/P140 Output latch (P140) PM140 CCS0 Clock output selection register (CKS) Internal bus User's Manual U16228EJ3V1UD 255 CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER 11.2 Configuration of Clock Output/Buzzer Output Controller The clock output/buzzer output controller includes the following hardware. Table 11-1. Clock Output/Buzzer Output Controller Configuration Item Control registers Configuration Clock output selection register (CKS) Port mode register 14 (PM14) Port register 14 (P14) 11.3 Register Controlling Clock Output/Buzzer Output Controller The following two registers are used to control the clock output/buzzer output controller. * Clock output selection register (CKS) * Port mode register 14 (PM14) (1) Clock output selection register (CKS) This register sets output enable/disable for clock output (PCL) and for the buzzer frequency output (BUZ), and sets the output clock. CKS is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CKS to 00H. 256 User's Manual U16228EJ3V1UD CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER Figure 11-2. Format of Clock Output Selection Register (CKS) Address: FF40H Symbol CKS After reset: 00H R/W <7> 6 5 <4> 3 2 1 0 BZOE BCS1 BCS0 CLOE CCS3 CCS2 CCS1 CCS0 BZOE BUZ output enable/disable specification 0 Clock division circuit operation stopped. BUZ fixed to low level. 1 Clock division circuit operation enabled. BUZ output enabled. BCS1 BCS0 BUZ output clock selection 10 0 0 fX/2 (9.77 kHz) 0 1 fX/2 (4.88 kHz) 1 0 fX/2 (2.44 kHz) 1 1 fX/2 (1.22 kHz) 11 12 13 CLOE PCL output enable/disable specification 0 Clock division circuit operation stopped. PCL fixed to low level. 1 Clock division circuit operation enabled. PCL output enabled. Note CCS3 CCS2 CCS1 CCS0 0 0 0 0 fX (10 MHz) 0 0 0 1 fX/2 (5 MHz) 0 0 1 0 fX/2 (2.5 MHz) 0 0 1 1 fX/2 (1.25 MHz) 0 1 0 0 fX/2 (625 kHz) 0 1 0 1 fX/2 (312.5 kHz) 0 1 1 0 fX/2 (156.25 kHz) 0 1 1 1 fX/2 (78.125 kHz) 0 0 0 fXT (32.768 kHz) 1 Other than above PCL output clock selection 2 3 4 5 6 7 Setting prohibited Note Set the PCL output clock so that the following condition is satisfied. * PCL output clock 10 MHz Remarks 1. fX: X1 input clock oscillation frequency 2. fXT: Subsystem clock oscillation frequency 3. Figures in parentheses are for operation with fX = 10 MHz or fXT = 32.768 kHz. User's Manual U16228EJ3V1UD 257 CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER (2) Port mode register 14 (PM14) This register sets port 14 input/output in 1-bit units. When using the P140/INTP6/PCL pin for clock output and the P141/INTP7/BUZ pin for buzzer output, set PM140, PM141 and the output latch of P140, P141 to 0. PM14 is set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets PM14 to FFH. Figure 11-3. Format of Port Mode Register 14 (PM14) Address: FF2EH After reset: FFH R/W Symbol 7 6 5 4 3 2 1 0 PM14 1 1 1 1 1 1 PM141 PM140 PM14n P14n pin I/O mode selection (n = 0, 1) 0 Output mode (output buffer ON) 1 Input mode (output buffer OFF) 11.4 Clock Output/Buzzer Output Controller Operations 11.4.1 Clock output operation The clock pulse is output as the following procedure. <1> Select the clock pulse output frequency with bits 0 to 3 (CCS0 to CCS3) of the clock output selection register (CKS) (clock pulse output in disabled status). <2> Set bit 4 (CLOE) of CKS to 1 to enable clock output. Remark The clock output controller is designed not to output pulses with a small width during output enable/disable switching of the clock output. As shown in Figure 11-4, be sure to start output from the low period of the clock (marked with * in the figure). When stopping output, do so after securing high level of the clock. Figure 11-4. Remote Control Output Application Example CLOE * * Clock output 11.4.2 Operation as buzzer output The buzzer frequency is output as the following procedure. <1> Select the buzzer output frequency with bits 5 and 6 (BCS0, BCS1) of the clock output selection register (CKS) (buzzer output in disabled status). <2> Set bit 7 (BZOE) of CKS to 1 to enable buzzer output. 258 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER 12.1 Functions of A/D Converter The A/D converter converts an analog input signal into a digital value, and consists of up to eight channels (ANI0 to ANI7) with a resolution of 10 bits. The A/D converter has the following two functions. (1) 10-bit resolution A/D conversion 10-bit resolution A/D conversion is carried out repeatedly for one channel selected from analog inputs ANI0 to ANI7. Each time an A/D conversion operation ends, an interrupt request (INTAD) is generated. (2) Power-fail detection function This function is used to detect a voltage drop in a battery. The A/D conversion result (ADCR register value) and power-fail comparison threshold register (PFT) value are compared. INTAD is generated only when a comparative condition has been matched. Figure 12-1. Block Diagram of A/D Converter AVREF ADCS bit ANI0/P20 ANI1/P21 ANI2/P22 ANI3/P23 ANI4/P24 ANI5/P25 ANI6/P26 ANI7/P27 Sample & hold circuit Tap selector Selector Voltage comparator AVSS Successive approximation register (SAR) AVSS INTAD Controller Comparator A/D conversion result register (ADCR) 3 ADS2 ADS1 Analog input channel specification register (ADS) ADS0 ADCS FR2 FR1 FR0 ADCE Power-fail comparison threshold register (PFT) PFEN PFCM Power-fail comparison mode register (PFM) A/D converter mode register (ADM) Internal bus User's Manual U16228EJ3V1UD 259 CHAPTER 12 A/D CONVERTER 12.2 Configuration of A/D Converter The A/D converter includes the following hardware. Table 12-1. Registers of A/D Converter Used on Software Item Configuration A/D conversion result register (ADCR) Registers A/D converter mode register (ADM) Analog input channel specification register (ADS) Power-fail comparison mode register (PFM) Power-fail comparison threshold register (PFT) (1) ANI0 to ANI7 pins These are the analog input pins of the 8-channel A/D converter. They input analog signals to be converted into digital signals. Pins other than the one selected as the analog input pin by the analog input channel specification register (ADS) can be used as input port pins. (2) Sample & hold circuit The sample & hold circuit samples the input signal of the analog input pin selected by the selector when A/D conversion is started, and holds the sampled analog input voltage value during A/D conversion. (3) Series resistor string The series resistor string is connected between AVREF and AVSS, and generates a voltage to be compared with the analog input signal. Figure 12-2. Circuit Configuration of Series Resistor String AVREF ADCS P-ch Series resistor string AVSS (4) Voltage comparator The voltage comparator compares the sampled analog input voltage and the output voltage of the series resistor string. (5) Successive approximation register (SAR) This register compares the sampled analog voltage and the voltage of the series resistor string, and converts the result, starting from the most significant bit (MSB). When the voltage value is converted into a digital value down to the least significant bit (LSB) (end of A/D conversion), the contents of the SAR register are transferred to the A/D conversion result register (ADCR). 260 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER (6) A/D conversion result register (ADCR) The result of A/D conversion is loaded from the successive approximation register (SAR) to this register each time A/D conversion is completed, and the ADCR register holds the result of A/D conversion in its higher 10 bits (the lower 6 bits are fixed to 0). (7) Controller When A/D conversion has been completed or when the power-fail detection function is used, this controller compares the result of A/D conversion (value of the ADCR register) and the value of the power-fail comparison threshold register (PFT). It generates the interrupt INTAD only if a specified comparison condition is satisfied as a result. (8) AVREF pin This pin inputs an analog power/reference voltage to the A/D converter. Always use this pin at the same potential as that of the VDD pin even when the A/D converter is not used. The signal input to ANI0 to ANI7 is converted into a digital signal, based on the voltage applied across AVREF and AVSS. (9) AVSS pin This is the ground potential pin of the A/D converter. Always use this pin at the same potential as that of the VSS pin even when the A/D converter is not used. (10) A/D converter mode register (ADM) This register is used to set the conversion time of the analog input signal to be converted, and to start or stop the conversion operation. (11) Analog input channel specification register (ADS) This register is used to specify the port that inputs the analog voltage to be converted into a digital signal. (12) Power-fail comparison mode register (PFM) This register is used to set the power-fail monitor mode. (13) Power-fail comparison threshold register (PFT) This register is used to set the threshold value that is to be compared with the value of the A/D conversion result register (ADCR). User's Manual U16228EJ3V1UD 261 CHAPTER 12 A/D CONVERTER 12.3 Registers Used in A/D Converter The A/D converter uses the following five registers. * A/D converter mode register (ADM) * Analog input channel specification register (ADS) * A/D conversion result register (ADCR) * Power-fail comparison mode register (PFM) * Power-fail comparison threshold register (PFT) (1) A/D converter mode register (ADM) This register sets the conversion time for analog input to be A/D converted, and starts/stops conversion. ADM can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 12-3. Format of A/D Converter Mode Register (ADM) Address: FF28H Symbol ADM After reset: 00H R/W <7> 6 5 4 3 2 1 <0> ADCS 0 FR2 FR1 FR0 0 0 ADCE ADCS A/D conversion operation control 0 Stops conversion operation 1 Enables conversion operation FR2 FR1 Conversion time selectionNote 1 FR0 fX = 2 MHz fX = 8.38 MHz fX = 10 MHz 0 0 0 288/fX 144 s 34.3 s 28.8 s 0 0 1 240/fX 120 s 28.6 s 24.0 s 0 1 0 192/fX 96 s 22.9 s 19.2 s 1 0 0 144/fX 72 s 17.2 s 14.4 s 60 s 14.3 s 12.0 s 48 s 11.5 s 9.6 s 1 0 1 120/fX 1 1 0 96/fX Other than above ADCE 262 Setting prohibited Boost reference voltage generator operation controlNote 2 0 Stops operation of reference voltage generator 1 Enables operation of reference voltage generator User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER Notes 1. 2. Set so that the A/D conversion time is as follows. * Standard products, (A) grade products: 14 s or longer but less than 100 s * (A1) grade products: 14 s or longer but less than 60 s * (A2) grade products: 16 s or longer but less than 48 s A booster circuit is incorporated to realize low-voltage operation. The operation of the circuit that generates the reference voltage for boosting is controlled by ADCE, and it takes 14 s from operation start to operation stabilization. Therefore, when ADCS is set to 1 after 14 s or more has elapsed from the time ADCE is set to 1, the conversion result at that time has priority over the first conversion result. Table 12-2. Settings of ADCS and ADCE ADCS ADCE A/D Conversion Operation 0 0 Stop status (DC power consumption path does not exist) 0 1 Conversion waiting mode (only reference voltage generator consumes power) 1 0 Conversion mode (reference voltage generator operation stopped 1 1 Conversion mode (reference voltage generator operates) Note ) Note Data of first conversion cannot be used. Figure 12-4. Timing Chart When Boost Reference Voltage Generator Is Used Boost reference voltage generator: operating ADCE Boost reference voltage Conversion operation Conversion waiting Conversion operation Conversion stopped ADCS Note Note The time from the rising of the ADCE bit to the falling of the ADCS bit must be 14 s or longer to stabilize the reference voltage. Cautions 1. A/D conversion must be stopped before rewriting bits FR0 to FR2 to values other than the identical data. 2. For the sampling time of the A/D converter and the A/D conversion start delay time, see (11) in 12.6 Cautions for A/D Converter. 3. If data is written to ADM, a wait cycle is generated. Do not write data to ADM when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. Remark fX: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD 263 CHAPTER 12 A/D CONVERTER (2) Analog input channel specification register (ADS) This register specifies the input port of the analog voltage to be A/D converted. ADS can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 12-5. Format of Analog Input Channel Specification Register (ADS) Address: FF29H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 ADS 0 0 0 0 0 ADS2 ADS1 ADS0 ADS2 ADS1 ADS0 0 0 0 ANI0 0 0 1 ANI1 0 1 0 ANI2 0 1 1 ANI3 1 0 0 ANI4 1 0 1 ANI5 1 1 0 ANI6 1 1 1 ANI7 Analog input channel specification Cautions 1. Be sure to clear bits 3 to 7 of ADS to 0. 2. If data is written to ADS, a wait cycle is generated. Do not write data to ADS when the CPU is operating on the subsystem clock and the X1 input clock is stopped. CHAPTER 35 CAUTIONS FOR WAIT. 264 User's Manual U16228EJ3V1UD For details, see CHAPTER 12 A/D CONVERTER (3) A/D conversion result register (ADCR) This register is a 16-bit register that stores the A/D conversion result. The lower six bits are fixed to 0. Each time A/D conversion ends, the conversion result is loaded from the successive approximation register, and is stored in ADCR in order starting from the most significant bit (MSB). FF09H indicates the higher 8 bits of the conversion result, and FF08H indicates the lower 2 bits of the conversion result. ADCR can be read by a 16-bit memory manipulation instruction. RESET input makes ADCR undefined. Figure 12-6. Format of A/D Conversion Result Register (ADCR) Address: FF08H, FF09H Symbol After reset: Undefined R FF09H FF08H ADCR 0 0 0 0 0 0 Cautions 1. When writing to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using timing other than the above may cause an incorrect conversion result to be read. 2. If data is read from ADCR, a wait cycle is generated. Do not read data from ADCR when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. User's Manual U16228EJ3V1UD 265 CHAPTER 12 A/D CONVERTER (4) Power-fail comparison mode register (PFM) The power-fail comparison mode register (PFM) is used to compare the A/D conversion result (value of the ADCR register) and the value of the power-fail comparison threshold register (PFT). PFM can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 12-7. Format of Power-Fail Comparison Mode Register (PFM) Address: FF2AH Symbol PFM After reset: 00H R/W <7> <6> 5 4 3 2 1 0 PFEN PFCM 0 0 0 0 0 0 PFEN Power-fail comparison enable 0 Stops power-fail comparison (used as a normal A/D converter) 1 Enables power-fail comparison (used for power-fail detection) PFCM 0 1 Power-fail comparison mode selection Higher 8 bits of ADCR PFT Interrupt request signal (INTAD) generation Higher 8 bits of ADCR < PFT Higher 8 bits of ADCR PFT No INTAD generation Higher 8 bits of ADCR < PFT INTAD generation No INTAD generation Caution If data is written to PFM, a wait cycle is generated. Do not write data to PFM when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. (5) Power-fail comparison threshold register (PFT) The power-fail comparison threshold register (PFT) is a register that sets the threshold value when comparing the values with the A/D conversion result. 8-bit data in PFT is compared to the higher 8 bits (FF09H) of the 10-bit A/D conversion result. PFT can be set by an 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 12-8. Format of Power-Fail Comparison Threshold Register (PFT) Address: FF2BH Symbol PFT After reset: 00H R/W 7 6 5 4 3 2 1 0 PFT7 PFT6 PFT5 PFT4 PFT3 PFT2 PFT1 PFT0 Caution If data is written to PFT, a wait cycle is generated. Do not write data to PFT when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. 266 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER 12.4 A/D Converter Operations 12.4.1 Basic operations of A/D converter <1> Select one channel for A/D conversion using the analog input channel specification register (ADS). <2> Set ADCE to 1 and wait for 14 s or longer. <3> Set ADCS to 1 and start the conversion operation. (<4> to <10> are operations performed by hardware.) <4> The voltage input to the selected analog input channel is sampled by the sample & hold circuit. <5> When sampling has been done for a certain time, the sample & hold circuit is placed in the hold state and the input analog voltage is held until the A/D conversion operation has ended. <6> Bit 9 of the successive approximation register (SAR) is set. The series resistor string voltage tap is set to (1/2) AVREF by the tap selector. <7> The voltage difference between the series resistor string voltage tap and analog input is compared by the voltage comparator. If the analog input is greater than (1/2) AVREF, the MSB of SAR remains set to 1. If the analog input is smaller than (1/2) AVREF, the MSB is reset to 0. <8> Next, bit 8 of SAR is automatically set to 1, and the operation proceeds to the next comparison. The series resistor string voltage tap is selected according to the preset value of bit 9, as described below. * Bit 9 = 1: (3/4) AVREF * Bit 9 = 0: (1/4) AVREF The voltage tap and analog input voltage are compared and bit 8 of SAR is manipulated as follows. * Analog input voltage Voltage tap: Bit 8 = 1 * Analog input voltage < Voltage tap: Bit 8 = 0 <9> Comparison is continued in this way up to bit 0 of SAR. <10> Upon completion of the comparison of 10 bits, an effective digital result value remains in SAR, and the result value is transferred to the A/D conversion result register (ADCR) and then latched. At the same time, the A/D conversion end interrupt request (INTAD) can also be generated. <11> Repeat steps <4> to <10>, until ADCS is cleared to 0. To stop the A/D converter, clear ADCS to 0. To restart A/D conversion from the status of ADCE = 1, start from <3>. To restart A/D conversion from the status of ADCE = 0, however, start from <2>. User's Manual U16228EJ3V1UD 267 CHAPTER 12 A/D CONVERTER Figure 12-9. Basic Operation of A/D Converter Conversion time Sampling time A/D converter operation Sampling A/D conversion Conversion result SAR Undefined Conversion result ADCR INTAD A/D conversion operations are performed continuously until bit 7 (ADCS) of the A/D converter mode register (ADM) is reset (0) by software. If a write operation is performed to one of the ADM, analog input channel specification register (ADS), power-fail comparison mode register (PFM), or power-fail comparison threshold register (PFT) during an A/D conversion operation, the conversion operation is initialized, and if the ADCS bit is set (1), conversion starts again from the beginning. RESET input makes the A/D conversion result register (ADCR) undefined. 268 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER 12.4.2 Input voltage and conversion results The relationship between the analog input voltage input to the analog input pins (ANI0 to ANI7) and the theoretical A/D conversion result (stored in the A/D conversion result register (ADCR)) is shown by the following expression. SAR = INT ( VAIN AVREF x 1024 + 0.5) ADCR = SAR x 64 or (ADCR - 0.5) x where, INT( ): AVREF 1024 VAIN < (ADCR + 0.5) x AVREF 1024 Function which returns integer part of value in parentheses VAIN: Analog input voltage AVREF: AVREF pin voltage ADCR: A/D conversion result register (ADCR) value SAR: Successive approximation register Figure 12-10 shows the relationship between the analog input voltage and the A/D conversion result. Figure 12-10. Relationship Between Analog Input Voltage and A/D Conversion Result SAR ADCR 1023 FFC0H 1022 FF80H 1021 FF40H 3 00C0H 2 0080H 1 0040H A/D conversion result (ADCR) 0 0000H 1 1 3 2 5 3 2048 1024 2048 1024 2048 1024 2043 1022 2045 1023 2047 1 2048 1024 2048 1024 2048 Input voltage/AVREF User's Manual U16228EJ3V1UD 269 CHAPTER 12 A/D CONVERTER 12.4.3 A/D converter operation mode The operation mode of the A/D converter is the select mode. One channel of analog input is selected from ANI0 to ANI7 by the analog input channel specification register (ADS) and A/D conversion is executed. In addition, the following two functions can be selected by setting of bit 7 (PFEN) of the power-fail comparison mode register (PFM). * Normal 10-bit A/D converter (PFEN = 0) * Power-fail detection function (PFEN = 1) (1) A/D conversion operation (when PFEN = 0) By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1 and bit 7 (PFEN) of the power-fail comparison mode register (PFM) to 0, the A/D conversion operation of the voltage, which is applied to the analog input pin specified by the analog input channel specification register (ADS), is started. When A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), and an interrupt request signal (INTAD) is generated. Once the A/D conversion has started and when one A/D conversion has been completed, the next A/D conversion operation is immediately started. The A/D conversion operations are repeated until new data is written to ADS. If ADM, ADS, the power-fail comparison mode register (PFM), and the power-fail comparison threshold register (PFT) are rewritten during A/D conversion, the A/D conversion operation under execution is stopped and restarted from the beginning. If 0 is written to ADCS during A/D conversion, A/D conversion is immediately stopped. At this time, the conversion result is undefined. Figure 12-11. A/D Conversion Operation Rewriting ADM ADCS = 1 A/D conversion ANIn Rewriting ADS ANIn ANIn ADCS = 0 ANIm ANIm Conversion is stopped Conversion result is not retained ADCR ANIn INTAD (PFEN = 0) Remarks 1. n = 0 to 7 2. m = 0 to 7 270 User's Manual U16228EJ3V1UD ANIn Stopped ANIm CHAPTER 12 A/D CONVERTER (2) Power-fail detection function (when PFEN = 1) By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1 and bit 7 (PFEN) of the power-fail comparison mode register (PFM) to 1, the A/D conversion operation of the voltage applied to the analog input pin specified by the analog input channel specification register (ADS) is started. When the A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), the values are compared with power-fail comparison threshold register (PFT), and an interrupt request signal (INTAD) is generated under the condition specified by bit 6 (PFCM) of PFM. <1> When PFEN = 1 and PFCM = 0 The higher 8 bits of ADCR and PFT values are compared when A/D conversion ends and INTAD is only generated when the higher 8 bits of ADCR PFT. <2> When PFEN = 1 and PFCM = 1 The higher 8 bits of ADCR and PFT values are compared when A/D conversion ends and INTAD is only generated when the higher 8 bits of ADCR < PFT. Figure 12-12. Power-Fail Detection (When PFEN = 1 and PFCM = 0) A/D conversion ANIn ANIn ANIn ANIn Higher 8 bits of ADCR 80H 7FH 80H PFT 80H INTAD (PFEN = 1) Note First conversion Condition match Note If the conversion result is not read before the end of the next conversion after INTAD is output, the result is replaced by the next conversion result. Remark n = 0 to 7 User's Manual U16228EJ3V1UD 271 CHAPTER 12 A/D CONVERTER The setting methods are described below. * When used as A/D conversion operation <1> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1. <2> Select the channel and conversion time using bits 2 to 0 (ADS2 to ADS0) of the analog input channel specification register (ADS) and bits 5 to 3 (FR2 to FR0) of ADM. <3> Set bit 7 (ADCS) of ADM to 1. <4> An interrupt request signal (INTAD) is generated. <5> Transfer the A/D conversion data to the A/D conversion result register (ADCR). <6> Change the channel using bits 2 to 0 (ADS2 to ADS0) of ADS. <7> An interrupt request signal (INTAD) is generated. <8> Transfer the A/D conversion data to the A/D conversion result register (ADCR). <9> Clear ADCS to 0. <10> Clear ADCE to 0. Cautions 1. Make sure the period of <1> to <3> is 14 s or more. 2. It is no problem if the order of <1> and <2> is reversed. 3. <1> can be omitted. However, do not use the first conversion result after <3> in this case. 4. The period from <4> to <7> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <6> to <7> is the conversion time set using FR2 to FR0. * When used as power-fail detection function <1> Set bit 7 (PFEN) of the power-fail comparison mode register (PFM). <2> Set power-fail comparison condition using bit 6 (PFCM) of PFM. <3> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1. <4> Select the channel and conversion time using bits 2 to 0 (ADS2 to ADS0) of the analog input channel specification register (ADS) and bits 5 to 3 (FR2 to FR0) of ADM. <5> Set a threshold value to the power-fail comparison threshold register (PFT). <6> Set bit 7 (ADCS) of ADM to 1. <7> Transfer the A/D conversion data to the A/D conversion result register (ADCR). <8> The higher 8 bits of ADCR and PFT are compared and an interrupt request signal (INTAD) is generated if the conditions match. <9> Change the channel using bits 2 to 0 (ADS2 to ADS0) of ADS. <10> Transfer the A/D conversion data to the A/D conversion result register (ADCR). <11> The higher 8 bits of ADCR and the power-fail comparison threshold register (PFT) are compared and an interrupt request signal (INTAD) is generated if the conditions match. <12> Clear ADCS to 0. <13> Clear ADCE to 0. Cautions 1. Make sure the period of <3> to <6> is 14 s or more. 2. It is no problem if the order of <3>, <4>, and <5> is changed. 3. <3> must not be omitted if the power-fail function is used. 4. The period from <7> to <11> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <9> to <11> is the conversion time set using FR2 to FR0. 272 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER 12.5 How to Read A/D Converter Characteristics Table Here, special terms unique to the A/D converter are explained. (1) Resolution This is the minimum analog input voltage that can be identified. That is, the percentage of the analog input voltage per bit of digital output is called 1LSB (Least Significant Bit). The percentage of 1LSB with respect to the full scale is expressed by %FSR (Full Scale Range). 1LSB is as follows when the resolution is 10 bits. 1LSB = 1/210 = 1/1024 = 0.098%FSR Accuracy has no relation to resolution, but is determined by overall error. (2) Overall error This shows the maximum error value between the actual measured value and the theoretical value. Zero-scale error, full-scale error, integral linearity error, and differential linearity errors that are combinations of these express the overall error. Note that the quantization error is not included in the overall error in the characteristics table. (3) Quantization error When analog values are converted to digital values, a 1/2LSB error naturally occurs. In an A/D converter, an analog input voltage in a range of 1/2LSB is converted to the same digital code, so a quantization error cannot be avoided. Note that the quantization error is not included in the overall error, zero-scale error, full-scale error, integral linearity error, and differential linearity error in the characteristics table. Figure 12-13. Overall Error Figure 12-14. Quantization Error 1......1 1......1 Overall error Digital output Digital output Ideal line 1/2LSB Quantization error 1/2LSB 0......0 AVREF 0 0......0 Analog input 0 Analog input AVREF (4) Zero-scale error This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (1/2LSB) when the digital output changes from 0......000 to 0......001. If the actual measurement value is greater than the theoretical value, it shows the difference between the actual measurement value of the analog input voltage and the theoretical value (3/2LSB) when the digital output changes from 0......001 to 0......010. User's Manual U16228EJ3V1UD 273 CHAPTER 12 A/D CONVERTER (5) Full-scale error This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (Full-scale - 3/2LSB) when the digital output changes from 1......110 to 1......111. (6) Integral linearity error This shows the degree to which the conversion characteristics deviate from the ideal linear relationship. It expresses the maximum value of the difference between the actual measurement value and the ideal straight line when the zero-scale error and full-scale error are 0. (7) Differential linearity error While the ideal width of code output is 1LSB, this indicates the difference between the actual measurement value and the ideal value. Figure 12-15. Zero-Scale Error Figure 12-16. Full-Scale Error Full-scale error Digital output (Lower 3 bits) Digital output (Lower 3 bits) 111 Ideal line 011 010 001 Zero-scale error 000 111 110 101 Ideal line 000 0 1 2 3 AVREF AVREF-3 0 Analog input (LSB) AVREF-2 AVREF-1 AVREF Analog input (LSB) Figure 12-17. Integral Linearity Error Figure 12-18. Differential Linearity Error 1......1 1......1 Ideal 1LSB width Digital output Digital output Ideal line Differential linearity error Integral linearity error 0......0 0 Analog input 0......0 0 AVREF Analog input AVREF (8) Conversion time This expresses the time from the start of sampling to when the digital output is obtained. The sampling time is included in the conversion time in the characteristics table. (9) Sampling time This is the time the analog switch is turned on for the analog voltage to be sampled by the sample & hold circuit. Sampling time 274 Conversion time User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER 12.6 Cautions for A/D Converter (1) Operating current in standby mode The A/D converter stops operating in the standby mode. At this time, the operating current can be reduced by clearing bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 (see Figure 12-2). (2) Input range of ANI0 to ANI7 Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of AVREF or higher and AVSS or lower (even in the range of absolute maximum ratings) is input to an analog input channel, the converted value of that channel becomes undefined. In addition, the converted values of the other channels may also be affected. (3) Conflicting operations <1> Conflict between A/D conversion result register (ADCR) write and ADCR read by instruction upon the end of conversion ADCR read has priority. After the read operation, the new conversion result is written to ADCR. <2> Conflict between ADCR write and A/D converter mode register (ADM) write or analog input channel specification register (ADS) write upon the end of conversion ADM or ADS write has priority. ADCR write is not performed, nor is the conversion end interrupt signal (INTAD) generated. User's Manual U16228EJ3V1UD 275 CHAPTER 12 A/D CONVERTER (4) Noise countermeasures To maintain the 10-bit resolution, attention must be paid to noise input to the AVREF pin and pins ANI0 to ANI7. Because the effect increases in proportion to the output impedance of the analog input source, it is recommended that a capacitor be connected externally, as shown in Figure 12-19, to reduce noise. Figure 12-19. Analog Input Pin Connection If there is a possibility that noise equal to or higher than AVREF or equal to or lower than AVSS may enter, clamp with a diode with a small VF value (0.3 V or lower). Reference voltage input AVREF ANI0 to ANI7 C = 100 to 1,000 pF AVSS VSS (5) ANI0/P20 to ANI7/P27 <1> The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27). When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access port 2 while conversion is in progress; otherwise the conversion resolution may be degraded. <2> If a digital pulse is applied to the pins adjacent to the pins currently used for A/D conversion, the expected value of the A/D conversion may not be obtained due to coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin undergoing A/D conversion. (6) Input impedance of ANI0 to ANI7 pins In this A/D converter, the internal sampling capacitor is charged and sampling is performed for approx. one sixth of the conversion time. Since only the leakage current flows other than during sampling and the current for charging the capacitor also flows during sampling, the input impedance fluctuates and has no meaning. To perform sufficient sampling, however, it is recommended to make the output impedance of the analog input source 10 k or lower, or attach a capacitor of around 100 pF to the ANI0 to ANI7 pins (see Figure 12-19). (7) AVREF pin input impedance A series resistor string of several tens of k is connected between the AVREF and AVSS pins. Therefore, if the output impedance of the reference voltage source is high, this will result in a series connection to the series resistor string between the AVREF and AVSS pins, resulting in a large reference voltage error. 276 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER (8) Interrupt request flag (ADIF) The interrupt request flag (ADIF) is not cleared even if the analog input channel specification register (ADS) is changed. Therefore, if an analog input pin is changed during A/D conversion, the A/D conversion result and ADIF for the pre-change analog input may be set just before the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the postchange analog input has not ended. When A/D conversion is stopped and then resumed, clear ADIF before the A/D conversion operation is resumed. Figure 12-20. Timing of A/D Conversion End Interrupt Request Generation ADS rewrite (start of ANIn conversion) A/D conversion ANIn ADCR ADS rewrite (start of ANIm conversion) ANIn ANIn ADIF is set but ANIm conversion has not ended. ANIm ANIn ANIm ANIm ANIm ADIF Remarks 1. n = 0 to 7 2. m = 0 to 7 (9) Conversion results just after A/D conversion start The first A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADCS bit is set to 1 within 14 s after the ADCE bit was set to 1, or if the ADCS bit is set to 1 with the ADCE bit = 0. Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first conversion result. (10) A/D conversion result register (ADCR) read operation When a write operation is performed to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using a timing other than the above may cause an incorrect conversion result to be read. User's Manual U16228EJ3V1UD 277 CHAPTER 12 A/D CONVERTER (11) A/D converter sampling time and A/D conversion start delay time The A/D converter sampling time differs depending on the set value of the A/D converter mode register (ADM). The delay time exists until actual sampling is started after A/D converter operation is enabled. When using a set in which the A/D conversion time must be strictly observed, care is required for the contents shown in Figure 12-21 and Table 12-3. Figure 12-21. Timing of A/D Converter Sampling and A/D Conversion Start Delay ADCS 1 or ADS rewrite ADCS Sampling timing INTAD Wait period A/D Sampling conversion time start delay time Sampling time Conversion time Conversion time Table 12-3. A/D Converter Sampling Time and A/D Conversion Start Delay Time (ADM Set Value) FR2 FR1 FR0 Conversion Time Sampling Time A/D Conversion Start Delay Time MIN. MAX. 0 0 0 288/fX 40/fX 32/fX 36/fX 0 0 1 240/fX 32/fX 28/fX 32/fX 0 1 0 192/fX 24/fX 24/fX 28/fX 1 0 0 144/fX 20/fX 16/fX 18/fX 1 0 1 120/fX 16/fX 14/fX 16/fX 1 1 0 96/fX 12/fX 12/fX 14/fX Other than above - Setting prohibited Note - - Note The A/D conversion start delay time is the time after wait period. For the wait function, see CHAPTER 35 CAUTIONS FOR WAIT. Remark fX: X1 input clock oscillation frequency (12) Register generating wait cycle Do not read data from the ADCR register and do not write data to the ADM, ADS, PFM, and PFT registers while the CPU is operating on the subsystem clock and while oscillation of the clock input to X1 is stopped. 278 User's Manual U16228EJ3V1UD CHAPTER 12 A/D CONVERTER (13) Internal equivalent circuit The equivalent circuit of the analog input block is shown below. Figure 12-22. Internal Equivalent Circuit of ANIn Pin R1 R2 ANIn C1 C2 C3 Table 12-4. Resistance and Capacitance Values of Equivalent Circuit (Reference Values) AVREF R1 R2 C1 C2 C3 2.7 V 12 k 8 k 8 pF 3 pF 2 pF 4.5 V 4 k 2.7 k 8 pF 1.4 pF 2 pF Remarks 1. The resistance and capacitance values shown in Table 12-4 are not guaranteed values. 2. n = 0 to 7 User's Manual U16228EJ3V1UD 279 CHAPTER 13 SERIAL INTERFACE UART0 13.1 Functions of Serial Interface UART0 Serial interface UART0 has the following two modes. (1) Operation stop mode This mode is used when serial communication is not executed and can enable a reduction in the power consumption. For details, see 13.4.1 Operation stop mode. (2) Asynchronous serial interface (UART) mode The functions of this mode are outlined below. For details, see 13.4.2 Asynchronous serial interface (UART) mode and 13.4.3 Dedicated baud rate generator. * Two-pin configuration TXD0: Transmit data output pin RXD0: Receive data input pin * Length of communication data can be selected from 7 or 8 bits. * Dedicated on-chip 5-bit baud rate generator allowing any baud rate to be set * Transmission and reception can be performed independently. * Four operating clock inputs selectable * Fixed to LSB-first communication Cautions 1. If clock supply to serial interface UART0 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART0 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TXD0 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER0 = 0, RXE0 = 0, and TXE0 = 0. 2. Set POWER0 = 1 and then set TXE0 = 1 (transmission) or RXE0 = 1 (reception) to start communication. 3. TXE0 and RXE0 are synchronized by the base clock (fXCLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized. 280 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 13.2 Configuration of Serial Interface UART0 Serial interface UART0 includes the following hardware. Table 13-1. Configuration of Serial Interface UART0 Item Registers Configuration Receive buffer register 0 (RXB0) Receive shift register 0 (RXS0) Transmit shift register 0 (TXS0) Control registers Asynchronous serial interface operation mode register 0 (ASIM0) Asynchronous serial interface reception error status register 0 (ASIS0) Baud rate generator control register 0 (BRGC0) Port mode register 1 (PM1) Port register 1 (P1) User's Manual U16228EJ3V1UD 281 282 Figure 13-1. Block Diagram of Serial Interface UART0 Filter RxD0/ SI10/P11 Receive shift register 0 (RXS0) Asynchronous serial interface operation mode register 0 (ASIM0) fX/23 Baud rate generator Reception control Receive buffer register 0 (RXB0) INTST0 Transmission control Transmit shift register 0 (TXS0) Reception unit Internal bus 8-bit timer/ event counter 50 output User's Manual U16228EJ3V1UD INTSR0 Baud rate generator control register 0 (BRGC0) 7 Baud rate generator 7 TxD0/ SCK10/P10 Output latch (P10) Registers Transmission unit PM10 CHAPTER 13 SERIAL INTERFACE UART0 fX/2 5 Asynchronous serial interface reception error status register 0 (ASIS0) Selector fX/2 CHAPTER 13 SERIAL INTERFACE UART0 (1) Receive buffer register 0 (RXB0) This 8-bit register stores parallel data converted by receive shift register 0 (RXS0). Each time 1 byte of data has been received, new receive data is transferred to this register from receive shift register 0 (RXS0). If the data length is set to 7 bits the receive data is transferred to bits 0 to 6 of RXB0 and the MSB of RXB0 is always 0. If an overrun error (OVE0) occurs, the receive data is not transferred to RXB0. RXB0 can be read by an 8-bit memory manipulation instruction. No data can be written to this register. RESET input or POWER0 = 0 sets this register to FFH. (2) Receive shift register 0 (RXS0) This register converts the serial data input to the RXD0 pin into parallel data. RXS0 cannot be directly manipulated by a program. (3) Transmit shift register 0 (TXS0) This register is used to set transmit data. Transmission is started when data is written to TXS0, and serial data is transmitted from the TXD0 pins. TXS0 can be written by an 8-bit memory manipulation instruction. This register cannot be read. RESET input, POWER0 = 0, or TXE0 = 0 sets this register to FFH. Caution Do not write the next transmit data to TXS0 before the transmission completion interrupt signal (INTST0) is generated. User's Manual U16228EJ3V1UD 283 CHAPTER 13 SERIAL INTERFACE UART0 13.3 Registers Controlling Serial Interface UART0 Serial interface UART0 is controlled by the following five registers. * Asynchronous serial interface operation mode register 0 (ASIM0) * Asynchronous serial interface reception error status register 0 (ASIS0) * Baud rate generator control register 0 (BRGC0) * Port mode register 1 (PM1) * Port register 1 (P1) (1) Asynchronous serial interface operation mode register 0 (ASIM0) This 8-bit register controls the serial communication operations of serial interface UART0. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H. Figure 13-2. Format of Asynchronous Serial Interface Operation Mode Register 0 (ASIM0) (1/2) Address: FF70H After reset: 01H R/W Symbol <7> <6> <5> 4 3 2 1 0 ASIM0 POWER0 TXE0 RXE0 PS01 PS00 CL0 SL0 1 POWER0 0 Note 1 Enables/disables operation of internal operation clock Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit 1 Enables/disables transmission 0 Disables transmission (synchronously resets the transmission circuit). 1 Enables transmission. RXE0 2. . Enables operation of the internal operation clock. TXE0 Notes 1. Note 2 Enables/disables reception 0 Disables reception (synchronously resets the reception circuit). 1 Enables reception. The input from the RXD0 pin is fixed to high level when POWER0 = 0. Asynchronous serial interface reception error status register 0 (ASIS0), transmit shift register 0 (TXS0), and receive buffer register 0 (RXB0) are reset. 284 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 Figure 13-2. Format of Asynchronous Serial Interface Operation Mode Register 0 (ASIM0) (2/2) PS01 PS00 Transmission operation 0 0 Does not output parity bit. Reception without parity 0 1 Outputs 0 parity. Reception as 0 parity 1 0 Outputs odd parity. Judges as odd parity. 1 1 Outputs even parity. Judges as even parity. CL0 Reception operation Note Specifies character length of transmit/receive data 0 Character length of data = 7 bits 1 Character length of data = 8 bits SL0 Specifies number of stop bits of transmit data 0 Number of stop bits = 1 1 Number of stop bits = 2 Note If "reception as 0 parity" is selected, the parity is not judged. Therefore, bit 2 (PE0) of asynchronous serial interface reception error status register 0 (ASIS0) is not set and the error interrupt does not occur. Cautions 1. At startup, set POWER0 to 1 and then set TXE0 to 1. To stop the operation, clear TXE0 to 0, and then clear POWER0 to 0. 2. At startup, set POWER0 to 1 and then set RXE0 to 1. To stop the operation, clear RXE0 to 0, and then clear POWER0 to 0. 3. Set POWER0 to 1 and then set RXE0 to 1 while a high level is input to the RxD0 pin. If POWER0 is set to 1 and RXE0 is set to 1 while a low level is input, reception is started. 4. TXE0 and RXE0 are synchronized by the base clock (fXCLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized. 5. Clear the TXE0 and RXE0 bits to 0 before rewriting the PS01, PS00, and CL0 bits. 6. Make sure that TXE0 = 0 when rewriting the SL0 bit. Reception is always performed with "number of stop bits = 1", and therefore, is not affected by the set value of the SL0 bit. 7. Be sure to set bit 0 to 1. User's Manual U16228EJ3V1UD 285 CHAPTER 13 SERIAL INTERFACE UART0 (2) Asynchronous serial interface reception error status register 0 (ASIS0) This register indicates an error status on completion of reception by serial interface UART0. It includes three error flag bits (PE0, FE0, OVE0). This register is read-only by an 8-bit memory manipulation instruction. RESET input or clearing bit 7 (POWER0) or bit 5 (RXE0) of ASIM0 to 0 clears this register to 00H. 00H is read when this register is read. Figure 13-3. Format of Asynchronous Serial Interface Reception Error Status Register 0 (ASIS0) Address: FF73H After reset: 00H R Symbol 7 6 5 4 3 2 1 0 ASIS0 0 0 0 0 0 PE0 FE0 OVE0 PE0 Status flag indicating parity error 0 If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read. 1 If the parity of transmit data does not match the parity bit on completion of reception. FE0 Status flag indicating framing error 0 If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read. 1 If the stop bit is not detected on completion of reception. OVE0 Status flag indicating overrun error 0 If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read. 1 If receive data is set to the RXB0 register and the next reception operation is completed before the data is read. Cautions 1. The operation of the PE0 bit differs depending on the set values of the PS01 and PS00 bits of asynchronous serial interface operation mode register 0 (ASIM0). 2. Only the first bit of the receive data is checked as the stop bit, regardless of the number of stop bits. 3. If an overrun error occurs, the next receive data is not written to receive buffer register 0 (RXB0) but discarded. 4. If data is read from ASIS0, a wait cycle is generated. Do not read data from ASIS0 when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. 286 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (3) Baud rate generator control register 0 (BRGC0) This register selects the base clock of serial interface UART0 and the division value of the 5-bit counter. BRGC0 can be set by an 8-bit memory manipulation instruction. RESET input sets this register to 1FH. Figure 13-4. Format of Baud Rate Generator Control Register 0 (BRGC0) Address: FF71H After reset: 1FH R/W Symbol 7 6 5 4 3 2 1 0 BRGC0 TPS01 TPS00 0 MDL04 MDL03 MDL02 MDL01 MDL00 TPS01 TPS00 0 0 TM50 output 0 1 fX/2 (5 MHz) 1 0 fX/2 (1.25 MHz) 1 1 fX/2 (312.5 kHz) MDL04 MDL03 Base clock (fXCLK0) selection Note 1 Note 2 3 5 MDL02 MDL01 MDL00 k Selection of 5-bit counter output clock Notes 1. 0 0 x x x x Setting prohibited 0 1 0 0 0 8 fXCLK0/8 0 1 0 0 1 9 fXCLK0/9 0 1 0 1 0 10 fXCLK0/10 * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * 1 1 0 1 0 26 fXCLK0/26 1 1 0 1 1 27 fXCLK0/27 1 1 1 0 0 28 fXCLK0/28 1 1 1 0 1 29 fXCLK0/29 1 1 1 1 0 30 fXCLK0/30 1 1 1 1 1 31 fXCLK0/31 Set the base clock to satisfy the following conditions. * VDD = 4.0 to 5.5 V: Base clock 10 MHz * VDD = 3.3 to 4.0 V: Base clock 8.38 MHz * VDD = 2.7 to 3.3 V: Base clock 5 MHz * VDD = 2.5 to 2.7 V: Base clock 2.5 MHz 2. When selecting the TM50 output as the base clock, note the following. * PWM mode (TMC506 = 1) Set the clock to 50% duty and start the 8-bit timer/event counter 50 operation beforehand. * Mode in which clear & start occurs on a match of TM50 and CR50 (TMC506 = 0) Enable the timer F/F inversion operation (TMC501 = 1) and start the 8-bit timer/event counter 50 operation beforehand. In the both modes, it is not necessary to enable the timer output for the TO50 pin. User's Manual U16228EJ3V1UD 287 CHAPTER 13 SERIAL INTERFACE UART0 Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART0 is not guaranteed. 2. Make sure that bit 6 (TXE0) and bit 5 (RXE0) of the ASIM0 register = 0 when rewriting the MDL04 to MDL00 bits. 3. The baud rate value is the output clock of the 5-bit counter divided by 2. Remarks 1. fXCLK0: Frequency of base clock selected by the TPS01 and TPS00 bits 2. fX: X1 input clock oscillation frequency 3. k: 4. x: Value set by the MDL04 to MDL00 bits (k = 8, 9, 10, ..., 31) Don't care 5. Figures in parentheses apply to operation at fX = 10 MHz 6. TMC506: Bit 6 of 8-bit timer mode control register 50 (TMC50) 7. TMC501: Bit 1 of TMC50 (4) Port mode register 1 (PM1) This register sets port 1 input/output in 1-bit units. When using the P10/TxD0/SCK10 pin for serial interface data output, clear PM10 to 0 and set the output latch of P10 to 1. When using the P11/RxD0/SI10 pin for serial interface data input, set PM11 to 1. The output latch of P11 at this time may be 0 or 1. PM1 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to FFH. Figure 13-5. Format of Port Mode Register 1 (PM1) Address: FF21H Symbol PM1 R/W 7 6 5 4 3 2 1 0 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 PM1n 288 After reset: FFH P1n pin I/O mode selection (n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 13.4 Operation of Serial Interface UART0 Serial interface UART0 has the following two modes. * Operation stop mode * Asynchronous serial interface (UART) mode 13.4.1 Operation stop mode In this mode, serial communication cannot be executed, thus reducing the power consumption. In addition, the pins can be used as ordinary port pins in this mode. To set the operation stop mode, clear bits 7, 6, and 5 (POWER0, TXE0, and RXE0) of ASIM0 to 0. (1) Register used The operation stop mode is set by asynchronous serial interface operation mode register 0 (ASIM0). ASIM0 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H. Address: FF70H After reset: 01H R/W Symbol <7> <6> <5> 4 3 2 1 0 ASIM0 POWER0 TXE0 RXE0 PS01 PS00 CL0 SL0 1 POWER0 0 Note 1 Enables/disables operation of internal operation clock Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit TXE0 0 Notes 1. 2. . Enables/disables transmission Disables transmission (synchronously resets the transmission circuit). RXE0 0 Note 2 Enables/disables reception Disables reception (synchronously resets the reception circuit). The input from the RXD0 pin is fixed to high level when POWER0 = 0. Asynchronous serial interface reception error status register 0 (ASIS0), transmit shift register 0 (TXS0), and receive buffer register 0 (RXB0) are reset. Caution Clear POWER0 to 0 after clearing TXE0 and RXE0 to 0 to set the operation stop mode. To start the operation, set POWER0 to 1, and then set TXE0 and RXE0 to 1. Remark To use the RxD0/SI10/P11 and TxD0/SCK10/P10 pins as general-purpose port pins, see CHAPTER 4 PORT FUNCTIONS. User's Manual U16228EJ3V1UD 289 CHAPTER 13 SERIAL INTERFACE UART0 13.4.2 Asynchronous serial interface (UART) mode In this mode, 1-byte data is transmitted/received following a start bit, and a full-duplex operation can be performed. A dedicated UART baud rate generator is incorporated, so that communication can be executed at a wide range of baud rates. (1) Registers used * Asynchronous serial interface operation mode register 0 (ASIM0) * Asynchronous serial interface reception error status register 0 (ASIS0) * Baud rate generator control register 0 (BRGC0) * Port mode register 1 (PM1) * Port register 1 (P1) The basic procedure of setting an operation in the UART mode is as follows. <1> Set the BRGC0 register (see Figure 13-4). <2> Set bits 1 to 4 (SL0, CL0, PS00, and PS01) of the ASIM0 register (see Figure 13-2). <3> Set bit 7 (POWER0) of the ASIM0 register to 1. <4> Set bit 6 (TXE0) of the ASIM0 register to 1. Transmission is enabled. Set bit 5 (RXE0) of the ASIM0 register to 1. Reception is enabled. <5> Write data to the TXS0 register. Data transmission is started. Caution Take relationship with the other party of communication when setting the port mode register and port register. The relationship between the register settings and pins is shown below. Table 13-2. Relationship Between Register Settings and Pins POWER0 0 1 TXE0 0 0 RXE0 0 1 PM10 x Note x Note P10 PM11 Pin Function TxD0/SCK10/P10 RxD0/SI10/P11 Stop SCK10/P10 SI10/P11 x x Note 1 x Reception SCK10/P10 RxD0 Note Note Transmission TxD0 SI10/P11 x Transmission/ TxD0 RxD0 1 0 0 1 1 1 0 1 x 1 x x Note UART0 Operation Note x Note P11 reception Note Can be set as port function. Remark x: don't care POWER0: Bit 7 of asynchronous serial interface operation mode register 0 (ASIM0) TXE0: 290 Bit 6 of ASIM0 RXE0: Bit 5 of ASIM0 PM1x: Port mode register P1x: Port output latch User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (2) Communication operation (a) Format and waveform example of normal transmit/receive data Figures 13-6 and 13-7 show the format and waveform example of the normal transmit/receive data. Figure 13-6. Format of Normal UART Transmit/Receive Data 1 data frame Start bit D0 D1 D2 D3 D4 D5 D6 Parity bit D7 Stop bit Character bits One data frame consists of the following bits. * Start bit ... 1 bit * Character bits ... 7 or 8 bits (LSB first) * Parity bit ... Even parity, odd parity, 0 parity, or no parity * Stop bit ... 1 or 2 bits The character bit length, parity, and stop bit length in one data frame are specified by asynchronous serial interface operation mode register 0 (ASIM0). Figure 13-7. Example of Normal UART Transmit/Receive Data Waveform 1. Data length: 8 bits, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H 1 data frame Start D0 D1 D2 D3 D4 D5 D6 D7 Parity Stop 2. Data length: 7 bits, Parity: Odd parity, Stop bit: 2 bits, Communication data: 36H 1 data frame Start D0 D1 D2 D3 D4 D5 D6 Parity Stop Stop 3. Data length: 8 bits, Parity: None, Stop bit: 1 bit, Communication data: 87H 1 data frame Start D0 D1 D2 D3 D4 D5 User's Manual U16228EJ3V1UD D6 D7 Stop 291 CHAPTER 13 SERIAL INTERFACE UART0 (b) Parity types and operation The parity bit is used to detect a bit error in communication data. Usually, the same type of parity bit is used on both the transmission and reception sides. With even parity and odd parity, a 1-bit (odd number) error can be detected. With zero parity and no parity, an error cannot be detected. (i) Even parity * Transmission Transmit data, including the parity bit, is controlled so that the number of bits that are "1" is even. The value of the parity bit is as follows. If transmit data has an odd number of bits that are "1": 1 If transmit data has an even number of bits that are "1": 0 * Reception The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is odd, a parity error occurs. (ii) Odd parity * Transmission Unlike even parity, transmit data, including the parity bit, is controlled so that the number of bits that are "1" is odd. If transmit data has an odd number of bits that are "1": 0 If transmit data has an even number of bits that are "1": 1 * Reception The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is even, a parity error occurs. (iii) 0 parity The parity bit is cleared to 0 when data is transmitted, regardless of the transmit data. The parity bit is not detected when the data is received. Therefore, a parity error does not occur regardless of whether the parity bit is "0" or "1". (iv) No parity No parity bit is appended to the transmit data. Reception is performed assuming that there is no parity bit when data is received. Because there is no parity bit, a parity error does not occur. 292 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (c) Transmission The TXD0 pin outputs a high level when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is set to 1. If bit 6 (TXE0) of ASIM0 is then set to 1, transmission is enabled. Transmission can be started by writing transmit data to transmit shift register 0 (TXS0). The start bit, parity bit, and stop bit are automatically appended to the data. When transmission is started, the start bit is output from the TXD0 pin, followed by the rest of the data in order starting from the LSB. When transmission is completed, the parity and stop bits set by ASIM0 are appended and a transmission completion interrupt request (INTST0) is generated. Transmission is stopped until the data to be transmitted next is written to TXS0. Figure 13-8 shows the timing of the transmission completion interrupt request (INTST0). This interrupt occurs as soon as the last stop bit has been output. Caution After transmit data is written to TXS0, do not write the next transmit data before the transmission completion interrupt signal (INTST0) is generated. Figure 13-8. Transmission Completion Interrupt Request Timing 1. Stop bit length: 1 TXD0 (output) Start D0 D1 D2 D6 D7 Parity Start D0 D1 D2 D6 D7 Parity Stop INTST0 2. Stop bit length: 2 TXD0 (output) Stop INTST0 User's Manual U16228EJ3V1UD 293 CHAPTER 13 SERIAL INTERFACE UART0 (d) Reception Reception is enabled and the RXD0 pin input is sampled when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is set to 1 and then bit 5 (RXE0) of ASIM0 is set to 1. The 5-bit counter of the baud rate generator starts counting when the falling edge of the RXD0 pin input is detected. When the set value of baud rate generator control register 0 (BRGC0) has been counted, the RXD0 pin input is sampled again ( in Figure 13-9). If the RXD0 pin is low level at this time, it is recognized as a start bit. When the start bit is detected, reception is started, and serial data is sequentially stored in receive shift register 0 (RXS0) at the set baud rate. When the stop bit has been received, the reception completion interrupt (INTSR0) is generated and the data of RXS0 is written to receive buffer register 0 (RXB0). If an overrun error (OVE0) occurs, however, the receive data is not written to RXB0. Even if a parity error (PE0) occurs while reception is in progress, reception continues to the reception position of the stop bit, and an error interrupt (INTSR0) is generated after completion of reception. Figure 13-9. Reception Completion Interrupt Request Timing RXD0 (input) Start D0 D1 D2 D3 D4 D5 D6 D7 Parity Stop INTSR0 RXB0 Cautions 1. Be sure to read receive buffer register 0 (RXB0) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist. 2. Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored. 3. Be sure to read asynchronous serial interface reception error status register 0 (ASIS0) before reading RXB0. 294 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (e) Reception error Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error flag of asynchronous serial interface reception error status register 0 (ASIS0) is set as a result of data reception, a reception error interrupt request (INTSR0) is generated. Which error has occurred during reception can be identified by reading the contents of ASIS0 in the reception error interrupt servicing (INTSR0) (see Figure 13-3). The contents of ASIS0 are reset to 0 when ASIS0 is read. Table 13-3. Cause of Reception Error Reception Error Cause Parity error The parity specified for transmission does not match the parity of the receive data. Framing error Stop bit is not detected. Overrun error Reception of the next data is completed before data is read from receive buffer register 0 (RXB0). (f) Noise filter of receive data The RXD0 signal is sampled using the base clock output by the prescaler block. If two sampled values are the same, the output of the match detector changes, and the data is sampled as input data. Because the circuit is configured as shown in Figure 13-10, the internal processing of the reception operation is delayed by two clocks from the external signal status. Figure 13-10. Noise Filter Circuit Base clock RXD0/SI10/P11 In Q Internal signal A Match detector User's Manual U16228EJ3V1UD In Q Internal signal B LD_EN 295 CHAPTER 13 SERIAL INTERFACE UART0 13.4.3 Dedicated baud rate generator The dedicated baud rate generator consists of a source clock selector and a 5-bit programmable counter, and generates a serial clock for transmission/reception of UART0. Separate 5-bit counters are provided for transmission and reception. (1) Configuration of baud rate generator * Base clock The clock selected by bits 7 and 6 (TPS01 and TPS00) of baud rate generator control register 0 (BRGC0) is supplied to each module when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is 1. This clock is called the base clock and its frequency is called fXCLK0. The base clock is fixed to low level when POWER0 = 0. * Transmission counter This counter stops operation, cleared to 0, when bit 7 (POWER0) or bit 6 (TXE0) of asynchronous serial interface operation mode register 0 (ASIM0) is 0. It starts counting when POWER0 = 1 and TXE0 = 1. The counter is cleared to 0 when the first data transmitted is written to transmit shift register 0 (TXS0). * Reception counter This counter stops operation, cleared to 0, when bit 7 (POWER0) or bit 5 (RXE0) of asynchronous serial interface operation mode register 0 (ASIM0) is 0. It starts counting when the start bit has been detected. The counter stops operation after one frame has been received, until the next start bit is detected. Figure 13-11. Configuration of Baud Rate Generator POWER0 Baud rate generator fX/2 POWER0, TXE0 (or RXE0) fX/23 Selector 5-bit counter fXCLK0 fX/25 8-bit timer/ event counter 50 output Match detector BRGC0: TPS01, TPS00 Remark 296 1/2 Baud rate BRGC0: MDL04 to MDL00 POWER0: Bit 7 of asynchronous serial interface operation mode register 0 (ASIM0) TXE0: Bit 6 of ASIM0 RXE0: Bit 5 of ASIM0 BRGC0: Baud rate generator control register 0 User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (2) Generation of serial clock A serial clock can be generated by using baud rate generator control register 0 (BRGC0). Select the clock to be input to the 5-bit counter by using bits 7 and 6 (TPS01 and TPS00) of BRGC0. Bits 4 to 0 (MDL04 to MDL00) of BRGC0 can be used to select the division value of the 5-bit counter. (a) Baud rate The baud rate can be calculated by the following expression. * Baud rate = fXCLK0 [bps] 2xk fXCLK0: Frequency of base clock selected by the TPS01 and TPS00 bits of the BRGC0 register k: Value set by the MDL04 to MDL00 bits of the BRGC0 register (k = 8, 9, 10, ..., 31) (b) Error of baud rate The baud rate error can be calculated by the following expression. * Error (%) = Actual baud rate (baud rate with error) Desired baud rate (correct baud rate) - 1 x 100 [%] Cautions 1. Keep the baud rate error during transmission to within the permissible error range at the reception destination. 2. Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception. Example: Frequency of base clock = 2.5 MHz = 2,500,000 Hz Set value of MDL04 to MDL00 bits of BRGC0 register = 10000B (k = 16) Target baud rate = 76,800 bps Baud rate = 2.5 M/(2 x 16) = 2,500,000/(2 x 16) = 78,125 [bps] Error = (78,125/76,800 - 1) x 100 = 1.725 [%] User's Manual U16228EJ3V1UD 297 CHAPTER 13 SERIAL INTERFACE UART0 (3) Example of setting baud rate Table 13-4. Set Data of Baud Rate Generator Baud Rate [bps] fX = 10.0 MHz TPS01, k TPS00 fX = 8.38 MHz Calculated ERR[%] Value TPS01, k TPS00 fX = 4.19 MHz Calculated ERR[%] Value TPS01, k TPS00 Calculated ERR[%] Value 2400 - - - - - - - - 3 27 2425 1.03 4800 - - - - 3 27 4850 1.03 3 14 4676 -2.58 9600 3 16 9766 1.73 3 14 9353 -2.58 2 27 9699 1.03 10400 3 15 10417 0.16 3 13 10072 -3.15 2 25 10475 0.72 19200 3 8 19531 1.73 2 27 19398 1.03 2 14 18705 -2.58 31250 2 20 31250 0 2 17 30809 -1.41 - - - - 38400 2 16 39063 1.73 2 14 38796 -2.58 2 27 38796 1.03 76800 2 8 78125 1.73 1 27 77593 1.03 1 14 74821 -2.58 115200 1 22 113636 -1.36 1 18 116389 1.03 1 9 116389 1.03 153600 1 16 156250 1.73 1 14 149643 -2.58 - - - - 230400 1 11 227273 -1.36 1 9 232778 1.03 - - - - Remark TPS01, TPS00: Bits 7 and 6 of baud rate generator control register 0 (BRGC0) (setting of base clock (fXCLK0)) k: 298 Value set by the MDL04 to MDL00 bits of BRGC0 (k = 8, 9, 10, ..., 31) fX: X1 input clock oscillation frequency ERR: Baud rate error User's Manual U16228EJ3V1UD CHAPTER 13 SERIAL INTERFACE UART0 (4) Permissible baud rate range during reception The permissible error from the baud rate at the transmission destination during reception is shown below. Caution Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below. Figure 13-12. Permissible Baud Rate Range During Reception Latch timing Data frame length of UART0 Start bit Bit 0 Bit 1 Bit 7 Stop bit Parity bit FL 1 data frame (11 x FL) Minimum permissible data frame length Start bit Bit 0 Bit 1 Bit 7 Parity bit Stop bit FLmin Maximum permissible data frame length Start bit Bit 0 Bit 1 Bit 7 Parity bit Stop bit FLmax As shown in Figure 13-12, the latch timing of the receive data is determined by the counter set by baud rate generator control register 0 (BRGC0) after the start bit has been detected. If the last data (stop bit) meets this latch timing, the data can be correctly received. Assuming that 11-bit data is received, the theoretical values can be calculated as follows. FL = (Brate)-1 Brate: Baud rate of UART0 k: Set value of BRGC0 FL: 1-bit data length Margin of latch timing: 2 clocks User's Manual U16228EJ3V1UD 299 CHAPTER 13 SERIAL INTERFACE UART0 Minimum permissible data frame length: FLmin = 11 x FL - k-2 2k x FL = 21k + 2 FL 2k Therefore, the maximum receivable baud rate at the transmission destination is as follows. -1 BRmax = (FLmin/11) = 22k 21k + 2 Brate Similarly, the maximum permissible data frame length can be calculated as follows. 10 11 x FLmax = 11 x FL - FLmax = 21k - 2 20k k+2 2xk x FL = 21k - 2 2xk FL FL x 11 Therefore, the minimum receivable baud rate at the transmission destination is as follows. BRmin = (FLmax/11)-1 = 20k Brate 21k - 2 The permissible baud rate error between UART0 and the transmission destination can be calculated from the above minimum and maximum baud rate expressions, as follows. Table 13-5. Maximum/Minimum Permissible Baud Rate Error Division Ratio (k) Maximum Permissible Baud Rate Error Minimum Permissible Baud Rate Error 8 +3.53% -3.61% 16 +4.14% -4.19% 24 +4.34% -4.38% 31 +4.44% -4.47% Remarks 1. The permissible error of reception depends on the number of bits in one frame, input clock frequency, and division ratio (k). The higher the input clock frequency and the higher the division ratio (k), the higher the permissible error. 2. k: Set value of BRGC0 300 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 14.1 Functions of Serial Interface UART6 Serial interface UART6 has the following two modes. (1) Operation stop mode This mode is used when serial communication is not executed and can enable a reduction in the power consumption. For details, see 14.4.1 Operation stop mode. (2) Asynchronous serial interface (UART) mode This mode supports the LIN (Local Interconnect Network)-bus. The functions of this mode are outlined below. For details, see 14.4.2 Asynchronous serial interface (UART) mode and 14.4.3 Dedicated baud rate generator. * Two-pin configuration TXD6: Transmit data output pin RXD6: Receive data input pin * Data length of communication data can be selected from 7 or 8 bits. * Dedicated internal 8-bit baud rate generator allowing any baud rate to be set * Transmission and reception can be performed independently. * Twelve operating clock inputs selectable * MSB- or LSB-first communication selectable * Inverted transmission operation * Synchronous break field transmission is 13-bit length output * More than 11 bits can be identified for synchronous break field reception (SBF reception flag provided). Cautions 1. The TXD6 output inversion function inverts only the transmission side and not the reception side. To use this function, the reception side must be ready for reception of inverted data. 2. If clock supply to serial interface UART6 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART6 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TXD6 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER6 = 0, RXE6 = 0, and TXE6 = 0. 3. If data is continuously transmitted, the communication timing from the stop bit to the next start bit is extended two operating clocks of the macro. However, this does not affect the result of communication because the reception side initializes the timing when it has detected a start bit. Do not use the continuous transmission function if UART6 is used in the LIN communication operation. User's Manual U16228EJ3V1UD 301 CHAPTER 14 SERIAL INTERFACE UART6 Remark LIN stands for Local Interconnect Network and is a low-speed (1 to 20 kbps) serial communication protocol intended to aid the cost reduction of an automotive network. LIN communication is single-master communication, and up to 15 slaves can be connected to one master. The LIN slaves are used to control the switches, actuators, and sensors, and these are connected to the LIN master via the LIN network. Normally, the LIN master is connected to a network such as CAN (Controller Area Network). In addition, the LIN bus uses a single-wire method and is connected to the nodes via a transceiver that complies with ISO9141. In the LIN protocol, the master transmits a frame with baud rate information and the slave receives it and corrects the baud rate error. Therefore, communication is possible when the baud rate error in the slave is 15% or less. Figures 14-1 and 14-2 outline the transmission and reception operations of LIN. Figure 14-1. LIN Transmission Operation Wakeup signal frame Synchronous break field Synchronous field Identifier field Data field Data field Checksum field Sleep bus Note 1 8 bits 13-bitNote 2 SBF transmission 55H Data Data Data Data transmission transmission transmission transmission transmission TX6 Note 3 INTST6 Notes 1. 2. The wakeup signal frame is substituted by 80H transmission in the 8-bit mode. The synchronous break field is output by hardware. The output width is adjusted by baud rate generator control register 6 (BRGC6) (see 14.4.2 (2) (h) SBF transmission). 3. Remark 302 INTST6 is output on completion of each transmission. It is also output when SBF is transmitted. The interval between each field is controlled by software. User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-2. LIN Reception Operation Wakeup signal frame Synchronous break field Synchronous field Identifier field Data field Data field Checksum field 13 bitsNote 2 SF reception ID reception Data reception Data Data reception receptionNote 5 Sleep bus RX6 Disable Enable SBF reception Note 3 Reception interrupt (INTSR6) Edge detection Note 1 (INTP0) Note 4 Capture timer Notes 1. Disable Enable The wakeup signal is detected at the edge of the pin, and enables UART6 and sets the SBF reception mode. 2. Reception continues until the STOP bit is detected. When an SBF with low-level data of 11 bits or more has been detected, it is assumed that SBF reception has been completed correctly, and an interrupt signal is output. If an SBF with low-level data of less than 11 bits has been detected, it is assumed that an SBF reception error has occurred. The interrupt signal is not output and the SBF reception mode is restored. 3. If SBF reception has been completed correctly, an interrupt signal is output. This SBF reception completion interrupt enables the capture timer. Detection of errors OVE6, PE6, and FE6 is suppressed, and error detection processing of UART communication and data transfer of the shift register and RXB6 is not performed. The shift register holds the reset value FFH. 4. Calculate the baud rate error from the bit length of the synchronous field, disable UART6 after SF reception, and then re-set baud rate generator control register 6 (BRGC6). 5. Distinguish the checksum field by software. Also perform processing by software to initialize UART6 after reception of the checksum field and to set the SBF reception mode again. To perform a LIN receive operation, use a configuration like the one shown in Figure 14-3. The wakeup signal transmitted from the LIN master is received by detecting the edge of the external interrupt (INTP0). The length of the synchronous field transmitted from the LIN master can be measured using the external event capture operation of 16-bit timer/event counter 00, and the baud rate error can be calculated. The input signal of the reception port input (RxD6) can be input to the external interrupt (INTP0) and 16-bit timer/event counter 00 by port input switch control (ISC0/ISC1), without connecting RxD6 and INTP0/TI000 externally. User's Manual U16228EJ3V1UD 303 CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-3. Port Configuration for LIN Reception Operation Selector P14/RxD6 RXD6 input Port mode (PM14) Output latch (P14) Selector Selector P120/INTP0 INTP0 input Port mode (PM120) Output latch (P120) Port input switch control (ISC0) 0: Select INTP0 (P120) 1: Select RxD6 (P14) Selector Selector P00/TI000 TI000 input Port mode (PM00) Output latch (P00) Remark Port input switch control (ISC1) 0: Select TI000 (P00) 1: Select RxD6 (P14) ISC0, ISC1: Bits 0 and 1 of the input switch control register (ISC) (see Figure 14-11) The peripheral functions used in the LIN communication operation are shown below. * External interrupt (INTP0); wakeup signal detection Use: Detects the wakeup signal edges and detects start of communication. * 16-bit timer/event counter 00 (TI000); baud rate error detection Use: Detects the baud rate error (measures the TI000 input edge interval in the capture mode) by detecting the synchronous field (SF) length and divides it by the number of bits. * Serial interface UART6 304 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 14.2 Configuration of Serial Interface UART6 Serial interface UART6 includes the following hardware. Table 14-1. Configuration of Serial Interface UART6 Item Registers Configuration Receive buffer register 6 (RXB6) Receive shift register 6 (RXS6) Transmit buffer register 6 (TXB6) Transmit shift register 6 (TXS6) Control registers Asynchronous serial interface operation mode register 6 (ASIM6) Asynchronous serial interface reception error status register 6 (ASIS6) Asynchronous serial interface transmission status register 6 (ASIF6) Clock selection register 6 (CKSR6) Baud rate generator control register 6 (BRGC6) Asynchronous serial interface control register 6 (ASICL6) Input switch control register (ISC) Port mode register 1 (PM1) Port register 1 (P1) User's Manual U16228EJ3V1UD 305 306 Figure 14-4. Block Diagram of Serial Interface UART6 TI000, INTP0Note Filter INTSR6 Reception control INTSRE6 Selector Asynchronous serial interface operation mode register 6 (ASIM6) Asynchronous serial interface reception error status register 6 (ASIS6) Baud rate generator Receive shift register 6 (RXS6) Asynchronous serial interface control register 6 (ASICL6) Receive buffer register 6 (RXB6) Asynchronous serial interface control register 6 (ASICL6) Transmit buffer register 6 (TXB6) Transmission control Transmit shift register 6 (TXS6) Reception unit Internal bus Baud rate generator control register 6 (BRGC6) 8 Asynchronous serial Clock selection interface transmission register 6 (CKSR6) status register 6 (ASIF6) Baud rate generator 8 INTST6 TXD6/ P13 Registers Output latch (P13) Transmission unit Note Selectable with input switch control register (ISC). PM13 CHAPTER 14 SERIAL INTERFACE UART6 User's Manual U16228EJ3V1UD fX fX/2 fX/22 fX/23 fX/24 fX/25 fX/26 fX/27 fX/28 fX/29 fX/210 8-bit timer/ event counter 50 output RXD6/ P14 CHAPTER 14 SERIAL INTERFACE UART6 (1) Receive buffer register 6 (RXB6) This 8-bit register stores parallel data converted by receive shift register 6 (RXS6). Each time 1 byte of data has been received, new receive data is transferred to this register from RXS6. If the data length is set to 7 bits, data is transferred as follows. * In LSB-first reception, the receive data is transferred to bits 0 to 6 of RXB6 and the MSB of RXB6 is always 0. * In MSB-first reception, the receive data is transferred to bits 1 to 7 of RXB6 and the LSB of RXB6 is always 0. If an overrun error (OVE6) occurs, the receive data is not transferred to RXB6. RXB6 can be read by an 8-bit memory manipulation instruction. No data can be written to this register. RESET input sets this register to FFH. (2) Receive shift register 6 (RXS6) This register converts the serial data input to the RXD6 pin into parallel data. RXS6 cannot be directly manipulated by a program. (3) Transmit buffer register 6 (TXB6) This buffer register is used to set transmit data. Transmission is started when data is written to TXB6. This register can be read or written by an 8-bit memory manipulation instruction. RESET input sets this register to FFH. Cautions 1. Do not write data to TXB6 when bit 1 (TXBF6) of asynchronous serial interface transmission status register 6 (ASIF6) is 1. 2. Do not refresh (write the same value to) TXB6 by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) are 1 or when bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 are 1). (4) Transmit shift register 6 (TXS6) This register transmits the data transferred from TXB6 from the TXD6 pin as serial data. Data is transferred from TXB6 immediately after TXB6 is written for the first transmission, or immediately before INTST6 occurs after one frame was transmitted for continuous transmission. Data is transferred from TXB6 and transmitted from the TXD6 pin at the falling edge of the base clock. TXS6 cannot be directly manipulated by a program. User's Manual U16228EJ3V1UD 307 CHAPTER 14 SERIAL INTERFACE UART6 14.3 Registers Controlling Serial Interface UART6 Serial interface UART6 is controlled by the following nine registers. * Asynchronous serial interface operation mode register 6 (ASIM6) * Asynchronous serial interface reception error status register 6 (ASIS6) * Asynchronous serial interface transmission status register 6 (ASIF6) * Clock selection register 6 (CKSR6) * Baud rate generator control register 6 (BRGC6) * Asynchronous serial interface control register 6 (ASICL6) * Input switch control register (ISC) * Port mode register 1 (PM1) * Port register 1 (P1) (1) Asynchronous serial interface operation mode register 6 (ASIM6) This 8-bit register controls the serial communication operations of serial interface UART6. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H. Remark ASIM6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Figure 14-5. Format of Asynchronous Serial Interface Operation Mode Register 6 (ASIM6) (1/2) Address: FF50H After reset: 01H R/W Symbol <7> <6> <5> 4 3 2 1 0 ASIM6 POWER6 TXE6 RXE6 PS61 PS60 CL6 SL6 ISRM6 POWER6 0 Note 1 Enables/disables operation of internal operation clock Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit 1 Note 3 . Enables operation of the internal operation clock TXE6 Notes 1. Note 2 Enables/disables transmission 0 Disables transmission (synchronously resets the transmission circuit). 1 Enables transmission The output of the TXD6 pin goes high and the input from the RXD6 pin is fixed to the high level when POWER6 = 0. 2. Asynchronous serial interface reception error status register 6 (ASIS6), asynchronous serial interface transmission status register 6 (ASIF6), bit 7 (SBRF6) and bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6), and receive buffer register 6 (RXB6) are reset. 3. Operation of the 8-bit counter output is enabled at the second base clock after 1 is written to the POWER6 bit. 308 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-5. Format of Asynchronous Serial Interface Operation Mode Register 6 (ASIM6) (2/2) RXE6 Enables/disables reception 0 Disables reception (synchronously resets the reception circuit). 1 Enables reception PS61 PS60 Transmission operation Reception operation 0 0 Does not output parity bit. Reception without parity 0 1 Outputs 0 parity. Reception as 0 parity 1 0 Outputs odd parity. Judges as odd parity. 1 1 Outputs even parity. Judges as even parity. CL6 Specifies character length of transmit/receive data 0 Character length of data = 7 bits 1 Character length of data = 8 bits SL6 Specifies number of stop bits of transmit data 0 Number of stop bits = 1 1 Number of stop bits = 2 ISRM6 Note Enables/disables occurrence of reception completion interrupt in case of error 0 "INTSRE6" occurs in case of error (at this time, INTSR6 does not occur). 1 "INTSR6" occurs in case of error (at this time, INTSRE6 does not occur). Note If "reception as 0 parity" is selected, the parity is not judged. Therefore, bit 2 (PE6) of asynchronous serial interface reception error status register 6 (ASIS6) is not set and the error interrupt does not occur. Cautions 1. At startup, set POWER6 to 1 and then set TXE6 to 1. To stop the operation, clear TXE6 to 0, and then clear POWER6 to 0. 2. At startup, set POWER6 to 1 and then set RXE6 to 1. To stop the operation, clear RXE6 to 0, and then clear POWER6 to 0. 3. Set POWER6 to 1 and then set RXE6 to 1 while a high level is input to the RxD6 pin. If POWER6 is set to 1 and RXE6 is set to 1 while a low level is input, reception is started. 4. Clear the TXE6 and RXE6 bits to 0 before rewriting the PS61, PS60, and CL6 bits. 5. Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation. 6. Make sure that TXE6 = 0 when rewriting the SL6 bit. Reception is always performed with "the number of stop bits = 1", and therefore, is not affected by the set value of the SL6 bit. 7. Make sure that RXE6 = 0 when rewriting the ISRM6 bit. User's Manual U16228EJ3V1UD 309 CHAPTER 14 SERIAL INTERFACE UART6 (2) Asynchronous serial interface reception error status register 6 (ASIS6) This register indicates an error status on completion of reception by serial interface UART6. It includes three error flag bits (PE6, FE6, OVE6). This register is read-only by an 8-bit memory manipulation instruction. RESET input or clearing bit 7 (POWER6) or bit 5 (RXE6) of ASIM6 to 0 clears this register to 00H. 00H is read when this register is read. Figure 14-6. Format of Asynchronous Serial Interface Reception Error Status Register 6 (ASIS6) Address: FF53H After reset: 00H R Symbol 7 6 5 4 3 2 1 0 ASIS6 0 0 0 0 0 PE6 FE6 OVE6 PE6 Status flag indicating parity error 0 If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read 1 If the parity of transmit data does not match the parity bit on completion of reception FE6 Status flag indicating framing error 0 If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read 1 If the stop bit is not detected on completion of reception OVE6 Status flag indicating overrun error 0 If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read 1 If receive data is set to the RXB register and the next reception operation is completed before the data is read. Cautions 1. The operation of the PE6 bit differs depending on the set values of the PS61 and PS60 bits of asynchronous serial interface operation mode register 6 (ASIM6). 2. The first bit of the receive data is checked as the stop bit, regardless of the number of stop bits. 3. If an overrun error occurs, the next receive data is not written to receive buffer register 6 (RXB6) but discarded. 4. If data is read from ASIS6, a wait cycle is generated. Do not read data from ASIS6 when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. 310 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (3) Asynchronous serial interface transmission status register 6 (ASIF6) This register indicates the status of transmission by serial interface UART6. It includes two status flag bits (TXBF6 and TXSF6). Transmission can be continued without disruption even during an interrupt period, by writing the next data to the TXB6 register after data has been transferred from the TXB6 register to the TXS6 register. This register is read-only by an 8-bit memory manipulation instruction. RESET input or clearing bit 7 (POWER6) or bit 6 (TXE6) of ASIM6 to 0 clears this register to 00H. Figure 14-7. Format of Asynchronous Serial Interface Transmission Status Register 6 (ASIF6) Address: FF55H After reset: 00H R Symbol 7 6 5 4 3 2 1 0 ASIF6 0 0 0 0 0 0 TXBF6 TXSF6 TXBF6 Transmit buffer data flag 0 If POWER6 = 0 or TXE6 = 0, or if data is transferred to transmit shift register 6 (TXS6) 1 If data is written to transmit buffer register 6 (TXB6) (if data exists in TXB6) TXSF6 0 Transmit shift register data flag If POWER6 = 0 or TXE6 = 0, or if the next data is not transferred from transmit buffer register 6 (TXB6) after completion of transfer 1 If data is transferred from transmit buffer register 6 (TXB6) (if data transmission is in progress) Cautions 1. To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. Be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed. 2. To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed. User's Manual U16228EJ3V1UD 311 CHAPTER 14 SERIAL INTERFACE UART6 (4) Clock selection register 6 (CKSR6) This register selects the base clock of serial interface UART6. CKSR6 can be set by an 8-bit memory manipulation instruction. RESET input clears this register to 00H. Remark CKSR6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Figure 14-8. Format of Clock Selection Register 6 (CKSR6) Address: FF56H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 CKSR6 0 0 0 0 TPS63 TPS62 TPS61 TPS60 TPS63 TPS62 TPS61 TPS60 0 0 0 0 fX (10 MHz) 0 0 0 1 fX/2 (5 MHz) 0 0 1 0 fX/2 (2.5 MHz) 0 0 1 1 fX/2 (1.25 MHz) 0 1 0 0 fX/2 (625 kHz) 0 1 0 1 fX/2 (312.5 kHz) 0 1 1 0 fX/2 (156.25 kHz) 0 1 1 1 fX/2 (78.13 kHz) 1 0 0 0 fX/2 (39.06 kHz) 1 0 0 1 fX/2 (19.53 kHz) 1 0 1 0 fX/2 (9.77 kHz) 1 0 1 1 TM50 output Other than above Notes 1. Base clock (fXCLK6) selection Note 1 2 3 4 5 6 7 8 9 10 Note 2 Setting prohibited Set the base clock to satisfy the following conditions. * VDD = 4.0 to 5.5 V: Base clock 10 MHz * VDD = 3.3 to 4.0 V: Base clock 8.38 MHz * VDD = 2.7 to 3.3 V: Base clock 5 MHz * VDD = 2.5 to 2.7 V: Base clock 2.5 MHz 2. When selecting the TM50 output as the base clock, note the following. * PWM mode (TMC506 = 1) Set the clock to 50% duty and start the 8-bit timer/event counter 50 operation beforehand. * Mode in which clear & start occurs on a match of TM50 and CR50 (TMC506 = 0) Enable the timer F/F inversion operation (TMC501 = 1) and start the 8-bit timer/event counter 50 operation beforehand. In the both modes, it is not necessary to enable the timer output for the TO50 pin. Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART6 is not guaranteed. 2. Make sure POWER6 = 0 when rewriting TPS63 to TPS60. Remarks 1. Figures in parentheses are for operation with fX = 10 MHz 2. fX: X1 input clock oscillation frequency 312 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (5) Baud rate generator control register 6 (BRGC6) This register sets the division value of the 8-bit counter of serial interface UART6. BRGC6 can be set by an 8-bit memory manipulation instruction. RESET input sets this register to FFH. Remark BRGC6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Figure 14-9. Format of Baud Rate Generator Control Register 6 (BRGC6) Address: FF57H After reset: FFH R/W Symbol 7 6 5 4 3 2 1 0 BRGC6 MDL67 MDL66 MDL65 MDL64 MDL63 MDL62 MDL61 MDL60 MDL67 MDL66 MDL65 MDL64 MDL63 MDL62 MDL61 MDL60 k Output clock selection of 8-bit counter 0 0 0 0 0 x x x x Setting prohibited 0 0 0 0 1 0 0 0 8 fXCLK6/8 0 0 0 0 1 0 0 1 9 fXCLK6/9 0 0 0 0 1 0 1 0 10 fXCLK6/10 * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * 1 1 1 1 1 1 0 0 252 fXCLK6/252 1 1 1 1 1 1 0 1 253 fXCLK6/253 1 1 1 1 1 1 1 0 254 fXCLK6/254 1 1 1 1 1 1 1 1 255 fXCLK6/255 Cautions 1. Make sure that bit 6 (TXE6) and bit 5 (RXE6) of the ASIM6 register = 0 when rewriting the MDL67 to MDL60 bits. 2. The baud rate is the output clock of the 8-bit counter divided by 2. Remarks 1. fXCLK6: Frequency of base clock selected by the TPS63 to TPS60 bits of CKSR6 register 2. k: Value set by MDL67 to MDL60 bits (k = 8, 9, 10, ..., 255) 3. x: Don't care User's Manual U16228EJ3V1UD 313 CHAPTER 14 SERIAL INTERFACE UART6 (6) Asynchronous serial interface control register 6 (ASICL6) This register controls the serial communication operations of serial interface UART6. ASICL6 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 16H. Caution ASICL6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Note, however, that communication is started by the refresh operation because bit 6 (SBRT6) of ASICL6 is cleared to 0 when communication is completed (when an interrupt signal is generated). Figure 14-10. Format of Asynchronous Serial Interface Control Register 6 (ASICL6) Address: FF58H After reset: 16H R/W Note Symbol <7> <6> 5 4 3 2 1 0 ASICL6 SBRF6 SBRT6 0 1 0 1 DIR6 TXDLV6 SBRF6 SBF reception status flag 0 If POWER6 = 0 and RXE6 = 0 or if SBF reception has been completed correctly 1 SBF reception in progress SBRT6 SBF reception trigger 0 - 1 SBF reception trigger DIR6 First bit specification 0 MSB 1 LSB TXDLV6 Enables/disables inverting TXD6 output 0 Normal output of TXD6 1 Inverted output of TXD6 Note Bits 2 to 5 and 7 are read-only. Cautions 1. In the case of an SBF reception error, return the mode to the SBF reception mode. The status of the SBRF6 flag is held (1). 2. Before setting the SBRT6 bit, make sure that bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1. 3. The read value of the SBRT6 bit is always 0. SBRT6 is automatically cleared to 0 after SBF reception has been correctly completed. 4. Before rewriting the DIR6 and TXDLV6 bits, clear the TXE6 and RXE6 bits to 0. 314 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (7) Input switch control register (ISC) The input switch control register (ISC) is used to receive a status signal transmitted from the master during LIN (Local Interconnect Network) reception. The input signal is switched by setting ISC. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 14-11. Format of Input Switch Control Register (ISC) Address: FF4FH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 ISC 0 0 0 0 0 0 ISC1 ISC0 ISC1 TI000 input source selection 0 TI000 (P00) 1 RxD6 (P14) ISC0 INTP0 input source selection 0 INTP0 (P120) 1 RxD6 (P14) (8) Port mode register 1 (PM1) This register sets port 1 input/output in 1-bit units. When using the P13/TxD6 pin for serial interface data output, clear PM13 to 0 and set the output latch of P13 to 1. When using the P14/RxD6 pin for serial interface data input, set PM14 to 1. The output latch of P14 at this time may be 0 or 1. PM1 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to FFH. Figure 14-12. Format of Port Mode Register 1 (PM1) Address: FF21H Symbol PM1 After reset: FFH R/W 7 6 5 4 3 2 1 0 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 PM1n P1n pin I/O mode selection (n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD 315 CHAPTER 14 SERIAL INTERFACE UART6 14.4 Operation of Serial Interface UART6 Serial interface UART6 has the following two modes. * Operation stop mode * Asynchronous serial interface (UART) mode 14.4.1 Operation stop mode In this mode, serial communication cannot be executed; therefore, the power consumption can be reduced. In addition, the pins can be used as ordinary port pins in this mode. To set the operation stop mode, clear bits 7, 6, and 5 (POWER6, TXE6, and RXE6) of ASIM6 to 0. (1) Register used The operation stop mode is set by asynchronous serial interface operation mode register 6 (ASIM6). ASIM6 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H. Address: FF50H After reset: 01H R/W Symbol <7> <6> <5> 4 3 2 1 0 ASIM6 POWER6 TXE6 RXE6 PS61 PS60 CL6 SL6 ISRM6 POWER6 0 Note 1 Enables/disables operation of internal operation clock Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit TXE6 0 Notes 1. . Enables/disables transmission Disables transmission operation (synchronously resets the transmission circuit). RXE6 0 Note 2 Enables/disables reception Disables reception (synchronously resets the reception circuit). The output of the TXD6 pin goes high and the input from the RXD6 pin is fixed to high level when POWER6 = 0. 2. Asynchronous serial interface reception error status register 6 (ASIS6), asynchronous serial interface transmission status register 6 (ASIF6), bit 7 (SBRF6) and bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6), and receive buffer register 6 (RXB6) are reset. Caution Clear POWER6 to 0 after clearing TXE6 and RXE6 to 0 to set the operation stop mode. To start the operation, set POWER6 to 1, and then set TXE6 and RXE6 to 1. Remark To use the RxD6/P14 and TxD6/P13 pins as general-purpose port pins, see CHAPTER 4 FUNCTIONS. 316 User's Manual U16228EJ3V1UD PORT CHAPTER 14 SERIAL INTERFACE UART6 14.4.2 Asynchronous serial interface (UART) mode In this mode, data of 1 byte is transmitted/received following a start bit, and a full-duplex operation can be performed. A dedicated UART baud rate generator is incorporated, so that communication can be executed at a wide range of baud rates. (1) Registers used * Asynchronous serial interface operation mode register 6 (ASIM6) * Asynchronous serial interface reception error status register 6 (ASIS6) * Asynchronous serial interface transmission status register 6 (ASIF6) * Clock selection register 6 (CKSR6) * Baud rate generator control register 6 (BRGC6) * Asynchronous serial interface control register 6 (ASICL6) * Input switch control register (ISC) * Port mode register 1 (PM1) * Port register 1 (P1) The basic procedure of setting an operation in the UART mode is as follows. <1> Set the CKSR6 register (see Figure 14-8). <2> Set the BRGC6 register (see Figure 14-9). <3> Set bits 0 to 4 (ISRM6, SL6, CL6, PS60, PS61) of the ASIM6 register (see Figure 14-5). <4> Set bits 0 and 1 (TXDLV6, DIR6) of the ASICL6 register (see Figure 14-10). <5> Set bit 7 (POWER6) of the ASIM6 register to 1. <6> Set bit 6 (TXE6) of the ASIM6 register to 1. Transmission is enabled. Set bit 5 (RXE6) of the ASIM6 register to 1. Reception is enabled. <7> Write data to transmit buffer register 6 (TXB6). Data transmission is started. Caution Take relationship with the other party of communication when setting the port mode register and port register. User's Manual U16228EJ3V1UD 317 CHAPTER 14 SERIAL INTERFACE UART6 The relationship between the register settings and pins is shown below. Table 14-2. Relationship Between Register Settings and Pins POWER6 TXE6 RXE6 PM13 P13 PM14 P14 UART6 Operation 0 0 0 x Note x Note 1 0 1 x Note x Note 1 0 0 1 1 1 0 1 x Note 1 x Note 1 x Note Pin Function TxD6/P13 Stop P13 P14 Reception P13 RxD6 Note Transmission TxD6 P14 x Transmission/ TxD6 RxD6 x x reception Note Can be set as port function. Remark x: don't care POWER6: Bit 7 of asynchronous serial interface operation mode register 6 (ASIM6) 318 TXE6: Bit 6 of ASIM6 RXE6: Bit 5 of ASIM6 PM1x: Port mode register P1x: Port output latch RxD6/P14 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (2) Communication operation (a) Format and waveform example of normal transmit/receive data Figures 14-13 and 14-14 show the format and waveform example of the normal transmit/receive data. Figure 14-13. Format of Normal UART Transmit/Receive Data 1. LSB-first transmission/reception 1 data frame Start bit D0 D1 D2 D3 D4 D5 D6 D7 Parity bit Stop bit D1 D0 Parity bit Stop bit Character bits 2. MSB-first transmission/reception 1 data frame Start bit D7 D6 D5 D4 D3 D2 Character bits One data frame consists of the following bits. * Start bit ... 1 bit * Character bits ... 7 or 8 bits * Parity bit ... Even parity, odd parity, 0 parity, or no parity * Stop bit ... 1 or 2 bits The character bit length, parity, and stop bit length in one data frame are specified by asynchronous serial interface operation mode register 6 (ASIM6). Whether data is communicated with the LSB or MSB first is specified by bit 1 (DIR6) of asynchronous serial interface control register 6 (ASICL6). Whether the TXD6 pin outputs normal or inverted data is specified by bit 0 (TXDLV6) of ASICL6. User's Manual U16228EJ3V1UD 319 CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-14. Example of Normal UART Transmit/Receive Data Waveform 1. Data length: 8 bits, LSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H 1 data frame Start D0 D1 D2 D3 D4 D5 D6 D7 Parity Stop 2. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H 1 data frame Start D7 D6 D5 D4 D3 D2 D1 D0 Parity Stop 3. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H, TXD6 pin inverted output 1 data frame Start D7 D6 D5 D4 D3 D2 D1 D0 Parity Stop 4. Data length: 7 bits, LSB first, Parity: Odd parity, Stop bit: 2 bits, Communication data: 36H 1 data frame Start D0 D1 D2 D3 D4 D5 D6 Parity Stop 5. Data length: 8 bits, LSB first, Parity: None, Stop bit: 1 bit, Communication data: 87H 1 data frame Start 320 D0 D1 D2 D3 D4 D5 User's Manual U16228EJ3V1UD D6 D7 Stop Stop CHAPTER 14 SERIAL INTERFACE UART6 (b) Parity types and operation The parity bit is used to detect a bit error in communication data. Usually, the same type of parity bit is used on both the transmission and reception sides. With even parity and odd parity, a 1-bit (odd number) error can be detected. With zero parity and no parity, an error cannot be detected. Caution Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation. (i) Even parity * Transmission Transmit data, including the parity bit, is controlled so that the number of bits that are "1" is even. The value of the parity bit is as follows. If transmit data has an odd number of bits that are "1": 1 If transmit data has an even number of bits that are "1": 0 * Reception The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is odd, a parity error occurs. (ii) Odd parity * Transmission Unlike even parity, transmit data, including the parity bit, is controlled so that the number of bits that are "1" is odd. If transmit data has an odd number of bits that are "1": 0 If transmit data has an even number of bits that are "1": 1 * Reception The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is even, a parity error occurs. (iii) 0 parity The parity bit is cleared to 0 when data is transmitted, regardless of the transmit data. The parity bit is not detected when the data is received. Therefore, a parity error does not occur regardless of whether the parity bit is "0" or "1". (iv) No parity No parity bit is appended to the transmit data. Reception is performed assuming that there is no parity bit when data is received. Because there is no parity bit, a parity error does not occur. User's Manual U16228EJ3V1UD 321 CHAPTER 14 SERIAL INTERFACE UART6 (c) Normal transmission The TXD6 pin outputs a high level when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1. If bit 6 (TXE6) of ASIM6 is then set to 1, transmission is enabled. Transmission can be started by writing transmit data to transmit buffer register 6 (TXB6). The start bit, parity bit, and stop bit are automatically appended to the data. When transmission is started, the data in TXB6 is transferred to transmit shift register 6 (TXS6). After that, the data is sequentially output from TXS6 to the TXD6 pin. When transmission is completed, the parity and stop bits set by ASIM6 are appended and a transmission completion interrupt request (INTST6) is generated. Transmission is stopped until the data to be transmitted next is written to TXB6. Figure 14-15 shows the timing of the transmission completion interrupt request (INTST6). This interrupt occurs as soon as the last stop bit has been output. Figure 14-15. Normal Transmission Completion Interrupt Request Timing 1. Stop bit length: 1 TXD6 (output) Start D0 D1 D2 D6 D7 Parity Start D0 D1 D2 D6 D7 Parity Stop INTST6 2. Stop bit length: 2 TXD6 (output) INTST6 322 User's Manual U16228EJ3V1UD Stop CHAPTER 14 SERIAL INTERFACE UART6 (d) Continuous transmission The next transmit data can be written to transmit buffer register 6 (TXB6) as soon as transmit shift register 6 (TXS6) has started its shift operation. Consequently, even while the INTST6 interrupt is being serviced after transmission of one data frame, data can be continuously transmitted and an efficient communication rate can be realized. In addition, the TXB6 register can be efficiently written twice (2 bytes) without having to wait for the transmission time of one data frame, by reading bit 0 (TXSF6) of asynchronous serial interface transmission status register 6 (ASIF6) when the transmission completion interrupt has occurred. To transmit data continuously, be sure to reference the ASIF6 register to check the transmission status and whether the TXB6 register can be written, and then write the data. Cautions 1. The TXBF6 and TXSF6 flags of the ASIF6 register change from "10" to "11", and to "01" during continuous transmission. To check the status, therefore, do not use a combination of the TXBF6 and TXSF6 flags for judgment. Read only the TXBF6 flag when executing continuous transmission. 2. When the device is incorporated in a LIN, the continuous transmission function cannot be used. Make sure that asynchronous serial interface transmission status register 6 (ASIF6) is 00H before writing transmit data to transmit buffer register 6 (TXB6). TXBF6 Writing to TXB6 Register 0 Writing enabled 1 Writing disabled Caution To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. Be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed. The communication status can be checked using the TXSF6 flag. TXSF6 Transmission Status 0 Transmission is completed. 1 Transmission is in progress. Cautions 1. To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed. 2. During continuous transmission, an overrun error may occur, which means that the next transmission was completed before execution of INTST6 interrupt servicing after transmission of one data frame. An overrun error can be detected by developing a program that can count the number of transmit data and by referencing the TXSF6 flag. User's Manual U16228EJ3V1UD 323 CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-16 shows an example of the continuous transmission processing flow. Figure 14-16. Example of Continuous Transmission Processing Flow Set registers. Write TXB6. Transfer executed necessary number of times? Yes No Read ASIF6 TXBF6 = 0? No Yes Write TXB6. Transmission completion interrupt occurs? No Yes Transfer executed necessary number of times? Yes No Read ASIF6 TXSF6 = 0? Yes Yes of Completion transmission processing Remark TXB6: Transmit buffer register 6 ASIF6: Asynchronous serial interface transmission status register 6 TXBF6: Bit 1 of ASIF6 (transmit buffer data flag) TXSF6: Bit 0 of ASIF6 (transmit shift register data flag) 324 User's Manual U16228EJ3V1UD No CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-17 shows the timing of starting continuous transmission, and Figure 14-18 shows the timing of ending continuous transmission. Figure 14-17. Timing of Starting Continuous Transmission Start TXD6 Data (1) Parity Stop Start Data (2) Parity Stop Start INTST6 TXB6 FF TXS6 FF Data (1) Data (2) Data (1) Data (3) Data (2) Data (3) TXBF6 Note TXSF6 Note When ASIF6 is read, there is a period in which TXBF6 and TXSF6 = 1, 1. Therefore, judge whether writing is enabled using only the TXBF6 bit. Remark TXD6: TXD6 pin (output) INTST6: Interrupt request signal TXB6: Transmit buffer register 6 TXS6: Transmit shift register 6 ASIF6: Asynchronous serial interface transmission status register 6 TXBF6: Bit 1 of ASIF6 TXSF6: Bit 0 of ASIF6 User's Manual U16228EJ3V1UD 325 CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-18. Timing of Ending Continuous Transmission TXD6 Stop Start Data (n - 1) Parity Stop Start Data (n) Parity Stop INTST6 TXB6 Data (n - 1) Data (n) Data (n - 1) TXS6 Data (n) TXBF6 TXSF6 POWER6 or TXE6 Remark TXD6: TXD6 pin (output) INTST6: Interrupt request signal TXB6: Transmit buffer register 6 TXS6: Transmit shift register 6 ASIF6: Asynchronous serial interface transmission status register 6 TXBF6: Bit 1 of ASIF6 TXSF6: Bit 0 of ASIF6 POWER6: Bit 7 of asynchronous serial interface operation mode register (ASIM6) TXE6: 326 Bit 6 of asynchronous serial interface operation mode register (ASIM6) User's Manual U16228EJ3V1UD FF CHAPTER 14 SERIAL INTERFACE UART6 (e) Normal reception Reception is enabled and the RXD6 pin input is sampled when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1 and then bit 5 (RXE6) of ASIM6 is set to 1. The 8-bit counter of the baud rate generator starts counting when the falling edge of the RXD6 pin input is detected. When the set value of baud rate generator control register 6 (BRGC6) has been counted, the RXD6 pin input is sampled again ( in Figure 14-19). If the RXD6 pin is low level at this time, it is recognized as a start bit. When the start bit is detected, reception is started, and serial data is sequentially stored in the receive shift register (RXS6) at the set baud rate. When the stop bit has been received, the reception completion interrupt (INTSR6) is generated and the data of RXS6 is written to receive buffer register 6 (RXB6). If an overrun error (OVE6) occurs, however, the receive data is not written to RXB6. Even if a parity error (PE6) occurs while reception is in progress, reception continues to the reception position of the stop bit, and an error interrupt (INTSR6/INTSRE6) is generated on completion of reception. Figure 14-19. Reception Completion Interrupt Request Timing RXD6 (input) Start D0 D1 D2 D3 D4 D5 D6 D7 Parity Stop INTSR6 RXB6 Cautions 1. Be sure to read receive buffer register 6 (RXB6) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist. 2. Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored. 3. Be sure to read asynchronous serial interface reception error status register 6 (ASIS6) before reading RXB6. User's Manual U16228EJ3V1UD 327 CHAPTER 14 SERIAL INTERFACE UART6 (f) Reception error Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error flag of asynchronous serial interface reception error status register 6 (ASIS6) is set as a result of data reception, a reception error interrupt request (INTSR6/INTSRE6) is generated. Which error has occurred during reception can be identified by reading the contents of ASIS6 in the reception error interrupt servicing (INTSR6/INTSRE6) (see Figure 14-6). The contents of ASIS6 are reset to 0 when ASIS6 is read. Table 14-3. Cause of Reception Error Reception Error Cause Parity error The parity specified for transmission does not match the parity of the receive data. Framing error Stop bit is not detected. Overrun error Reception of the next data is completed before data is read from receive buffer register 6 (RXB6). The error interrupt can be separated into reception completion interrupt (INTSR6) and error interrupt (INTSRE6) by clearing bit 0 (ISRM6) of asynchronous serial interface operation mode register 6 (ASIM6) to 0. Figure 14-20. Reception Error Interrupt 1. If ISRM6 is cleared to 0 (reception completion interrupt (INTSR6) and error interrupt (INTSRE6) are separated) (a) No error during reception (b) Error during reception INTSR6 INTSR6 INTSRE6 INTSRE6 2. If ISRM6 is set to 1 (error interrupt is included in INTSR6) (a) No error during reception 328 (b) Error during reception INTSR6 INTSR6 INTSRE6 INTSRE6 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (g) Noise filter of receive data The RxD6 signal is sampled with the base clock output by the prescaler block. If two sampled values are the same, the output of the match detector changes, and the data is sampled as input data. Because the circuit is configured as shown in Figure 14-21, the internal processing of the reception operation is delayed by two clocks from the external signal status. Figure 14-21. Noise Filter Circuit Base clock RXD6/P14 In Internal signal A Q Match detector In Q Internal signal B LD_EN (h) SBF transmission When the device is incorporated in LIN, the SBF (Synchronous Break Field) transmission control function is used for transmission. For the transmission operation of LIN, see Figure 14-1 LIN Transmission Operation. SBF transmission is used to transmit an SBF length that is a low-level width of 13 bits or more by adjusting the baud rate value of the ordinary UART transmission function. [Setting method] Transmit 00H by setting the number of character bits of the data to 8 bits and the parity bit to 0 parity or even parity. This enables a low-level transmission of a data frame consisting of 10 bits (1 bit (start bit) + 8 bits (character bits) + 1 bit (parity bit)). Adjust the baud rate value to adjust this 10-bit low level to the targeted SBF length. Example If LIN is to be transmitted under the following conditions * Base clock of UART6 = 5 MHz (set by clock selection register 6 (CKSR6)) * Target baud rate value = 19200 bps To realize the above baud rate value, the length of a 13-bit SBF is as follows if the baud rate generator control register 6 (BRGC6) is set to 130. * 13-bit SBF length = 0.2 s x 130 x 2 x 13 = 676 s To realize a 13-bit SBF length in 10 bits, set a value 1.3 times the targeted baud rate to BRGC6. In this example, set 169 to BRGC6. The transmission length of a 10-bit low level in this case is as follows, and matches the 13-bit SBF length. * 10-bit low-level transmission length = 0.2 s x 169 x 2 x 10 = 676 s User's Manual U16228EJ3V1UD 329 CHAPTER 14 SERIAL INTERFACE UART6 If the number of bits set by BRGC6 runs short, adjust the number of bits by setting the base clock of UART6. Figure 14-22. Example of Setting Procedure of SBF Transmission (Flowchart) Start Read BRGC6 register and save current set value of BRGC6 register to generalpurpose register. Clear TXE6 and RXE6 bits of ASIM6 register to 0 (to disable transmission/ reception). Set value to BRGC6 register to realize desired SBF length. Clear TXE6 and RXE6 bits of ASIM6 register to 0. Set character length of data to 8 bits and parity to 0 or even using ASIM6 register. Rewrite saved BRGC6 value to BRGC6 register. Set TXE6 bit of ASIM6 register to 1 to enable transmission. Re-set PS61 bit, PS60 bit, and CL6 bit of ASIM6 register to desired value. Set TXB6 register to "00H" and start transmission. Set TXE6 bit of ASIM6 register to 1 to enable transmission. End No INTST6 occurred? Yes Figure 14-23. SBF Transmission 1 TXD6 2 3 4 5 6 7 8 9 INTST6 Remark TXD6: TXD6 pin (output) INTST6: Transmission completion interrupt request 330 User's Manual U16228EJ3V1UD 10 11 12 13 Stop CHAPTER 14 SERIAL INTERFACE UART6 (i) SBF reception When the device is incorporated in LIN, the SBF (Synchronous Break Field) reception control function is used for reception. For the reception operation of LIN, see Figure 14-2 LIN Reception Operation. Reception is enabled when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1 and then bit 5 (RXE6) of ASIM6 is set to 1. SBF reception is enabled when bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6) is set to 1. In the SBF reception enabled status, the RXD6 pin is sampled and the start bit is detected in the same manner as the normal reception enable status. When the start bit has been detected, reception is started, and serial data is sequentially stored in the receive shift register 6 (RXS6) at the set baud rate. When the stop bit is received and if the width of SBF is 11 bits or more, a reception completion interrupt request (INTSR6) is generated as normal processing. At this time, the SBRF6 and SBRT6 bits are automatically cleared, and SBF reception ends. Detection of errors, such as OVE6, PE6, and FE6 (bits 0 to 2 of asynchronous serial interface reception error status register 6 (ASIS6)) is suppressed, and error detection processing of UART communication is not performed. In addition, data transfer between receive shift register 6 (RXS6) and receive buffer register 6 (RXB6) is not performed, and the reset value of FFH is retained. If the width of SBF is 10 bits or less, an interrupt does not occur as error processing after the stop bit has been received, and the SBF reception mode is restored. In this case, the SBRF6 and SBRT6 bits are not cleared. Figure 14-24. SBF Reception 1. Normal SBF reception (stop bit is detected with a width of more than 10.5 bits) 1 RXD6 2 3 4 5 6 7 8 9 10 11 SBRT6 /SBRF6 INTSR6 2. SBF reception error (stop bit is detected with a width of 10.5 bits or less) 1 RXD6 2 3 4 5 6 7 8 9 10 SBRT6 /SBRF6 INTSR6 Remark RXD6: "0" RXD6 pin (input) SBRT6: Bit 6 of asynchronous serial interface control register 6 (ASICL6) SBRF6: Bit 7 of ASICL6 INTSR6: Reception completion interrupt request User's Manual U16228EJ3V1UD 331 CHAPTER 14 SERIAL INTERFACE UART6 14.4.3 Dedicated baud rate generator The dedicated baud rate generator consists of a source clock selector and an 8-bit programmable counter, and generates a serial clock for transmission/reception of UART6. Separate 8-bit counters are provided for transmission and reception. (1) Configuration of baud rate generator * Base clock The clock selected by bits 3 to 0 (TPS63 to TPS60) of clock selection register 6 (CKSR6) is supplied to each module when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is 1. This clock is called the base clock and its frequency is called fXCLK6. The base clock is fixed to low level when POWER6 = 0. * Transmission counter This counter stops operation, cleared to 0, when bit 7 (POWER6) or bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) is 0. It starts counting when POWER6 = 1 and TXE6 = 1. The counter is cleared to 0 when the first data transmitted is written to transmit buffer register 6 (TXB6). If data are continuously transmitted, the counter is cleared to 0 again when one frame of data has been completely transmitted. If there is no data to be transmitted next, the counter is not cleared to 0 and continues counting until POWER6 or TXE6 is cleared to 0. * Reception counter This counter stops operation, cleared to 0, when bit 7 (POWER6) or bit 5 (RXE6) of asynchronous serial interface operation mode register 6 (ASIM6) is 0. It starts counting when the start bit has been detected. The counter stops operation after one frame has been received, until the next start bit is detected. 332 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 Figure 14-25. Configuration of Baud Rate Generator POWER6 fX Baud rate generator fX/2 fX/22 POWER6, TXE6 (or RXE6) fX/23 fX/24 fX/25 Selector fX/26 8-bit counter fXCLK6 fX/27 fX/28 fX/29 fX/210 8-bit timer/ event counter 50 output Match detector CKSR6: TPS63 to TPS60 Remark 1/2 Baud rate BRGC6: MDL67 to MDL60 POWER6: Bit 7 of asynchronous serial interface operation mode register 6 (ASIM6) TXE6: Bit 6 of ASIM6 RXE6: Bit 5 of ASIM6 CKSR6: Clock selection register 6 BRGC6: Baud rate generator control register 6 User's Manual U16228EJ3V1UD 333 CHAPTER 14 SERIAL INTERFACE UART6 (2) Generation of serial clock A serial clock can be generated by using clock selection register 6 (CKSR6) and baud rate generator control register 6 (BRGC6). Select the clock to be input to the 8-bit counter by using bits 3 to 0 (TPS63 to TPS60) of CKSR6. Bits 7 to 0 (MDL67 to MDL60) of BRGC6 can be used to select the division value of the 8-bit counter. (a) Baud rate The baud rate can be calculated by the following expression. * Baud rate = fXCLK6 [bps] 2xk fXCLK6: Frequency of base clock selected by TPS63 to TPS60 bits of CKSR6 register k: Value set by MDL67 to MDL60 bits of BRGC6 register (k = 8, 9, 10, ..., 255) (b) Error of baud rate The baud rate error can be calculated by the following expression. * Error (%) = Actual baud rate (baud rate with error) Desired baud rate (correct baud rate) - 1 x 100 [%] Cautions 1. Keep the baud rate error during transmission to within the permissible error range at the reception destination. 2. Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception. Example: Frequency of base clock = 10 MHz = 10,000,000 Hz Set value of MDL67 to MDL60 bits of BRGC6 register = 00100001B (k = 33) Target baud rate = 153600 bps Baud rate = 10 M/(2 x 33) = 10000000/(2 x 33) = 151,515 [bps] Error = (151515/153600 - 1) x 100 = -1.357 [%] 334 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 (3) Example of setting baud rate Table 14-4. Set Data of Baud Rate Generator Baud Rate [bps] fX = 10.0 MHz TPS63 to k TPS60 fX = 8.38 MHz Calculated ERR[%] TPS63 to Value TPS60 k fX = 4.19 MHz Calculated ERR[%] TPS63 to Value TPS60 k Calculated ERR[%] Value 600 6H 130 601 0.16 6H 109 601 0.11 5H 109 601 0.11 1200 5H 130 1202 0.16 5H 109 1201 0.11 4H 109 1201 0.11 2400 4H 130 2404 0.16 4H 109 2403 0.11 3H 109 2403 0.11 4800 3H 130 4808 0.16 3H 109 4805 0.11 2H 109 4805 0.11 9600 2H 130 9615 0.16 2H 109 9610 0.11 1H 109 9610 0.11 10400 2H 120 10417 0.16 2H 101 10371 0.28 1H 101 10475 -0.28 19200 1H 130 19231 0.16 1H 109 19220 0.11 0H 109 19220 0.11 31250 1H 80 31250 0.00 0H 134 31268 0.06 0H 67 31268 0.06 38400 0H 130 38462 0.16 0H 109 38440 0.11 0H 55 38090 -0.80 76800 0H 65 76923 0.16 0H 55 76182 -0.80 0H 27 77593 1.03 115200 0H 43 116279 0.94 0H 36 116389 1.03 0H 18 116389 1.03 153600 0H 33 151515 -1.36 0H 27 155185 1.03 0H 14 149643 -2.58 230400 0H 22 227272 -1.36 0H 18 232778 1.03 0H 9 232778 1.03 Remark TPS63 to TPS60: Bits 3 to 0 of clock selection register 6 (CKSR6) (setting of base clock (fXCLK6)) k: Value set by MDL67 to MDL60 bits of baud rate generator control register 6 (BRGC6) (k = 8, 9, 10, ..., 255) fX: X1 input clock oscillation frequency ERR: Baud rate error User's Manual U16228EJ3V1UD 335 CHAPTER 14 SERIAL INTERFACE UART6 (4) Permissible baud rate range during reception The permissible error from the baud rate at the transmission destination during reception is shown below. Caution Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below. Figure 14-26. Permissible Baud Rate Range During Reception Latch timing Data frame length of UART6 Start bit Bit 0 Bit 1 Bit 7 Stop bit Parity bit FL 1 data frame (11 x FL) Minimum permissible data frame length Start bit Bit 0 Bit 1 Bit 7 Parity bit Stop bit FLmin Maximum permissible data frame length Start bit Bit 0 Bit 1 Bit 7 Parity bit Stop bit FLmax As shown in Figure 14-26, the latch timing of the receive data is determined by the counter set by baud rate generator control register 6 (BRGC6) after the start bit has been detected. If the last data (stop bit) meets this latch timing, the data can be correctly received. Assuming that 11-bit data is received, the theoretical values can be calculated as follows. FL = (Brate)-1 Brate: Baud rate of UART6 k: Set value of BRGC6 FL: 1-bit data length Margin of latch timing: 2 clocks 336 User's Manual U16228EJ3V1UD CHAPTER 14 SERIAL INTERFACE UART6 Minimum permissible data frame length: FLmin = 11 x FL - k-2 2k x FL = 21k + 2 FL 2k Therefore, the maximum receivable baud rate at the transmission destination is as follows. 22k -1 Brate BRmax = (FLmin/11) = 21k + 2 Similarly, the maximum permissible data frame length can be calculated as follows. 10 11 x FLmax = 11 x FL - FLmax = 21k - 2 20k k+2 2xk x FL = 21k - 2 2xk FL FL x 11 Therefore, the minimum receivable baud rate at the transmission destination is as follows. BRmin = (FLmax/11)-1 = 20k Brate 21k - 2 The permissible baud rate error between UART6 and the transmission destination can be calculated from the above minimum and maximum baud rate expressions, as follows. Table 14-5. Maximum/Minimum Permissible Baud Rate Error Division Ratio (k) Maximum Permissible Baud Rate Error Minimum Permissible Baud Rate Error 8 +3.53% -3.61% 20 +4.26% -4.31% 50 +4.56% -4.58% 100 +4.66% -4.67% 255 +4.72% -4.73% Remarks 1. The permissible error of reception depends on the number of bits in one frame, input clock frequency, and division ratio (k). The higher the input clock frequency and the higher the division ratio (k), the higher the permissible error. 2. k: Set value of BRGC6 User's Manual U16228EJ3V1UD 337 CHAPTER 14 SERIAL INTERFACE UART6 (5) Data frame length during continuous transmission When data is continuously transmitted, the data frame length from a stop bit to the next start bit is extended by two clocks of base clock from the normal value. However, the result of communication is not affected because the timing is initialized on the reception side when the start bit is detected. Figure 14-27. Data Frame Length During Continuous Transmission Start bit of second byte 1 data frame Start bit FL Bit 0 Bit 1 Bit 7 FL FL FL Parity bit FL Stop bit FLstp Start bit FL Bit 0 FL Where the 1-bit data length is FL, the stop bit length is FLstp, and base clock frequency is fXCLK6, the following expression is satisfied. FLstp = FL + 2/fXCLK6 Therefore, the data frame length during continuous transmission is: Data frame length = 11 x FL + 2/fXCLK6 338 User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 The PD780131 and 780132 incorporate serial interface CSI10, and the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 incorporate serial interfaces CSI10 and CSI11. 15.1 Functions of Serial Interfaces CSI10 and CSI11 Serial interfaces CSI10 and CSI11 have the following two modes. * Operation stop mode * 3-wire serial I/O mode (1) Operation stop mode This mode is used when serial communication is not performed and can enable a reduction in the power consumption. For details, see 15.4.1 Operation stop mode. (2) 3-wire serial I/O mode (MSB/LSB-first selectable) This mode is used to communicate 8-bit data using three lines: a serial clock line (SCK1n) and two serial data lines (SI1n and SO1n). The processing time of data communication can be shortened in the 3-wire serial I/O mode because transmission and reception can be simultaneously executed. In addition, whether 8-bit data is communicated with the MSB or LSB first can be specified, so this interface can be connected to any device. The 3-wire serial I/O mode is used for connecting peripheral ICs and display controllers with a clocked serial interface. For details, see 15.4.2 3-wire serial I/O mode. User's Manual U16228EJ3V1UD 339 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 15.2 Configuration of Serial Interfaces CSI10 and CSI11 Serial interfaces CSI10 and CSI11 include the following hardware. Table 15-1. Configuration of Serial Interfaces CSI10 and CSI11 Item Configuration Transmit buffer register 1n (SOTB1n) Registers Serial I/O shift register 1n (SIO1n) Serial operation mode register 1n (CSIM1n) Control registers Serial clock selection register 1n (CSIC1n) Port mode register 0 (PM0) or port mode register 1 (PM1) Port register 0 (P0) or port register 1 (P1) Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: Figure 15-1. Block Diagram of Serial Interface CSI10 Internal bus 8 8 Serial I/O shift register 10 (SIO10) SI10/P11/RXD0 Transmit data controller Transmit buffer register 10 (SOTB10) Output latch Output selector SO10/P12 Output latch (P12) 340 Selector Transmit controller fX/2 fX/22 fX/23 fX/24 fX/25 fX/26 fX/27 SCK10/P10/TxD0 Clock start/stop controller & clock phase controller User's Manual U16228EJ3V1UD INTCSI10 PM12 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-2. Block Diagram of Serial Interface CSI11 (PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 Only) Internal bus SI11/P03 8 8 Serial I/O shift register 11 (SIO11) Transmit buffer register 11 (SOTB11) Transmit data controller Output selector SO11/P02 Output latch (P02) Output latch SSI11 PM02 Transmit controller Selector fX/2 fX/22 fX/23 fX/24 fX/25 fX/26 fX/27 SCK11/P04 Clock start/stop controller & clock phase controller INTCSI11 (1) Transmit buffer register 1n (SOTB1n) This register sets the transmit data. Transmission/reception is started by writing data to SOTB1n when bit 7 (CSIE1n) and bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 1. The data written to SOTB1n is converted from parallel data into serial data by serial I/O shift register 1n, and output to the serial output pin (SO1n). SOTB1n can be written or read by an 8-bit memory manipulation instruction. RESET input clears this register to 00H. Cautions 1. Do not access SOTB1n when CSOT1n = 1 (during serial communication). 2. The SSI11 pin can be used in the slave mode. For details of the transmission/reception operation, see 15.4.2 (2) Communication operation. (2) Serial I/O shift register 1n (SIO1n) This is an 8-bit register that converts data from parallel data into serial data and vice versa. This register can be read by an 8-bit memory manipulation instruction. Reception is started by reading data from SIO1n if bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 0. During reception, the data is read from the serial input pin (SI1n) to SIO1n. RESET input clears this register to 00H. Cautions 1. Do not access SIO1n when CSOT1n = 1 (during serial communication). 2. The SSI11 pin can be used in the slave mode. For details of the reception operation, see 15.4.2 (2) Communication operation. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 341 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 15.3 Registers Controlling Serial Interfaces CSI10 and CSI11 Serial interfaces CSI10 and CSI11 are controlled by the following four registers. * Serial operation mode register 1n (CSIM1n) * Serial clock selection register 1n (CSIC1n) * Port mode register 0 (PM0) or port mode register 1 (PM1) * Port register 0 (P0) or port register 1 (P1) (1) Serial operation mode register 1n (CSIM1n) CSIM1n is used to select the operation mode and enable or disable operation. CSIM1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Remark PD780131, 780132 n = 0: n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Figure 15-3. Format of Serial Operation Mode Register 10 (CSIM10) Address: FF80H After reset: 00H R/W Note 1 Symbol <7> 6 5 4 3 2 1 0 CSIM10 CSIE10 TRMD10 0 DIR10 0 0 0 CSOT10 CSIE10 Operation control in 3-wire serial I/O mode Note 2 0 Disables operation 1 Enables operation and asynchronously resets the internal circuit Note 4 TRMD10 0 Note 5 1 DIR10 2. . Transmit/receive mode control Receive mode (transmission disabled). Transmit/receive mode Note 6 First bit specification 0 MSB 1 LSB CSOT10 Notes 1. Note 3 Communication status flag 0 Communication is stopped. 1 Communication is in progress. Bit 0 is a read-only bit. When using P10/SCK10/TxD0, P11/SI10/RxD0, or P12/SO10 as a general-purpose port, see CHAPTER 4 PORT FUNCTIONS, Caution 3 of Figure 15-5 and Table 15-2. 3. Bit 0 (CSOT10) of CSIM10 and serial I/O shift register 10 (SIO10) are reset. 4. Do not rewrite TRMD10 when CSOT10 = 1 (during serial communication). 5. The SO10 output is fixed to the low level when TRMD10 is 0. Reception is started when data is read from SIO10. 6. Do not rewrite DIR10 when CSOT10 = 1 (during serial communication). Caution Be sure to clear bit 5 to 0. 342 User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-4. Format of Serial Operation Mode Register 11 (CSIM11) Address: FF88H After reset: 00H R/W Note 1 Symbol <7> 6 5 4 3 2 1 0 CSIM11 CSIE11 TRMD11 SSE11 DIR11 0 0 0 CSOT11 CSIE11 Operation control in 3-wire serial I/O mode Note 2 0 Disables operation 1 Enables operation and asynchronously resets the internal circuit Note 4 TRMD11 0 Note 5 1 SSE11 Transmit/receive mode control Receive mode (transmission disabled). Notes 6, 7 SSI11 pin use selection 0 SSI11 pin is not used 1 SSI11 pin is used Note 8 First bit specification 0 MSB 1 LSB CSOT11 2. . Transmit/receive mode DIR11 Notes 1. Note 3 Communication status flag 0 Communication is stopped. 1 Communication is in progress. Bit 0 is a read-only bit. When using P02/SO11, P03/SI11, or P04/SCK11 as a general-purpose port, see CHAPTER 4 PORT FUNCTIONS, Caution 3 of Figure 15-6 and Table 15-2. 3. Bit 0 (CSOT11) of CSIM11 and serial I/O shift register 11 (SIO11) are reset. 4. Do not rewrite TRMD11 when CSOT11 = 1 (during serial communication). 5. The SO11 output is fixed to the low level when TRMD11 is 0. Reception is started when data is read from SIO11. 6. Do not rewrite SSE11 when CSOT11 = 1 (during serial communication). 7. Before setting this bit to 1, fix the SSI11 pin input level to 0 or 1. 8. Do not rewrite DIR11 when CSOT11 = 1 (during serial communication). User's Manual U16228EJ3V1UD 343 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (2) Serial clock selection register 1n (CSIC1n) This register specifies the timing of the data transmission/reception and sets the serial clock. CSIC1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: Figure 15-5. Format of Serial Clock Selection Register 10 (CSIC10) Address: FF81H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 CSIC10 0 0 0 CKP10 DAP10 CKS102 CKS101 CKS100 CKP10 DAP10 0 0 Specification of data transmission/reception timing Type 1 SCK10 D7 D6 D5 D4 D3 D2 D1 D0 SO10 SI10 input timing 0 1 2 SCK10 SO10 D7 D6 D5 D4 D3 D2 D1 D0 SI10 input timing 1 0 3 SCK10 D7 D6 D5 D4 D3 D2 D1 D0 SO10 SI10 input timing 1 1 4 SCK10 SO10 D7 D6 D5 D4 D3 D2 D1 D0 SI10 input timing CKS102 CKS101 CKS100 0 0 0 0 0 1 CSI10 serial clock selection fX/2 (5 MHz) 2 fX/2 (2.5 MHz) Master mode 5 Master mode 6 Master mode 7 fX/2 (1.25 MHz) 1 fX/2 (625 kHz) 1 0 0 fX/2 (312.5 kHz) fX/2 (156.25 kHz) 1 1 0 fX/2 (78.13 kHz) Master mode 1 1 1 External clock input to SCK10 Slave mode Note Be sure to set the serial clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Serial clock 5 MHz * VDD = 3.3 to 4.0 V: Serial clock 4.19 MHz * VDD = 2.7 to 3.3 V: Serial clock 2.5 MHz * VDD = 2.5 to 2.7 V: Serial clock 1.25 MHz 344 Master mode Master mode 0 1 1 Master mode 4 1 0 0 Mode 3 0 1 Note User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Cautions 1. When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI10 is not guaranteed. 2. Do not write to CSIC10 while CSIE10 = 1 (operation enabled). 3. Clear CKP10 to 0 to use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose port pins. 4. The phase type of the data clock is type 1 after reset. Remarks 1. Figures in parentheses are for operation with fx = 10 MHz 2. fX: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD 345 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-6. Format of Serial Clock Selection Register 11 (CSIC11) Address: FF89H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 CSIC11 0 0 0 CKP11 DAP11 CKS112 CKS111 CKS110 CKP11 DAP11 0 0 Specification of data transmission/reception timing Type 1 SCK11 D7 D6 D5 D4 D3 D2 D1 D0 SO11 SI11 input timing 0 1 2 SCK11 SO11 D7 D6 D5 D4 D3 D2 D1 D0 SI11 input timing 1 0 3 SCK11 D7 D6 D5 D4 D3 D2 D1 D0 SO11 SI11 input timing 1 1 4 SCK11 SO11 D7 D6 D5 D4 D3 D2 D1 D0 SI11 input timing CKS112 CKS111 CKS110 0 0 0 0 0 0 1 1 0 CSI11 serial clock selection fX/2 (5 MHz) Master mode Master mode 4 Master mode 5 Master mode 6 Master mode 7 fX/2 (1.25 MHz) 1 1 fX/2 (625 kHz) 0 0 fX/2 (312.5 kHz) 1 Master mode 3 fX/2 (2.5 MHz) 1 0 Mode 2 0 1 Note fX/2 (156.25 kHz) 1 1 0 fX/2 (78.13 kHz) Master mode 1 1 1 External clock input to SCK11 Slave mode Note Be sure to set the serial clock so that the following condition is satisfied. * VDD = 4.0 to 5.5 V: Serial clock 5 MHz * VDD = 3.3 to 4.0 V: Serial clock 4.19 MHz * VDD = 2.7 to 3.3 V: Serial clock 2.5 MHz * VDD = 2.5 to 2.7 V: Serial clock 1.25 MHz Cautions 1. When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI11 is not guaranteed. 2. Do not write to CSIC11 while CSIE11 = 1 (operation enabled). 3. Clear CKP11 to 0 to use P02/SO11, P03/SI11, and P04/SCK11 as general-purpose port pins. 4. The phase type of the data clock is type 1 after reset. Remarks 1. Figures in parentheses are for operation with fx = 10 MHz 2. fX: X1 input clock oscillation frequency 346 User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (3) Port mode registers 0 and 1 (PM0, PM1) These registers set port 0 and 1 input/output in 1-bit units. When using P10/SCK10 and P04/SCK11Note as the clock output pins of the serial interface, clear PM10 and PM04 to 0 and set the output latches of P10 and P04 to 1. When using P12/SO10 and P02/SO11Note as the data output pins of the serial interface, clear PM12 and PM02, and the output latches of P12 and P02 to 0. When using P10/SCK10 and P04/SCK11Note as the clock input pins of the serial interface, P11/SI10/RxD0 and P03/SI11Note as the data input pins, and P05/SSI11/TI001 as the chip select input pin, set PM10, PM04, PM11, PM03, and PM05 to 1. At this time, the output latches of P10, P04, P11, P03, and P05 may be 0 or 1. PM0 and PM1 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets these registers to FFH. Note PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. Figure 15-7. Format of Port Mode Register 0 (PM0) Address: FF20H After reset: FFH 6 5 4 R/W Symbol 7 3 2 PM0 1 PM06 PM05 PM04 PM03 PM02 PM01 PM00 PM0n P0n pin I/O mode selection (n = 0 to 6) 0 Output mode (output buffer on) 1 Input mode (output buffer off) 1 0 Figure 15-8. Format of Port Mode Register 1 (PM1) Address: FF21H Symbol 7 After reset: FFH 6 5 4 R/W 3 2 1 0 PM1 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10 PM1n P1n pin I/O mode selection (n = 0 to 7) 0 Output mode (output buffer on) 1 Input mode (output buffer off) User's Manual U16228EJ3V1UD 347 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 15.4 Operation of Serial Interfaces CSI10 and CSI11 Serial interfaces CSI10 and CSI11 can be used in the following two modes. * Operation stop mode * 3-wire serial I/O mode 15.4.1 Operation stop mode Serial communication is not executed in this mode. Therefore, the power consumption can be reduced. In addition, the P10/SCK10/TXD0, P11/SI10/RXD0, P12/SO10, P02/SO11Note, P03/SI11Note, and P04/SCK11Note pins can be used as ordinary I/O port pins in this mode. Note PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only (1) Register used The operation stop mode is set by serial operation mode register 1n (CSIM1n). To set the operation stop mode, clear bit 7 (CSIE1n) of CSIM1n to 0. (a) Serial operation mode register 1n (CSIM1n) CSIM1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CSIM1n to 00H. PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 Remark n = 0: * Serial operation mode register 10 (CSIM10) Address: FF80H After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 0 CSIM10 CSIE10 TRMD10 0 DIR10 0 0 0 CSOT10 CSIE10 0 Notes 1. Operation control in 3-wire serial I/O mode Note 1 Disables operation and asynchronously resets the internal circuit Note 2 . To use the SI10/RxD0/P11, SO10/P12, and SCK10/TxD0/P10 pins as general-purpose port pins, see CHAPTER 4 PORT FUNCTIONS, Caution 3 of Figure 15-5, and Table 15-2. 2. Bit 0 (CSOT10) of CSIM10 and serial I/O shift register 10 (SIO10) are reset. * Serial operation mode register 11 (CSIM11) Address: FF88H After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 0 CSIM11 CSIE11 TRMD11 SSE11 DIR11 0 0 0 CSOT11 CSIE11 0 Notes 1. Operation control in 3-wire serial I/O mode Note 1 Disables operation and asynchronously resets the internal circuit Note 2 . To use the SI11/P03, SO11/P02, SCK11/P04, and SSI11/TI001/P05 pins as general-purpose port pins, see CHAPTER 4 PORT FUNCTIONS, Caution 3 of Figure 15-5, and Table 15-2. 2. 348 Bit 0 (CSOT11) of CSIM11 and serial I/O shift register 11 (SIO11) are reset. User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 15.4.2 3-wire serial I/O mode The 3-wire serial I/O mode is used for connecting peripheral ICs and display controllers with a clocked serial interface. In this mode, communication is executed by using three lines: the serial clock (SCK1n), serial output (SO1n), and serial input (SI1n) lines. (1) Registers used * Serial operation mode register 1n (CSIM1n) * Serial clock selection register 1n (CSIC1n) * Port mode register 0 (PM0) or port mode register 1 (PM1) * Port register 0 (P0) or port register 1 (P1) The basic procedure of setting an operation in the 3-wire serial I/O mode is as follows. <1> Set the CSIC1n register (see Figures 15-5 and 15-6). <2> Set bits 0 and 4 to 6 (CSOT1n, DIR1n, SSE11 (serial interface CSI11 only), and TRMD1n) of the CSIM1n register (see Figures 15-3 and 15-4). <3> Set bit 7 (CSIE1n) of the CSIM1n register to 1. Transmission/reception is enabled. <4> Write data to transmit buffer register 1n (SOTB1n). Data transmission/reception is started. Read data from serial I/O shift register 1n (SIO1n). Data reception is started. Caution Take relationship with the other party of communication when setting the port mode register and port register. Remark PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD 349 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 The relationship between the register settings and pins is shown below. Table 15-2. Relationship Between Register Settings and Pins (1/2) (a) Serial interface CSI10 CSIE10 TRMD10 PM11 P11 PM12 P12 PM10 CSI10 P10 Pin Function Operation SI10/RxD0/ SO10/P12 P11 0 x x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 Stop SCK10/ TxD0/P10 RxD0/P11 P12 TxD0/ P10 1 0 1 x x Note 1 x Note 1 1 Slave x reception 1 1 x Note 1 x Note 1 0 0 1 SI10 Slave x P12 Note 3 Note 3 RxD0/P11 SO10 Note 3 1 1 x 0 0 1 Slave x reception 1 0 1 x x x Note 1 0 1 SCK10 Note 3 (input) SI10 SO10 SCK10 Note 3 transmission/ Note 1 SCK10 (input) transmission 1 Note 2 (input) Note 3 Master reception SI10 P12 SCK10 (output) 1 1 x Note 1 x Note 1 0 0 0 Master 1 RxD0/P11 SO10 transmission 1 1 1 x 0 0 0 Master 1 SI10 SO10 transmission/ reception Notes 1. Can be set as port function. 2. To use P10/SCK10/TxD0 as port pins, clear CKP10 to 0. 3. To use the slave mode, set CKS102, CKS101, and CKS100 to 1, 1, 1. Remark x: don't care CSIE10: Bit 7 of serial operation mode register 10 (CSIM10) TRMD10: Bit 6 of CSIM10 CKP10: Bit 4 of serial clock selection register 10 (CSIC10) CKS102, CKS101, CKS100: Bits 2 to 0 of CSIC10 350 PM1x: Port mode register P1x: Port output latch User's Manual U16228EJ3V1UD SCK10 (output) SCK10 (output) CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Table 15-2. Relationship Between Register Settings and Pins (2/2) (b) Serial interface CSI11 ( PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only) CSI11 CSIE11 TRMD11 SSE11 PM03 P03 PM02 P02 PM04 P04 PM05 P05 Pin Function Operation 0 x x x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 x Note 1 Stop SI11/ SO11/ SCK11/ SSI11/ P03 P02 P04 TI001/P05 P03 P02 P04 Note 2 TI001/ P05 1 0 0 1 x 1 x Slave reception SI11 P02 Note 3 SCK11 TI001/ (input) P05 Note 3 1 1 1 1 0 x Note 1 x Note 1 0 0 1 x x Note 1 x x SSI11 Note 1 Slave P03 SO11 Note 3 transmission SCK11 TI001/ (input) P05 Note 3 1 1 1 1 0 1 x 0 0 1 x x Note 1 x x SSI11 Note 1 Slave SI11 SO11 transmission/ 1 1 0 1 0 1 x x Note 1 x Note 1 0 1 x Note 1 reception x x Note 1 Note 3 Master 1 1 0 x x Note 1 0 0 0 1 x Note 1 x Note 1 Master 1 1 0 1 x 0 0 0 1 x x Note 1 Master P05 SSI11 SI11 P02 P03 SO11 transmission Note 1 TI001/ (input) Note 3 reception Note 1 SCK11 SI11 SO11 transmission/ SCK11 TI001/ (output) P05 SCK11 TI001/ (output) P05 SCK11 TI001/ (output) P05 reception Notes 1. Can be set as port function. 2. To use P04/SCK11 as port pins, clear CKP11 to 0. 3. To use the slave mode, set CKS112, CKS111, and CKS110 to 1, 1, 1. Remark x: don't care CSIE11: Bit 7 of serial operation mode register 11 (CSIM11) TRMD11: Bit 6 of CSIM11 CKP11: Bit 4 of serial clock selection register 11 (CSIC11) CKS112, CKS111, CKS110: Bits 2 to 0 of CSIC11 PM0x: Port mode register P0x: Port output latch User's Manual U16228EJ3V1UD 351 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (2) Communication operation In the 3-wire serial I/O mode, data is transmitted or received in 8-bit units. Each bit of the data is transmitted or received in synchronization with the serial clock. Data can be transmitted or received if bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 1. Transmission/reception is started when a value is written to transmit buffer register 1n (SOTB1n). In addition, data can be received when bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 0. Reception is started when data is read from serial I/O shift register 1n (SIO1n). However, communication is performed as follows if bit 5 (SSE11) of CSIM11 is 1 when serial interface CSI11 is in the slave mode. <1> Low level input to the SSI11 pin Transmission/reception is started when SOTB11 is written, or reception is started when SIO11 is read. <2> High level input to the SSI11 pin Transmission/reception or reception is held, therefore, even if SOTB11 is written or SIO11 is read, transmission/reception or reception will not be started. <3> Data is written to SOTB11 or data is read from SIO11 while a high level is input to the SSI11 pin, then a low level is input to the SSI11 pin Transmission/reception or reception is started. <4> A high level is input to the SSI11 pin during transmission/reception or reception Transmission/reception or reception is suspended. After communication has been started, bit 0 (CSOT1n) of CSIM1n is set to 1. When communication of 8-bit data has been completed, a communication completion interrupt request flag (CSIIF1n) is set, and CSOT1n is cleared to 0. Then the next communication is enabled. Cautions 1. Do not access the control register and data register when CSOT1n = 1 (during serial communication). 2. When using serial interface CSI11, wait for the duration of at least one clock before the clock operation is started to change the level of the SSI11 pin in the slave mode; otherwise, malfunctioning may occur. Remark 352 PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-9. Timing in 3-Wire Serial I/O Mode (1/2) (1) Transmission/reception timing (Type 1; TRMD1n = 1, DIR1n = 0, CKP1n = 0, DAP1n = 0, SSE11 = 1Note) SSI11Note SCK1n Read/write trigger SOTB1n SIO1n 55H (communication data) ABH 56H ADH 5AH B5H 6AH D5H AAH CSOT1n INTCSI1n CSIIF1n SI1n (receive AAH) SO1n 55H is written to SOTB1n. Note The SSE11 flag and SSI11 pin are available only for serial interface CSI11, and are used in the slave mode. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 353 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-9. Timing in 3-Wire Serial I/O Mode (2/2) (2) Transmission/reception timing (Type 2; TRMD1n = 1, DIR1n = 0, CKP1n = 0, DAP1n = 1, SSE11 = 1Note) SSI11Note SCK1n Read/write trigger SOTB1n SIO1n 55H (communication data) ABH 56H ADH 5AH B5H 6AH D5H AAH CSOT1n INTCSI1n CSIIF1n SI1n (input AAH) SO1n 55H is written to SOTB1n. Note The SSE11 flag and SSI11 pin are available only for serial interface CSI11, and are used in the slave mode. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 354 User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Figure 15-10. Timing of Clock/Data Phase (a) Type 1; CKP1n = 0, DAP1n = 0 SCK1n SI1n capture SO1n Writing to SOTB1n or reading from SIO1n CSIIF1n D7 D6 D5 D4 D3 D2 D1 D0 CSOT1n (b) Type 2; CKP1n = 0, DAP1n = 1 SCK1n SI1n capture SO1n Writing to SOTB1n or reading from SIO1n CSIIF1n D7 D6 D5 D4 D3 D2 D1 D0 CSOT1n (c) Type 3; CKP1n = 1, DAP1n = 0 SCK1n SI1n capture SO1n Writing to SOTB1n or reading from SIO1n CSIIF1n D7 D6 D5 D4 D3 D2 D1 D0 CSOT1n (d) Type 4; CKP1n = 1, DAP1n = 1 SCK1n SI1n capture SO1n Writing to SOTB1n or reading from SIO1n CSIIF1n D7 D6 D5 D4 D3 D2 D1 D0 CSOT1n Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 355 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (3) Timing of output to SO1n pin (first bit) When communication is started, the value of transmit buffer register 1n (SOTB1n) is output from the SO1n pin. The output operation of the first bit at this time is described below. Figure 15-11. Output Operation of First Bit (1) When CKP1n = 0, DAP1n = 0 (or CKP1n = 1, DAP1n = 0) SCK1n Writing to SOTB1n or reading from SIO1n SOTB1n SIO1n Output latch First bit SO1n 2nd bit The first bit is directly latched by the SOTB1n register to the output latch at the falling (or rising) edge of SCK1n, and output from the SO1n pin via an output selector. Then, the value of the SOTB1n register is transferred to the SIO1n register at the next rising (or falling) edge of SCK1n, and shifted one bit. At the same time, the first bit of the receive data is stored in the SIO1n register via the SI1n pin. The second and subsequent bits are latched by the SIO1n register to the output latch at the next falling (or rising) edge of SCK1n, and the data is output from the SO1n pin. (2) When CKP1n = 0, DAP1n = 1 (or CKP1n = 1, DAP1n = 1) SCK1n Writing to SOTB1n or reading from SIO1n SOTB1n SIO1n Output latch SO1n First bit 2nd bit 3rd bit The first bit is directly latched by the SOTB1n register at the falling edge of the write signal of the SOTB1n register or the read signal of the SIO1n register, and output from the SO1n pin via an output selector. Then, the value of the SOTB1n register is transferred to the SIO1n register at the next falling (or rising) edge of SCK1n, and shifted one bit. At the same time, the first bit of the receive data is stored in the SIO1n register via the SI1n pin. The second and subsequent bits are latched by the SIO1n register to the output latch at the next rising (or falling) edge of SCK1n, and the data is output from the SO1n pin. Remark 356 PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 n = 0: User's Manual U16228EJ3V1UD CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (4) Output value of SO1n pin (last bit) After communication has been completed, the SO1n pin holds the output value of the last bit. Figure 15-12. Output Value of SO1n Pin (Last Bit) (1) Type 1; when CKP1n = 0 and DAP1n = 0 (or CKP1n = 1, DAP1n = 0) SCK1n ( Next request is issued.) Writing to SOTB1n or reading from SIO1n SOTB1n SIO1n Output latch Last bit SO1n (2) Type 2; when CKP1n = 0 and DAP1n = 1 (or CKP1n = 1, DAP1n = 1) SCK1n Writing to SOTB1n or reading from SIO1n ( Next request is issued.) SOTB1n SIO1n Output latch SO1n Remark n = 0: Last bit PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 User's Manual U16228EJ3V1UD 357 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 (5) SO1n output The status of the SO1n output is as follows if bit 7 (CSIE1n) of serial operation mode register 1n (CSIM1n) is cleared to 0. Table 15-3. SO1n Output Status TRMD1n TRMD1n = 0 DAP1n DIR1n - - Outputs low level DAP1n = 0 - Value of SO1n latch Note TRMD1n = 1 SO1n Output Note . (low-level output) DAP1n = 1 DIR1n = 0 Value of bit 7 of SOTB1n DIR1n = 1 Value of bit 0 of SOTB1n Note Status after reset Caution If a value is written to TRMD1n, DAP1n, and DIR1n, the output value of SO1n changes. Remark n = 0: PD780131, 780132 n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138 358 User's Manual U16228EJ3V1UD CHAPTER 16 MULTIPLIER/DIVIDER 16.1 Functions of Multiplier/Divider The multiplier/divider has the following functions. * 16 bits x 16 bits = 32 bits (multiplication) * 32 bits / 16 bits = 32 bits, 16-bit remainder (division) 16.2 Configuration of Multiplier/Divider The multiplier/divider includes the following hardware. Table 16-1. Configuration of Multiplier/Divider Item Registers Configuration Remainder data register 0 (SDR0) Multiplication/division data registers A0 (MDA0H, MDA0L) Multiplication/division data registers B0 (MDB0) Control register Multiplier/divider control register 0 (DMUC0) Figure 16-1 shows the block diagram of the multiplier/divider. User's Manual U16228EJ3V1UD 359 360 Figure 16-1. Block Diagram of Multiplier/Divider Internal bus Multiplier/divider control register 0 (DMUC0) Multiplication/division data register B0 (MDB0 (MDB0H + MDB0L) Remainder data register 0 (SDR0 (SDR0H + SDR0L) Multiplication/division data register A0 (MDA0H (MDA0HH + MDA0HL) + MDA0L (MDA0LH + MDA0LL) ) DMUSEL0 DMUE Start MDA000 INTDMU Clear Controller User's Manual U16228EJ3V1UD 17-bit adder Controller CPU clock CHAPTER 16 MULTIPLIER/DIVIDER Controller 6-bit counter CHAPTER 16 MULTIPLIER/DIVIDER (1) Remainder data register 0 (SDR0) SDR0 is a 16-bit register that stores a remainder. This register stores 0 in the multiplication mode and the remainder of an operation result in the division mode. This register can be read by an 8-bit or 16-bit memory manipulation instruction. RESET input clears this register to 0000H. Figure 16-2. Format of Remainder Data Register 0 (SDR0) Address: FF60H, FF61H After reset: 0000H Symbol SDR0 R FF61H (SDR0H) FF60H (SDR0L) SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR SDR 015 014 013 012 011 010 009 008 007 006 005 004 003 002 001 000 Cautions 1. The value read from SDR0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1) is not guaranteed. 2. SDR0 is reset when the operation is started (when DMUE is set to 1). (2) Multiplication/division data register A0 (MDA0H, MDA0L) MDA0 is a 32-bit register that sets a 16-bit multiplier A in the multiplication mode and a 32-bit dividend in the division mode, and stores the 32-bit result of the operation (higher 16 bits: MDA0H, lower 16 bits: MDA0L). Figure 16-3. Format of Multiplication/Division Data Register A0 (MDA0H, MDA0L) Address: FF62H, FF63H, FF64H, FF65H Symbol MDA0H R/W FF65H (MDA0HH) FF64H (MDA0HL) MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA 031 030 Symbol MDA0L After reset: 0000H, 0000H 029 028 027 026 025 024 023 022 FF63H (MDA0LH) 021 020 019 018 017 016 FF62H (MDA0LL) MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA MDA 015 014 013 012 011 010 009 008 007 006 005 004 003 002 001 000 Cautions 1. MDA0H is cleared to 0 when an operation is started in the multiplication mode (when multiplier/divider control register 0 (DMUC0) is set to 81H). 2. Do not change the value of MDA0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined. 3. The value read from MDA0 during operation processing (while DMUE is 1) is not guaranteed. User's Manual U16228EJ3V1UD 361 CHAPTER 16 MULTIPLIER/DIVIDER The functions of MDA0 when an operation is executed are shown in the table below. Table 16-2. Functions of MDA0 During Operation Execution DMUSEL0 Operation Mode Setting Operation Result 0 Division mode Dividend Division result (quotient) 1 Multiplication mode Higher 16 bits: 0, Lower 16 bits: Multiplier A Multiplication result (product) The register configuration differs between when multiplication is executed and when division is executed, as follows. * Register configuration during multiplication MDA0 (bits 15 to 0) x MDB0 (bits 15 to 0) = MDA0 (bits 31 to 0) * Register configuration during division MDA0 (bits 31 to 0) / MDB0 (bits 15 to 0) = MDA0 (bits 31 to 0) ... SDR0 (bits 15 to 0) MDA0 fetches the calculation result as soon as the clock is input, when bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is set to 1. MDA0H and MDA0L can be set by an 8-bit or 16-bit memory manipulation instruction. RESET input clears this register to 0000H. (3) Multiplication/division data register B0 (MDB0) MDB0 is a register that stores a 16-bit multiplier B in the multiplication mode and a 16-bit divisor in the division mode. This register can be set by an 8-bit or 16-bit memory manipulation instruction. RESET input clears this register to 0000H. Figure 16-4. Format of Multiplication/Division Data Register B0 (MDB0) Address: FF66H, FF67H After reset: 0000H Symbol MDB0 R/W FF67H (MDB0H) FF66H (MDB0L) MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB MDB 015 014 013 012 011 010 009 008 007 006 005 004 003 002 001 000 Cautions 1. Do not change the value of MDB0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined. 2. Do not clear MDB0 to 0000H in the division mode. If set, undefined operation results are stored in MDA0 and SDR0. 362 User's Manual U16228EJ3V1UD CHAPTER 16 MULTIPLIER/DIVIDER 16.3 Register Controlling Multiplier/Divider The multiplier/divider is controlled by multiplier/divider control register 0 (DMUC0). (1) Multiplier/divider control register 0 (DMUC0) DMUC0 is an 8-bit register that controls the operation of the multiplier/divider. This register can be read by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 16-5. Format of Multiplier/Divider Control Register 0 (DMUC0) Address: FF68H After reset: 00H R/W Symbol <7> 6 5 4 3 2 1 0 DMUC0 DMUE 0 0 0 0 0 0 DMUSEL0 DMUENote Operation start/stop 0 Stops operation 1 Starts operation DMUSEL0 Operation mode (multiplication/division) selection 0 Division mode 1 Multiplication mode Note When DMUE is set to 1, the operation is started. DMUE is automatically cleared to 0 after the operation is complete. Cautions 1. If DMUE is cleared to 0 during operation processing (when DMUE is 1), the operation result is not guaranteed. If the operation is completed while the clearing instruction is being executed, the operation result is guaranteed, provided that the interrupt flag is set. 2. Do not change the value of DMUSEL0 during operation processing (while DMUE is 1). If it is changed, undefined operation results are stored in multiplication/division data register A0 (MDA0) and remainder data register 0 (SDR0). 3. If DMUE is cleared to 0 during operation processing (while DMUE is 1), the operation processing is stopped. To execute the operation again, set multiplication/division data register A0 (MDA0), multiplication/division data register B0 (MDB0), and multiplier/divider control register 0 (DMUC0), and start the operation (by clearing DMUE to 1). User's Manual U16228EJ3V1UD 363 CHAPTER 16 MULTIPLIER/DIVIDER 16.4 Operations of Multiplier/Divider 16.4.1 Multiplication operation * Initial setting 1. Set operation data to multiplication/division data register A0L (MDA0L) and multiplication/division data register B0 (MDB0). 2. Set bits 0 (DMUSEL0) and 7 (DMUE) of multiplier/divider control register 0 (DMUC0) to 1. Operation will start. * During operation 3. The operation will be completed when 16 internal clocks have been issued after the start of the operation (intermediate data is stored in the MDA0L and MDA0H registers during operation, and therefore the read values of these registers are not guaranteed). * End of operation 4. The operation result data is stored in the MDA0L and MDA0H registers. 5. DMUE is cleared to 0 (end of operation). 6. After the operation, an interrupt request signal (INTDMU) is generated. * Next operation 7. To execute multiplication next, start from the initial setting in 16.4.1 Multiplication operation. 8. To execute division next, start from the initial setting in 16.4.2 Division operation. 364 User's Manual U16228EJ3V1UD Figure 16-6. Timing Chart of Multiplication Operation (00DAH x 0093H) Operation clock DMUE DMUSEL0 User's Manual U16228EJ3V1UD 0 Counter XXXX SDR0 MDA0 XXXX XXXX MDB0 XXXX INTDMU XXXX 00DA 0093 1 2 3 4 5 6 7 8 9 A B C D E F 10 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 00DA 0000 0049 0024 005B 0077 003B 0067 007D 003E 001F 000F 0007 0003 0001 0000 0000 006D 8036 C01B E00D 7006 B803 5C01 2E00 9700 4B80 A5C0 D2E0 E970 F4B8 FA5C 7D2E 0 CHAPTER 16 MULTIPLIER/DIVIDER Internal clock 365 CHAPTER 16 MULTIPLIER/DIVIDER 16.4.2 Division operation * Initial setting 1. Set operation data to multiplication/division data register A0 (MDA0L and MDA0H) and multiplication/division data register B0 (MDB0). 2. Set bits 0 (DMUSEL0) and 7 (DMUE) of multiplier/divider control register 0 (DMUC0) to 0 and 1, respectively. Operation will start. * During operation 3. The operation will be completed when 32 internal clocks have been issued after the start of the operation (intermediate data is stored in the MDA0L and MDA0H registers and remainder data register 0 (SDR0) during operation, and therefore the read values of these registers are not guaranteed). * End of operation 4. The result data is stored in the MDA0L, MDA0H, and SDR0 registers. 5. DMUE is cleared to 0 (end of operation). 6. After the operation, an interrupt request signal (INTDMU) is generated. * Next operation 7. To execute multiplication next, start from the initial setting in 16.4.1 Multiplication operation. 8. To execute division next, start from the initial setting in 16.4.2 Division operation. 366 User's Manual U16228EJ3V1UD Figure 16-7. Timing Chart of Division Operation (DCBA2586H / 0018H) Operation clock DMUE DMUSEL0 "0" User's Manual U16228EJ3V1UD 0 Counter XXXX SDR0 0000 MDA0 XXXX XXXX DCBA 2586 MDB0 XXXX 0018 INTDMU 1 2 3 4 5 6 7 8 19 1A 1B 1C 1D 1E 1F 20 0001 0003 0006 000D 0003 0007 000E 0004 000B 0016 0014 0010 0008 0011 000B 0016 B974 72E8 E5D1 CBA2 A744 2E89 6D12 BA25 4B0C A618 2C30 6860 BAC1 6182 C304 8609 0C12 1824 3049 6093 C126 824C 0499 0932 64D8 C9B0 9361 26C3 4D87 9B0E 361D 6C3A 0 CHAPTER 16 MULTIPLIER/DIVIDER Internal clock 367 CHAPTER 17 INTERRUPT FUNCTIONS 17.1 Interrupt Function Types The following two types of interrupt functions are used. (1) Maskable interrupts These interrupts undergo mask control. Maskable interrupts can be divided into a high interrupt priority group and a low interrupt priority group by setting the priority specification flag registers (PR0L, PR0H, PR1L, PR1H). Multiple interrupt servicing can be applied to low-priority interrupts when high-priority interrupts are generated. If two or more interrupts with the same priority are generated simultaneously, each interrupt is serviced according to its predetermined priority (see Table 17-1). A standby release signal is generated and STOP and HALT modes are released. Nine external interrupt requests and 19 (16 in the PD780131 and 780132) internal interrupt requests are provided as maskable interrupts. (2) Software interrupt This is a vectored interrupt generated by executing the BRK instruction. It is acknowledged even when interrupts are disabled. The software interrupt does not undergo interrupt priority control. 17.2 Interrupt Sources and Configuration A total of 29 (26 in the PD780131 and 780132) interrupt sources exist for maskable and software interrupts (see Table 17-1). 368 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Table 17-1. Interrupt Source List (1/2) Interrupt Default Interrupt Source Note 1 Type Priority Name Trigger Internal/ Vector Basic External Table Configuration Address Maskable Note 3 Type Note 2 0 INTLVI Low-voltage detection Internal 0004H (A) 1 INTP0 Pin input edge detection External 0006H (B) 2 INTP1 0008H 3 INTP2 000AH 4 INTP3 000CH 5 INTP4 000EH 6 INTP5 0010H 7 INTSRE6 UART6 reception error generation 8 INTSR6 End of UART6 reception 0014H 9 INTST6 End of UART6 transmission 0016H 10 INTCSI10/ End of CSI10 communication/end of UART0 0018H INTST0 transmission INTTMH1 Match between TMH1 and CMP01 11 Internal 0012H (A) 001AH (when compare register is specified) 12 INTTMH0 Match between TMH0 and CMP00 001CH (when compare register is specified) 13 INTTM50 Match between TM50 and CR50 001EH (when compare register is specified) 14 INTTM000 Match between TM00 and CR000 0020H (when compare register is specified), TI010 pin valid edge detection (when capture register is specified) 15 INTTM010 Match between TM00 and CR010 0022H (when compare register is specified), TI000 pin valid edge detection (when capture register is specified) 16 INTAD End of A/D conversion 0024H 17 INTSR0 End of UART0 reception or reception error 0026H generation 18 INTWTI Watch timer reference time interval signal 0028H 19 INTTM51 Match between TM51 and CR51 002AH (when compare register is specified) Notes 1. 20 INTKR Key interrupt detection External 002CH (C) 21 INTWT Watch timer overflow Internal 002EH (A) 22 INTP6 Pin input edge detection External 0030H (B) 23 INTP7 0032H The default priority is the priority applicable when two or more maskable interrupt are generated simultaneously. 0 is the highest priority, and 27 is the lowest. 2. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 17-1. 3. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is set to 0. User's Manual U16228EJ3V1UD 369 CHAPTER 17 INTERRUPT FUNCTIONS Table 17-1. Interrupt Source List (2/2) Interrupt Default Interrupt Source Note 1 Type Priority Name Trigger Internal/ Vector Basic External Table Configuration Address Maskable 24 INTDMU End of multiply/divide operation Internal 0034H Note 3 End of CSI11 communication 0036H Note 3 Match between TM01 and CR001 (when 0038H 25 INTCSI11 26 INTTM001 Type Note 2 (A) compare register is specified), TI011 pin valid edge detection (when capture register is specified) 27 Note 3 INTTM011 Match between TM01 and CR011 (when 003AH compare register is specified), TI001 pin valid edge detection (when capture register is specified) Software - BRK BRK instruction execution - 003EH (D) Reset - RESET Reset input - 0000H - Note 4 POC Power-on clear LVI Low-voltage detection Note 5 Clock monitor X1 oscillation stop detection WDT Notes 1. WDT overflow The default priority is the priority applicable when two or more maskable interrupt are generated simultaneously. 0 is the highest priority, and 27 is the lowest. 2. 3. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 17-1. The interrupt sources INTCSI11, INTTM001, and INTTM011 are available only in the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. 370 4. When "POC used" is selected by a mask option. 5. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is set to 1. User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-1. Basic Configuration of Interrupt Function (1/2) (A) Internal maskable interrupt Internal bus MK Interrupt request IE PR ISP Priority controller IF Vector table address generator Standby release signal (B) External maskable interrupt (INTP0 to INTP7) Internal bus External interrupt edge enable register (EGP, EGN) Interrupt request Edge detector MK IF IE PR ISP Priority controller Vector table address generator Standby release signal IF: Interrupt request flag IE: Interrupt enable flag ISP: In-service priority flag MK: Interrupt mask flag PR: Priority specification flag User's Manual U16228EJ3V1UD 371 CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-1. Basic Configuration of Interrupt Function (2/2) (C) External maskable interrupt (INTKR) Internal bus MK Interrupt request Key interrupt detector IE PR ISP Priority controller IF Vector table address generator 1 when KRMn = 1 (n = 0 to 7) Standby release signal (D) Software interrupt Internal bus Interrupt request IF: Interrupt request flag IE: Interrupt enable flag ISP: In-service priority flag MK: Interrupt mask flag PR: Priority specification flag Priority controller Vector table address generator KRM: Key return mode register 17.3 Registers Controlling Interrupt Functions The following 6 types of registers are used to control the interrupt functions. * Interrupt request flag register (IF0L, IF0H, IF1L, IF1H) * Interrupt mask flag register (MK0L, MK0H, MK1L, MK1H) * Priority specification flag register (PR0L, PR0H, PR1L, PR1H) * External interrupt rising edge enable register (EGP) * External interrupt falling edge enable register (EGN) * Program status word (PSW) Table 17-2 shows a list of interrupt request flags, interrupt mask flags, and priority specification flags corresponding to interrupt request sources. 372 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Table 17-2. Flags Corresponding to Interrupt Request Sources Interrupt Interrupt Request Flag Request Interrupt Mask Flag Register IF0L Priority Specification Flag Register INTLVI LVIIF INTP0 PIF0 PMK0 PPR0 INTP1 PIF1 PMK1 PPR1 INTP2 PIF2 PMK2 PPR2 INTP3 PIF3 PMK3 PPR3 INTP4 PIF4 PMK4 PPR4 INTP5 PIF5 PMK5 PPR5 INTSRE6 SREIF6 SREMK6 SREPR6 INTSR6 SRIF6 INTST6 STIF6 INTCSI10 DUALIF0 IF0H LVIMK MK0L Register SRMK6 MK0H STMK6 Note 1 LVIPR PR0L SRPR6 PR0H STPR6 Note 2 DUALMK0 DUALPR0 Note 2 INTST0 INTTMH1 TMIFH1 TMMKH1 TMPRH1 INTTMH0 TMIFH0 TMMKH0 TMPRH0 INTTM50 TMIF50 TMMK50 TMPR50 INTTM000 TMIF000 TMMK000 TMPR000 INTTM010 TMIF010 INTAD ADIF INTSR0 SRIF0 SRMK0 SRPR0 INTWTI WTIIF WTIMK WTIPR INTTM51 TMIF51 TMMK51 TMPR51 INTKR KRIF KRMK KRPR INTWT WTIF WTMK WTPR INTP6 PIF6 PMK6 PPR6 INTP7 PIF7 INTDMU DMUIF INTCSI11 Note 3 INTTM001 Note 3 INTTM011 Note 3 Notes 1. 2. 3. TMMK010 IF1L ADMK TMPR010 MK1L PMK7 IF1H Note 3 CSIIF11 TMIF001 Note 3 TMIF011 Note 3 PR1L PPR7 DMUMK CSIMK11 ADPR MK1H Note 3 DMUPR PR1H Note 3 CSIPR11 TMMK001 Note 3 TMPR001 Note 3 TMMK011 Note 3 TMPR011 Note 3 If either of the two types of interrupt sources is generated, these flags are set (1). Both types of interrupt sources are supported. PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. User's Manual U16228EJ3V1UD 373 CHAPTER 17 INTERRUPT FUNCTIONS (1) Interrupt request flag registers (IF0L, IF0H, IF1L, IF1H) The interrupt request flags are set to 1 when the corresponding interrupt request is generated or an instruction is executed. They are cleared to 0 when an instruction is executed upon acknowledgment of an interrupt request or upon RESET input. When an interrupt is acknowledged, the interrupt request flag is automatically cleared and then the interrupt routine is entered. IF0L, IF0H, IF1L, and IF1H are set by a 1-bit or 8-bit memory manipulation instruction. When IF0L and IF0H, and IF1L and IF1H are combined to form 16-bit registers IF0 and IF1, they are read with a 16-bit memory manipulation instruction. RESET input clears these registers to 00H. Figure 17-2. Format of Interrupt Request Flag Registers (IF0L, IF0H, IF1L, IF1H) Address: FFE0H After reset: 00H R/W Symbol IF0L <7> <6> <5> <4> <3> <2> <1> <0> SREIF6 PIF5 PIF4 PIF3 PIF2 PIF1 PIF0 LVIIF Address: FFE1H Symbol IF0H After reset: 00H R/W <7> <6> <5> <4> <3> <2> <1> <0> TMIF010 TMIF000 TMIF50 TMIFH0 TMIFH1 DUALIF0 STIF6 SRIF6 Address: FFE2H After reset: 00H R/W Symbol <7> <6> <5> <4> <3> <2> <1> <0> IF1L PIF7 PIF6 WTIF KRIF TMIF51 WTIIF SRIF0 ADIF 5 4 <3> <2> <1> <0> Address: FFE3H Symbol IF1H After reset: 00H 7 0 6 0 R/W 0 0 XXIFX TMIF011 Note TMIF001 Note Note CSIIF11 DMUIF Interrupt request flag 0 No interrupt request signal is generated 1 Interrupt request is generated, interrupt request status Note PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. Be sure to clear these bits to 0 in the PD780131 and 780132. Cautions 1. Be sure to clear bits 4 to 7 of IF1H to 0. 2. When operating a timer, serial interface, or A/D converter after standby release, operate it once after clearing the interrupt request flag. An interrupt request flag may be set by noise. 374 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Caution 3. Use the 1-bit memory manipulation instruction (CLR1) for manipulating the flag of the interrupt request flag register. A 1-bit manipulation instruction such as "IF0L.0 = 0;" and "_asm("clr1 IF0L, 0");" should be used when describing in C language, because assembly instructions after compilation must be 1-bit memory manipulation instructions (CLR1). If an 8-bit memory manipulation instruction "IF0L & = 0xfe;" is described in C language, for example, it is converted to the following three assembly instructions after compilation: mov a, IF0L and a, #0FEH mov IF0L, a In this case, at the timing between "mov a, IF0L" and "mov IF0L, a", if the request flag of another bit of the identical interrupt request flag register (IF0L) is set to 1, it is cleared to 0 by "mov IF0L, a". Therefore, care must be exercised when using an 8-bit memory manipulation instruction in C language. (2) Interrupt mask flag registers (MK0L, MK0H, MK1L, MK1H) The interrupt mask flags are used to enable/disable the corresponding maskable interrupt servicing. MK0L, MK0H, MK1L, and MK1H are set by a 1-bit or 8-bit memory manipulation instruction. When MK0L and MK0H, and MK1L and MK1H are combined to form 16-bit registers MK0 and MK1, they are set with a 16-bit memory manipulation instruction. RESET input sets MK0L, MK0H, and MK1L to FFH and sets MK1H to DFH. Figure 17-3. Format of Interrupt Mask Flag Registers (MK0L, MK0H, MK1L, MK1H) Address: FFE4H Symbol MK0L After reset: FFH R/W <7> <6> <5> <4> <3> <2> <1> <0> SREMK6 PMK5 PMK4 PMK3 PMK2 PMK1 PMK0 LVIMK Address: FFE5H After reset: FFH R/W Symbol <7> <6> <5> <4> <3> <2> <1> <0> MK0H TMMK010 TMMK000 TMMK50 TMMKH0 TMMKH1 DUALMK0 STMK6 SRMK6 Address: FFE6H Symbol MK1L Address: FFE7H Symbol MK1H After reset: FFH R/W <7> <6> <5> <4> <3> <2> <1> <0> PMK7 PMK6 WTMK KRMK TMMK51 WTIMK SRMK0 ADMK 4 <3> <2> <1> <0> After reset: DFH 7 1 6 1 R/W 5 0 XXMKX 1 TMMK011 Note TMMK001 Note CSIMK11 Note DMUMK Interrupt servicing control 0 Interrupt servicing enabled 1 Interrupt servicing disabled Note PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. Be sure to set these bits to 1 in the PD780131 and 780132. Caution Be sure to set bits 4, 6, and 7 of MK1H to 1. Be sure to clear bit 5 of MK1H to 0. User's Manual U16228EJ3V1UD 375 CHAPTER 17 INTERRUPT FUNCTIONS (3) Priority specification flag registers (PR0L, PR0H, PR1L, PR1H) The priority specification flag registers are used to set the corresponding maskable interrupt priority order. PR0L, PR0H, PR1L, and PR1H are set by a 1-bit or 8-bit memory manipulation instruction. If PR0L and PR0H, and PR1L and PR1H are combined to form 16-bit registers PR0 and PR1, they are set with a 16-bit memory manipulation instruction. RESET input sets these registers to FFH. Figure 17-4. Format of Priority Specification Flag Registers (PR0L, PR0H, PR1L, PR1H) Address: FFE8H After reset: FFH Symbol PR0L <7> <6> <5> <4> <3> <2> <1> <0> SREPR6 PPR5 PPR4 PPR3 PPR2 PPR1 PPR0 LVIPR Address: FFE9H After reset: FFH Symbol PR0H <6> <5> <4> <3> <2> <1> <0> TMPR010 TMPR000 TMPR50 TMPRH0 TMPRH1 DUALPR0 STPR0 SRPR6 Symbol PR1H After reset: FFH R/W <7> <6> <5> <4> <3> <2> <1> <0> PPR7 PPR6 WTPR KRPR TMPR51 WTIPR SRPR0 ADPR 4 <3> <2> <1> <0> Address: FFEBH Symbol R/W <7> Address: FFEAH PR1L R/W After reset: FFH 7 1 R/W 6 1 5 1 XXPRX 1 TMPR011 Note TMPR001 Note CSIPR11 Note DMUPR Priority level selection 0 High priority level 1 Low priority level Note PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. Be sure to set the PD780131 and 780132 to 1. Caution Be sure to set bits 4 to 7 of PR1H to 1. 376 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS (4) External interrupt rising edge enable register (EGP), external interrupt falling edge enable register (EGN) These registers specify the valid edge for INTP0 to INTP7. EGP and EGN are set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears these registers to 00H. Figure 17-5. Format of External Interrupt Rising Edge Enable Register (EGP) and External Interrupt Falling Edge Enable Register (EGN) Address: FF48H After reset: 00H Symbol 7 6 5 4 3 2 1 0 EGP7 EPG6 EGP5 EGP4 EGP3 EGP2 EGP1 EGP0 EGP R/W Address: FF49H After reset: 00H Symbol 7 6 5 4 3 2 1 0 EGN7 EGN6 EGN5 EGN4 EGN3 EGN2 EGN1 EGN0 EGPn EGNn 0 0 Edge detection disabled 0 1 Falling edge 1 0 Rising edge 1 1 Both rising and falling edges EGN R/W INTPn pin valid edge selection (n = 0 to 7) Table 17-3 shows the ports corresponding to EGPn and EGNn. Table 17-3. Ports Corresponding to EGPn and EGNn Detection Enable Register Edge Detection Port External Request Signal EGP0 EGN0 P120 INTP0 EGP1 EGN1 P30 INTP1 EGP2 EGN2 P31 INTP2 EGP3 EGN3 P32 INTP3 EGP4 EGN4 P33 INTP4 EGP5 EGN5 P16 INTP5 EGP6 EGN6 P140 INTP6 EGP7 EGN7 P141 INTP7 Caution Select the port mode by clearing EGPn and EGNn to 0 because an edge may be detected when the external interrupt function is switched to the port function. Remark n = 0 to 7 User's Manual U16228EJ3V1UD 377 CHAPTER 17 INTERRUPT FUNCTIONS (5) Program status word (PSW) The program status word is a register used to hold the instruction execution result and the current status for an interrupt request. The IE flag that sets maskable interrupt enable/disable and the ISP flag that controls multiple interrupt servicing are mapped to the PSW. Besides 8-bit read/write, this register can carry out operations using bit manipulation instructions and dedicated instructions (EI and DI). When a vectored interrupt request is acknowledged, if the BRK instruction is executed, the contents of the PSW are automatically saved into a stack and the IE flag is reset to 0. If a maskable interrupt request is acknowledged, the contents of the priority specification flag of the acknowledged interrupt are transferred to the ISP flag. The PSW contents are also saved into the stack with the PUSH PSW instruction. They are restored from the stack with the RETI, RETB, and POP PSW instructions. RESET input sets PSW to 02H. Figure 17-6. Format of Program Status Word PSW <7> <6> <5> <4> <3> 2 <1> 0 After reset IE Z RBS1 AC RBS0 0 ISP CY 02H Used when normal instruction is executed ISP 378 Priority of interrupt currently being serviced 0 High-priority interrupt servicing (low-priority interrupt disabled) 1 Interrupt request not acknowledged, or lowpriority interrupt servicing (all maskable interrupts enabled) IE Interrupt request acknowledgment enable/disable 0 Disabled 1 Enabled User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS 17.4 Interrupt Servicing Operations 17.4.1 Maskable interrupt acknowledgment A maskable interrupt becomes acknowledgeable when the interrupt request flag is set to 1 and the mask (MK) flag corresponding to that interrupt request is cleared to 0. A vectored interrupt request is acknowledged if interrupts are in the interrupt enabled state (when the IE flag is set to 1). However, a low-priority interrupt request is not acknowledged during servicing of a higher priority interrupt request (when the ISP flag is reset to 0). The times from generation of a maskable interrupt request until interrupt servicing is performed are listed in Table 17-4 below. For the interrupt request acknowledgment timing, see Figures 17-8 and 17-9. Table 17-4. Time from Generation of Maskable Interrupt Until Servicing Note Minimum Time Maximum Time When xxPR = 0 7 clocks 32 clocks When xxPR = 1 8 clocks 33 clocks Note If an interrupt request is generated just before a divide instruction, the wait time becomes longer. Remark 1 clock: 1/fCPU (fCPU: CPU clock) If two or more maskable interrupt requests are generated simultaneously, the request with a higher priority level specified in the priority specification flag is acknowledged first. If two or more interrupts requests have the same priority level, the request with the highest default priority is acknowledged first. An interrupt request that is held pending is acknowledged when it becomes acknowledgeable. Figure 17-7 shows the interrupt request acknowledgment algorithm. If a maskable interrupt request is acknowledged, the contents are saved into the stacks in the order of PSW, then PC, the IE flag is reset (0), and the contents of the priority specification flag corresponding to the acknowledged interrupt are transferred to the ISP flag. The vector table data determined for each interrupt request is the loaded into the PC and branched. Restoring from an interrupt is possible by using the RETI instruction. User's Manual U16228EJ3V1UD 379 CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-7. Interrupt Request Acknowledgment Processing Algorithm Start No xxIF = 1? Yes (interrupt request generation) No xxMK = 0? Yes Interrupt request held pending Yes (High priority) xxPR = 0? No (Low priority) Yes Any high-priority interrupt request among those simultaneously generated with xxPR = 0? Interrupt request held pending Any high-priority interrupt request among those simultaneously generated with xxPR = 0? No No No IE = 1? Yes Interrupt request held pending Interrupt request held pending Any high-priority interrupt request among those simultaneously generated? No IE = 1? Vectored interrupt servicing Yes ISP = 1? Yes Yes Yes Interrupt request held pending No Interrupt request held pending No Interrupt request held pending Vectored interrupt servicing xxIF: Interrupt request flag xxMK: Interrupt mask flag xxPR: Priority specification flag IE: Flag that controls acknowledgment of maskable interrupt request (1 = Enable, 0 = Disable) ISP: Flag that indicates the priority level of the interrupt currently being serviced (0 = high-priority interrupt servicing, 1 = No interrupt request acknowledged, or low-priority interrupt servicing) 380 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-8. Interrupt Request Acknowledgment Timing (Minimum Time) 6 clocks CPU processing Instruction PSW and PC saved, jump to interrupt servicing Instruction Interrupt servicing program xxIF (xxPR = 1) 8 clocks xxIF (xxPR = 0) 7 clocks Remark 1 clock: 1/fCPU (fCPU: CPU clock) Figure 17-9. Interrupt Request Acknowledgment Timing (Maximum Time) CPU processing Instruction 25 clocks 6 clocks Divide instruction PSW and PC saved, jump to interrupt servicing Interrupt servicing program xxIF (xxPR = 1) 33 clocks xxIF (xxPR = 0) 32 clocks Remark 1 clock: 1/fCPU (fCPU: CPU clock) 17.4.2 Software interrupt request acknowledgment A software interrupt acknowledge is acknowledged by BRK instruction execution. Software interrupts cannot be disabled. If a software interrupt request is acknowledged, the contents are saved into the stacks in the order of the program status word (PSW), then program counter (PC), the IE flag is reset (0), and the contents of the vector table (003EH, 003FH) are loaded into the PC and branched. Restoring from a software interrupt is possible by using the RETB instruction. Caution Do not use the RETI instruction for restoring from the software interrupt. User's Manual U16228EJ3V1UD 381 CHAPTER 17 INTERRUPT FUNCTIONS 17.4.3 Multiple interrupt servicing Multiple interrupt servicing occurs when another interrupt request is acknowledged during execution of an interrupt. Multiple interrupt servicing does not occur unless the interrupt request acknowledgment enabled state is selected (IE = 1). When an interrupt request is acknowledged, interrupt request acknowledgment becomes disabled (IE = 0). Therefore, to enable multiple interrupt servicing, it is necessary to set (1) the IE flag with the EI instruction during interrupt servicing to enable interrupt acknowledgment. Moreover, even if interrupts are enabled, multiple interrupt servicing may not be enabled, this being subject to interrupt priority control. Two types of priority control are available: default priority control and programmable priority control. Programmable priority control is used for multiple interrupt servicing. In the interrupt enabled state, if an interrupt request with a priority equal to or higher than that of the interrupt currently being serviced is generated, it is acknowledged for multiple interrupt servicing. If an interrupt with a priority lower than that of the interrupt currently being serviced is generated during interrupt servicing, it is not acknowledged for multiple interrupt servicing. Interrupt requests that are not enabled because interrupts are in the interrupt disabled state or because they have a lower priority are held pending. When servicing of the current interrupt ends, the pending interrupt request is acknowledged following execution of at least one main processing instruction execution. Table 17-5 shows relationship between interrupt requests enabled for multiple interrupt servicing and Figure 17-10 shows multiple interrupt servicing examples. Table 17-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing Multiple Interrupt Request PR = 0 Interrupt PR = 1 Request Interrupt Being Serviced Maskable interrupt Software Maskable Interrupt Request IE = 1 IE = 0 IE = 1 IE = 0 ISP = 0 { x x x { ISP = 1 { x { x { { x { x { Software interrupt Remarks 1. : Multiple interrupt servicing enabled 2. x: Multiple interrupt servicing disabled 3. ISP and IE are flags contained in the PSW. ISP = 0: An interrupt with higher priority is being serviced. ISP = 1: No interrupt request has been acknowledged, or an interrupt with a lower priority is being serviced. IE = 0: Interrupt request acknowledgment is disabled. IE = 1: Interrupt request acknowledgment is enabled. 4. PR is a flag contained in PR0L, PR0H, PR1L, and PR1H. PR = 0: Higher priority level PR = 1: Lower priority level 382 User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-10. Examples of Multiple Interrupt Servicing (1/2) Example 1. Multiple interrupt servicing occurs twice Main processing INTxx servicing INTyy servicing IE = 0 EI IE = 0 IE = 0 EI INTxx (PR = 1) INTzz servicing EI INTyy (PR = 0) INTzz (PR = 0) RETI IE = 1 RETI IE = 1 RETI IE = 1 During servicing of interrupt INTxx, two interrupt requests, INTyy and INTzz, are acknowledged, and multiple interrupt servicing takes place. Before each interrupt request is acknowledged, the EI instruction must always be issued to enable interrupt request acknowledgment. Example 2. Multiple interrupt servicing does not occur due to priority control Main processing INTxx servicing INTyy servicing IE = 0 EI EI INTxx (PR = 0) INTyy (PR = 1) RETI IE = 1 1 instruction execution IE = 0 RETI IE = 1 Interrupt request INTyy issued during servicing of interrupt INTxx is not acknowledged because its priority is lower than that of INTxx, and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction. PR = 0: Higher priority level PR = 1: Lower priority level IE = 0: Interrupt request acknowledgment disabled User's Manual U16228EJ3V1UD 383 CHAPTER 17 INTERRUPT FUNCTIONS Figure 17-10. Examples of Multiple Interrupt Servicing (2/2) Example 3. Multiple interrupt servicing does not occur because interrupts are not enabled Main processing INTxx servicing INTyy servicing IE = 0 EI INTyy (PR = 0) INTxx (PR = 0) RETI IE = 1 1 instruction execution IE = 0 RETI IE = 1 Interrupts are not enabled during servicing of interrupt INTxx (EI instruction is not issued), therefore, interrupt request INTyy is not acknowledged and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction. PR = 0: Higher priority level IE = 0: 384 Interrupt request acknowledgment disabled User's Manual U16228EJ3V1UD CHAPTER 17 INTERRUPT FUNCTIONS 17.4.4 Interrupt request hold There are instructions where, even if an interrupt request is issued for them while another instruction is being executed, request acknowledgment is held pending until the end of execution of the next instruction. These instructions (interrupt request hold instructions) are listed below. * MOV PSW, #byte * MOV A, PSW * MOV PSW, A * MOV1 PSW. bit, CY * MOV1 CY, PSW. bit * AND1 CY, PSW. bit * OR1 CY, PSW. bit * XOR1 CY, PSW. bit * SET1 PSW. bit * CLR1 PSW. bit * RETB * RETI * PUSH PSW * POP PSW * BT PSW. bit, $addr16 * BF PSW. bit, $addr16 * BTCLR PSW. bit, $addr16 * EI * DI * Manipulation instructions for the IF0L, IF0H, IF1L, IF1H, MK0L, MK0H, MK1L, MK1H, PR0L, PR0H, PR1L, and PR1H registers. Caution The BRK instruction is not one of the above-listed interrupt request hold instructions. However, the software interrupt activated by executing the BRK instruction causes the IE flag to be cleared. Therefore, even if a maskable interrupt request is generated during execution of the BRK instruction, the interrupt request is not acknowledged. Figure 17-11 shows the timing at which interrupt requests are held pending. Figure 17-11. Interrupt Request Hold CPU processing Instruction N Instruction M PSW and PC saved, jump to interrupt servicing Interrupt servicing program xxIF Remarks 1. Instruction N: Interrupt request hold instruction 2. Instruction M: Instruction other than interrupt request hold instruction 3. The xxPR (priority level) values do not affect the operation of xxIF (instruction request). User's Manual U16228EJ3V1UD 385 CHAPTER 18 KEY INTERRUPT FUNCTION 18.1 Functions of Key Interrupt A key interrupt (INTKR) can be generated by setting the key return mode register (KRM) and inputting a rising edge to the key interrupt input pins (KR0 to KR7). Table 18-1. Assignment of Key Interrupt Detection Pins Flag Description KRM0 Controls KR0 signal in 1-bit units. KRM1 Controls KR1 signal in 1-bit units. KRM2 Controls KR2 signal in 1-bit units. KRM3 Controls KR3 signal in 1-bit units. KRM4 Controls KR4 signal in 1-bit units. KRM5 Controls KR5 signal in 1-bit units. KRM6 Controls KR6 signal in 1-bit units. KRM7 Controls KR7 signal in 1-bit units. 18.2 Configuration of Key Interrupt The key interrupt includes the following hardware. Table 18-2. Configuration of Key Interrupt Item Control register Configuration Key return mode register (KRM) Figure 18-1. Block Diagram of Key Interrupt KR7 KR6 KR5 KR4 INTKR KR3 KR2 KR1 KR0 KRM7 KRM6 KRM5 KRM4 KRM3 KRM2 KRM1 KRM0 Key return mode register (KRM) 386 User's Manual U16228EJ3V1UD CHAPTER 18 KEY INTERRUPT FUNCTION 18.3 Register Controlling Key Interrupt (1) Key return mode register (KRM) This register controls the KRM0 to KRM7 bits using the KR0 to KR7 signals, respectively. This register is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 18-2. Format of Key Return Mode Register (KRM) Address: FF6EH Symbol KRM After reset: 00H R/W 7 6 5 4 3 2 KRM7 KRM6 KRM5 KRM4 KRM3 KRM2 KRMn 0 KRM1 KRM0 Key interrupt mode control 0 Does not detect key interrupt signal 1 Detects key interrupt signal Cautions 1. If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of the corresponding pull-up resistor register 7 (PU7) to 1. 2. If KRM is changed, the interrupt request flag may be set. Therefore, disable interrupts and then change the KRM register. After that, clear the interrupt request flag and then enable interrupts. 3. The bits not used in the key interrupt mode can be used as normal ports. User's Manual U16228EJ3V1UD 387 CHAPTER 19 STANDBY FUNCTION 19.1 Standby Function and Configuration 19.1.1 Standby function Table 19-1. Relationship Between Operation Clocks in Each Operation Status Status Operation Mode Reset X1 Oscillator MSTOP = 0 MSTOP = 1 MCC = 0 Internal Oscillator Note 1 MCC = 1 Note 2 Clock After Oscillator Release Prescaler Clock Supplied to Peripherals MCM0 = 0 MCM0 = 1 RSTOP = 0 RSTOP = 1 Oscillating Stopped Stopped Subsystem CPU Clock Internal Stopped oscillation Oscillating STOP HALT Oscillating Oscillating Stopped Stopped Note 3 Stopped Note 4 Internal X1 oscillation Notes 1. When "Cannot be stopped" is selected for the internal oscillator by a mask option. 2. When "Can be stopped by software" is selected for the internal oscillator by a mask option. 3. Operates using the CPU clock at STOP instruction execution. 4. Operates using the CPU clock at HALT instruction execution. Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by a mask option. Remark MSTOP: Bit 7 of the main OSC control register (MOC) MCC: Bit 7 of the processor clock control register (PCC) RSTOP: Bit 0 of the internal oscillation mode register (RCM) MCM0: Bit 0 of the main clock mode register (MCM) The standby function is designed to reduce the operating current of the system. The following two modes are available. (1) HALT mode HALT instruction execution sets the HALT mode. In the HALT mode, the CPU operation clock is stopped. If the X1 oscillator, internal oscillator, or subsystem clock oscillator is operating before the HALT mode is set, oscillation of each clock continues. In this mode, the operating current is not decreased as much as in the STOP mode, but the HALT mode is effective for restarting operation immediately upon interrupt request generation and carrying out intermittent operations. 388 User's Manual U16228EJ3V1UD CHAPTER 19 STANDBY FUNCTION (2) STOP mode STOP instruction execution sets the STOP mode. In the STOP mode, the X1 oscillator stops, stopping the whole system, thereby considerably reducing the CPU operating current. Because this mode can be cleared by an interrupt request, it enables intermittent operations to be carried out. However, because a wait time is required to secure the oscillation stabilization time after the STOP mode is released, select the HALT mode if it is necessary to start processing immediately upon interrupt request generation. In either of these two modes, all the contents of registers, flags and data memory just before the standby mode is set are held. The I/O port output latches and output buffer statuses are also held. Cautions 1. STOP mode can be used only when the CPU is operating on the X1 input clock or internal oscillation clock. HALT mode can be used when the CPU is operating on the X1 input clock, internal oscillation clock, or subsystem clock. However, when the STOP instruction is executed during internal oscillation clock operation, the X1 oscillator stops, but the internal oscillator does not stop. 2. When shifting to the STOP mode, be sure to stop the peripheral hardware operation before executing STOP instruction. 3. The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the HALT or STOP instruction. 4. If the internal oscillator is operating before the STOP mode is set, oscillation of the internal oscillation clock cannot be stopped in the STOP mode. However, when the internal oscillation clock is used as the CPU clock, the CPU operation is stopped for 17/fR (s) after STOP mode is released. 19.1.2 Registers controlling standby function The standby function is controlled by the following two registers. * Oscillation stabilization time counter status register (OSTC) * Oscillation stabilization time select register (OSTS) Remark For the registers that start, stop, or select the clock, see CHAPTER 5 CLOCK GENERATOR. User's Manual U16228EJ3V1UD 389 CHAPTER 19 STANDBY FUNCTION (1) Oscillation stabilization time counter status register (OSTC) This is the status register of the X1 input clock oscillation stabilization time counter. If the internal oscillation clock is used as the CPU clock, the X1 input clock oscillation stabilization time can be checked. OSTC can be read by a 1-bit or 8-bit memory manipulation instruction. Reset release (reset by RESET input, POC, LVI, clock monitor, and WDT), the STOP instruction, MSTOP (bit 7 of MOC register) = 1, and MCC (bit 7 of PCC register) = 1 clear OSTC to 00H. Figure 19-1. Format of Oscillation Stabilization Time Counter Status Register (OSTC) Address: FFA3H After reset: 00H R Symbol 7 OSTC 0 0 0 MOST11 MOST13 MOST11 MOST13 MOST14 MOST15 MOST16 1 1 1 1 1 6 5 0 0 1 0 0 1 1 0 0 1 1 3 0 0 1 4 0 1 1 0 1 1 2 MOST14 1 MOST15 0 MOST16 Oscillation stabilization time status When fXP = When fXP = 10 MHz 12 MHz Note 11 204.8 s min. 170.7 s min. 13 819.2 s min. 682.7 s min. 14 1.64 ms min. 1.37 ms min. 15 3.27 ms min. 2.73 ms min. 16 6.55 ms min. 5.46 ms min. 2 /fXP min. 2 /fXP min. 2 /fXP min. 2 /fXP min. 2 /fXP min. Note Expanded-specification products of standard products and (A) grade products only Cautions 1. After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1. 2. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released. 3. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. STOP mode release X1 pin voltage waveform a Remark 390 fXP: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD CHAPTER 19 STANDBY FUNCTION (2) Oscillation stabilization time select register (OSTS) This register is used to select the X1 oscillation stabilization wait time when STOP mode is released. The wait time set by OSTS is valid only after STOP mode is released when the X1 input clock is selected as the CPU clock. After STOP mode is released when the internal oscillation clock is selected, check the oscillation stabilization time using OSTC. OSTS can be set by an 8-bit memory manipulation instruction. RESET input sets OSTS to 05H. Figure 19-2. Format of Oscillation Stabilization Time Select Register (OSTS) Address: FFA4H After reset: 05H R/W Symbol 7 6 5 4 3 2 1 0 OSTS 0 0 0 0 0 OSTS2 OSTS1 OSTS0 OSTS2 OSTS1 OSTS0 Oscillation stabilization time selection When fXP = 10 MHz 0 0 0 1 1 0 1 1 0 1 1 0 0 0 1 Other than above Note When fXP = 12 MHz 11 204.8 s 170.7 s 13 819.2 s 682.7 s 14 1.64 ms 1.37 ms 15 3.27 ms 2.73 ms 16 6.55 ms 5.46 ms 2 /fXP 2 /fXP 2 /fXP 2 /fXP 2 /fXP Setting prohibited Note Expanded-specification products of standard products and (A) grade products only Cautions 1. To set the STOP mode while the X1 input clock is used as the CPU clock, set OSTS before executing the STOP instruction. 2. Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed. 3. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released. 4. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. STOP mode release X1 pin voltage waveform a Remark fXP: X1 input clock oscillation frequency User's Manual U16228EJ3V1UD 391 CHAPTER 19 STANDBY FUNCTION 19.2 Standby Function Operation 19.2.1 HALT mode (1) HALT mode The HALT mode is set by executing the HALT instruction. HALT mode can be set regardless of whether the CPU clock before the setting was the X1 input clock, internal oscillation clock, or subsystem clock. The operating statuses in the HALT mode are shown below. Table 19-2. Operating Statuses in HALT Mode (1/2) HALT Mode Setting When HALT Instruction Is Executed While CPU Is Operating on X1 Input Clock When Internal Oscillation Clock Continues When Internal Oscillation Clock StoppedNote 1 When Subsystem Clock Used When Subsystem Clock Used Item When Subsystem Clock Not Used System clock Clock supply to the CPU is stopped CPU Operation stopped When Subsystem Clock Not Used When HALT Instruction Is Executed While CPU Is Operating on Internal Oscillation Clock When X1 Input Clock Oscillation Continues When Subsystem Clock Used When Subsystem Clock Not Used When X1 Input Clock Oscillation Stopped When Subsystem Clock Used When Subsystem Clock Not Used Port (output latch) Status before HALT mode was set is retained 16-bit timer/event counter 00 Operable Operation not guaranteed 16-bit timer/event counter 01Note 2 Operable Operation not guaranteed 8-bit timer/event counter 50 Operable Operation not guaranteed when count clock other than TI50 is selected 8-bit timer/event counter 51 Operable Operation not guaranteed when count clock other than TI51 is selected 8-bit timer H0 Operable Operation not guaranteed when count clock other than TM50 output is selected during 8-bit timer/event counter 50 operation 8-bit timer H1 Operable Operation not guaranteed when count clock other than fR/27 is selected Watch timer Operable Watchdog timer OperableNote 3 Operable Internal oscillator cannot be stoppedNote 5 Operable Internal oscillator can be stoppedNote 5 Operation stopped OperableNote 3 OperableNote 4 Operation not OperableNote 4 Operation not guaranteed guaranteed - Operable A/D converter Operable Operation not guaranteed Serial interface Operable Operation not guaranteed when serial clock other than TM50 output is selected during TM50 operation UART0 UART6 Operable CSI10 Operable Operation not guaranteed when serial clock other than external SCK10 is selected CSI11Note 2 Operable Operation not guaranteed when serial clock other than external SCK11 is selected Clock monitor Operable Multiplier/divider Operable Power-on-clear functionNote 6 Operable Low-voltage detection function Operable External interrupt Operable 392 Operation stopped Operable Operation not guaranteed User's Manual U16228EJ3V1UD Operation stopped CHAPTER 19 STANDBY FUNCTION Notes 1. When "Stopped by software" is selected for the internal oscillator by a mask option and the internal oscillator is stopped by software (for mask options, see CHAPTER 25 MASK OPTIONS). PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. 2. 3. 4. 5. Operable when the X1 input clock is selected. Operation not guaranteed when other than subsystem clock is selected. "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by a mask option. When "POC used" is selected by a mask option. 6. Table 19-2. Operating Statuses in HALT Mode (2/2) HALT Mode Setting When HALT Instruction Is Executed While CPU Is Operating on Subsystem Clock When X1 Input Clock Oscillation Continues When Internal Oscillation Clock Continues Item When Internal Oscillation Clock StoppedNote 1 System clock Clock supply to the CPU is stopped CPU Operation stopped When X1 Input Clock Oscillation Stopped When Internal Oscillation Clock Continues When Internal Oscillation Clock StoppedNote 1 Port (output latch) Status before HALT mode was set is retained 16-bit timer/event counter 00 Operable Operation stopped 16-bit timer/event counter 01Note 2 Operable Operation stopped 8-bit timer/event counter 50 Operable Operable only when TI50 is selected as the count clock 8-bit timer/event counter 51 Operable Operable only when TI51 is selected as the count clock 8-bit timer H0 Operable Operable only when TM50 output is selected as the count clock during 8-bit timer/event counter 50 operation 8-bit timer H1 Operable Watch timer Watchdog timer Operable only when the X1 input clock is selected as the count clock Operable Internal oscillator cannot be stoppedNote 3 Operable Internal oscillator can be stoppedNote 3 Operation stopped Operable only when fR/27 is selected as the count clock Operation stopped Operable only when subsystem clock is selected - Operable - A/D converter Operable Not operable Serial interface UART0 Operable UART6 Operable Operable only when TM50 output is selected as the serial clock during TM50 operation CSI10 Operable Operable only when external SCK10 is selected as the serial clock CSI11Note 2 Operable Operable only when external SCK11 is selected as the serial clock Clock monitor Operable Multiplier/divider Operable Power-on-clear functionNote 4 Operable Low-voltage detection function Operable External interrupt Operable Notes 1. 2. 3. 4. Operation stopped Operation stopped When "Stopped by software" is selected for the internal oscillator by a mask option and the internal oscillator is stopped by software (for mask options, see CHAPTER 25 MASK OPTIONS). PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by a mask option. When "POC used" is selected by a mask option. User's Manual U16228EJ3V1UD 393 CHAPTER 19 STANDBY FUNCTION (2) HALT mode release The HALT mode can be released by the following two sources. (a) Release by unmasked interrupt request When an unmasked interrupt request is generated, the HALT mode is released. If interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed. Figure 19-3. HALT Mode Release by Interrupt Request Generation HALT instruction Interrupt request Wait Standby release signal Status of CPU Operating mode HALT mode Wait Operating mode Oscillation X1 input clock, internal oscillation clock, or subsystem clock Remarks 1. The broken lines indicate the case when the interrupt request which has released the standby mode is acknowledged. 2. The wait time is as follows: * When vectored interrupt servicing is carried out: 8 or 9 clocks * When vectored interrupt servicing is not carried out: 2 or 3 clocks 394 User's Manual U16228EJ3V1UD CHAPTER 19 STANDBY FUNCTION (b) Release by RESET input When the RESET signal is input, HALT mode is released, and then, as in the case with a normal reset operation, the program is executed after branching to the reset vector address. Figure 19-4. HALT Mode Release by RESET Input (1/2) (1) When X1 input clock is used as CPU clock HALT instruction RESET signal Status of CPU Operating mode HALT mode (X1 input clock) X1 input clock Oscillates Operation Operating mode stopped (17/fR) (internal oscillation clock) Oscillation Oscillates stopped Reset period Oscillation stabilization time (211/fXP to 216/fXP) (2) When internal oscillation clock is used as CPU clock HALT instruction RESET signal Status of CPU Internal oscillation clock Operating mode (internal oscillation clock) HALT mode Oscillates Operation Operating mode stopped (internal oscillation clock) Oscillation (17/fR) Oscillates stopped Reset period Remarks 1. fXP: X1 input clock oscillation frequency 2. fR: Internal oscillation clock frequency User's Manual U16228EJ3V1UD 395 CHAPTER 19 STANDBY FUNCTION Figure 19-4. HALT Mode Release by RESET Input (2/2) (3) When subsystem clock is used as CPU clock HALT instruction RESET signal Operating mode Status of CPU Reset period HALT mode Operation stopped Operating mode (17/fR) (internal oscillation clock) Subsystem clock Subsystem clock Oscillates Remark fR: Internal oscillation clock frequency Table 19-3. Operation in Response to Interrupt Request in HALT Mode Release Source Maskable interrupt MKxx PRxx IE ISP 0 0 0 x request Operation Next address instruction execution 0 0 1 x Interrupt servicing execution 0 1 0 1 Next address 0 1 x 0 instruction execution 0 1 1 1 Interrupt servicing execution RESET input 1 x x x HALT mode held - - x x Reset processing x: don't care 396 User's Manual U16228EJ3V1UD CHAPTER 19 STANDBY FUNCTION 19.2.2 STOP mode (1) STOP mode setting and operating statuses The STOP mode is set by executing the STOP instruction, and it can be set when the CPU clock before the setting was the X1 input clock or internal oscillation clock. Caution Because the interrupt request signal is used to release the standby mode, if there is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately released if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed. The operating statuses in the STOP mode are shown below. Table 19-4. Operating Statuses in STOP Mode STOP Mode Setting When STOP Instruction Is Executed While CPU Is Operating on X1 Input Clock When Internal Oscillation Clock Continues When Internal Oscillation Clock StoppedNote 1 When STOP Instruction Is Executed While CPU Is Operating on Internal Oscillation Clock When Subsystem When Subsystem When Subsystem When Subsystem When Subsystem When Subsystem Clock Used Clock Not Used Clock Used Clock Not Used Clock Used Clock Not Used Item System clock Only X1 oscillator oscillation is stopped. Clock supply to the CPU is stopped. CPU Operation stopped Port (output latch) Status before STOP mode was set is retained 16-bit timer/event counter 00 Operation stopped 16-bit timer/event counter 01Note 2 Operation stopped 8-bit timer/event counter 50 Operable only when TI50 is selected as the count clock 8-bit timer/event counter 51 Operable only when TI51 is selected as the count clock 8-bit timer H0 Operable only when TM50 output is selected as the count clock during 8-bit timer/event counter 50 operation 8-bit timer H1 OperableNote 3 Note 4 Operable Watch timer Watchdog timer Internal oscillator cannot be stoppedNote 5 Operable Internal oscillator can be stoppedNote 5 Operation stopped A/D converter OperableNote 3 Operation stopped Note 4 Note 4 Operation stopped Operable Operation stopped Operable - Operation stopped Operable Operation stopped Serial interface UART0 Operable only when TM50 output is selected as the serial clock during TM50 operation UART6 CSI10 Operable only when external SCK10 is selected as the serial clock CSI11Note 2 Operable only when external SCK11 is selected as the serial clock Clock monitor Operation stopped Multiplier/divider Operation stopped Power-on-clear functionNote 6 Operable Low-voltage detection function Operable External interrupt Operable Notes 1. When "Stopped by software" is selected for the internal oscillator by a mask option and the internal 2. oscillator is stopped by software (for mask options, see CHAPTER 25 MASK OPTIONS). PD780133, 780134, 78F0134, 780136, 780138, and 78F0138 only. 3. Operable only when fR/27 is selected as the count clock. 4. Operable when the subsystem clock is selected. 5. "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by a mask option. 6. When "POC used" is selected by a mask option. User's Manual U16228EJ3V1UD 397 CHAPTER 19 STANDBY FUNCTION (2) STOP mode release Figure 19-5. Operation Timing When STOP Mode Is Released STOP mode release STOP mode X1 input clock Internal oscillation clock X1 input clock is selected as CPU clock when STOP instruction is executed HALT status (oscillation stabilization time set by OSTS) Internal oscillation clock is selected as CPU clock when STOP instruction is executed Internal oscillation clock Operation stopped (17/fR) Clock switched by software The STOP mode can be released by the following two sources. 398 User's Manual U16228EJ3V1UD X1 input clock X1 input clock CHAPTER 19 STANDBY FUNCTION (a) Release by unmasked interrupt request When an unmasked interrupt request is generated, the STOP mode is released. After the oscillation stabilization time has elapsed, if interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed. Figure 19-6. STOP Mode Release by Interrupt Request Generation (1) When X1 input clock is used as CPU clock Wait (set by OSTS) STOP instruction Standby release signal Status of CPU Operating mode X1 input clock (X1 input clock) Oscillates STOP mode Oscillation stabilization wait Operating mode (X1 input clock) Oscillation stopped (HALT mode status) Oscillates Oscillation stabilization time (set by OSTS) (2) When internal oscillation clock is used as CPU clock STOP instruction Standby release signal Status of CPU Operating mode STOP mode (internal oscillation clock) Operation stopped Operating mode (17/fR) (internal oscillation clock) Oscillates Internal oscillation clock Remarks 1. The broken lines indicate the case when the interrupt request that has released the standby mode is acknowledged. 2. fR: Internal oscillation clock frequency User's Manual U16228EJ3V1UD 399 CHAPTER 19 STANDBY FUNCTION (b) Release by RESET input When the RESET signal is input, STOP mode is released and a reset operation is performed after the oscillation stabilization time has elapsed. Figure 19-7. STOP Mode Release by RESET Input (1) When X1 input clock is used as CPU clock STOP instruction RESET signal Status of CPU Operating mode X1 input clock (X1 input clock) Oscillates STOP mode Oscillation stopped Reset period Operation Operating mode stopped (17/f R) (internal oscillation clock) Oscillation Oscillates stopped Oscillation stabilization time (211/fXP to 216/fXP) (2) When internal oscillation clock is used as CPU clock STOP instruction RESET signal Reset period Operation Operating mode stopped (17/f (internal oscillation clock) R) Oscillation Oscillates stopped Status of CPU Operating mode STOP mode (internal oscillation clock) Oscillates Internal oscillation clock Remarks 1. fXP: X1 input clock oscillation frequency 2. fR: Internal oscillation clock frequency Table 19-5. Operation in Response to Interrupt Request in STOP Mode Release Source Maskable interrupt MKxx PRxx IE ISP 0 0 0 x request Operation Next address instruction execution 0 0 1 x 0 1 0 1 Next address 0 1 x 0 instruction execution 0 1 1 1 Interrupt servicing Interrupt servicing execution execution RESET input 1 x x x STOP mode held - - x x Reset processing x: don't care 400 User's Manual U16228EJ3V1UD CHAPTER 20 RESET FUNCTION The following five operations are available to generate a reset signal. (1) External reset input via RESET pin (2) Internal reset by watchdog timer program loop detection (3) Internal reset by clock monitor X1 input clock oscillation stop detection (4) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit (5) Internal reset by comparison of supply voltage and detection voltage of low-power-supply detector (LVI) External and internal resets have no functional differences. In both cases, program execution starts at the address at 0000H and 0001H when the reset signal is input. A reset is applied when a low level is input to the RESET pin, the watchdog timer overflows, X1 clock oscillation stop is detected by the clock monitor, or by POC and LVI circuit voltage detection, and each item of hardware is set to the status shown in Table 20-1. Each pin is high impedance during reset input or during the oscillation stabilization time just after reset release, except for P130, which is low-level output. When a high level is input to the RESET pin, the reset is released and program execution starts using the internal oscillation clock after the CPU clock operation has stopped for 17/fR (s). A reset generated by the watchdog timer and clock monitor sources is automatically released after the reset, and program execution starts using the internal oscillation clock after the CPU clock operation has stopped for 17/fR (s) (see Figures 20-2 to 20-4). Reset by POC and LVI circuit power supply detection is automatically released when VDD > VPOC or VDD > VLVI after the reset, and program execution starts using the internal oscillation clock after the CPU clock operation has stopped for 17/fR (s) (see CHAPTER 22 POWER-ON-CLEAR CIRCUIT and CHAPTER 23 LOW-VOLTAGE DETECTOR). Cautions 1. For an external reset, input a low level for 10 s or more to the RESET pin. 2. During reset input, the X1 input clock and the internal oscillation clock stop oscillating. 3. When the STOP mode is released by a reset, the STOP mode contents are held during reset input. However, the port pins become high-impedance, except for P130, which is set to lowlevel output. User's Manual U16228EJ3V1UD 401 402 Figure 20-1. Block Diagram of Reset Function Internal bus Reset control flag register (RESF) WDTRF Watchdog timer reset signal CLMRF LVIRF Set Set Set Clear Clear Clear RESET Reset signal to LVIM/LVIS register Power-on-clear circuit reset signal Low-voltage detector reset signal Caution An LVI circuit internal reset does not reset the LVI circuit. Remarks 1. LVIM: Low-voltage detection register 2. LVIS: Low-voltage detection level selection register Reset signal CHAPTER 20 RESET FUNCTION User's Manual U16228EJ3V1UD Clock monitor reset signal CHAPTER 20 RESET FUNCTION Figure 20-2. Timing of Reset by RESET Input Internal oscillation clock X1 input clock CPU clock Reset period (Oscillation stop) Normal operation Operation stop (17/fR) Normal operation (reset processing, internal oscillation clock) RESET Internal reset signal Delay Delay Port pin (except P130) Hi-Z Note Port pin (P130) Note Set P130 to high-level output by software. Remark When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the reset signal to the CPU. Figure 20-3. Timing of Reset Due to Watchdog Timer Overflow Internal oscillation clock X1 input clock CPU clock Reset period (Oscillation stop) Normal operation Operation stop (17/fR) Normal operation (reset processing, internal oscillation clock) Watchdog timer overflow Internal reset signal Hi-Z Port pin (except P130) Note Port pin (P130) Note Set P130 to high-level output by software. Caution A watchdog timer internal reset resets the watchdog timer. Remark When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the reset signal to the CPU. User's Manual U16228EJ3V1UD 403 CHAPTER 20 RESET FUNCTION Figure 20-4. Timing of Reset in STOP Mode by RESET Input Internal oscillation clock X1 input clock CPU clock STOP instruction execution Operation stop Normal Reset period Stop status operation (Oscillation stop) (Oscillation stop) (17/fR) Normal operation (reset processing, internal oscillation clock) RESET Internal reset signal Delay Delay Hi-Z Port pin (except P130) Port pin (P130) Note Note Set P130 to high-level output by software. Remarks 1. When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the reset signal to the CPU. 2. For the reset timing of the power-on-clear circuit and low-voltage detector, see CHAPTER 22 POWER-ON-CLEAR CIRCUIT and CHAPTER 23 LOW-VOLTAGE DETECTOR. 404 User's Manual U16228EJ3V1UD CHAPTER 20 RESET FUNCTION Table 20-1. Hardware Statuses After Reset Acknowledgment (1/3) Hardware Status After Reset Note 1 Acknowledgment Program counter (PC) The contents of the reset vector table (0000H, 0001H) are set. Stack pointer (SP) Undefined Program status word (PSW) 02H RAM Data memory Undefined Note 2 General-purpose registers Undefined Note 2 Port registers (P0 to P7, P12 to P14) (output latches) 00H (undefined only for P2) Port mode registers (PM0, PM1, PM3 to PM7, PM12, PM14) FFH Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14) 00H Input switch control register (ISC) 00H Internal memory size switching register (IMS) CFH Internal expansion RAM size switching register (IXS) 0CH Processor clock control register (PCC) 00H Internal oscillation mode register (RCM) 00H Main clock mode register (MCM) 00H Main OSC control register (MOC) 00H Oscillation stabilization time select register (OSTS) 05H Oscillation stabilization time counter status register (OSTC) 00H 16-bit timer/event Note 3 counters 00, 01 Timer counters 00, 01 (TM00, TM01) 0000H Capture/compare registers 000, 010, 001, 011 (CR000, CR010, CR001, CR011) 0000H Mode control registers 00, 01 (TMC00, TMC01) 00H Prescaler mode registers 00, 01 (PRM00, PRM01) 00H 8-bit timer/event counters 50, 51 8-bit timers H0, H1 Capture/compare control registers 00, 01 (CRC00, CRC01) 00H Timer output control registers 00, 01 (TOC00, TOC01) 00H Timer counters 50, 51 (TM50, TM51) 00H Compare registers 50, 51 (CR50, CR51) 00H Timer clock selection registers 50, 51 (TCL50, TCL51) 00H Mode control registers 50, 51 (TMC50, TMC51) 00H Compare registers 00, 10, 01, 11 (CMP00, CMP10, CMP01, CMP11) 00H Mode registers (TMHMD0, TMHMD1) 00H Note 4 Carrier control register 1 (TMCYC1) 00H Watch timer Operation mode register (WTM) 00H Clock output/buzzer output controller Clock output selection register (CKS) 00H Notes 1. During reset input or oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined. All other hardware statuses remain unchanged after reset. 2. 3. When a reset is executed in the standby mode, the pre-reset status is held even after reset. 16-bit timer/event counter 01 is available only for the PD780133, 780134, 78F0134, 780136, 780138, and 78F0138. 4. 8-bit timer H1 only. User's Manual U16228EJ3V1UD 405 CHAPTER 20 RESET FUNCTION Table 20-1. Hardware Statuses After Reset Acknowledgment (2/3) Hardware Status After Reset Acknowledgment Watchdog timer Mode register (WDTM) 67H Enable register (WDTE) 9AH A/D converter Conversion result register (ADCR) Undefined Mode register (ADM) 00H Analog input channel specification register (ADS) 00H Power-fail comparison mode register (PFM) 00H Power-fail comparison threshold register (PFT) 00H Receive buffer register 0 (RXB0) FFH Transmit shift register 0 (TXS0) FFH Asynchronous serial interface operation mode register 0 (ASIM0) 01H Baud rate generator control register 0 (BRGC0) 1FH Receive buffer register 6 (RXB6) FFH Transmit buffer register 6 (TXB6) FFH Asynchronous serial interface operation mode register 6 (ASIM6) 01H Asynchronous serial interface reception error status register 6 (ASIS6) 00H Asynchronous serial interface transmission status register 6 (ASIF6) 00H Clock selection register 6 (CKSR6) 00H Baud rate generator control register 6 (BRGC6) FFH Asynchronous serial interface control register 6 (ASICL6) 16H Transmit buffer registers 10, 11 (SOTB10, SOTB11) Undefined Serial I/O shift registers 10, 11 (SIO10, SIO11) Undefined Serial operation mode registers 10, 11 (CSIM10, CSIM11) 00H Serial clock selection registers 10, 11 (CSIC10, CSIC11) 00H Remainder data register 0 (SDR0) 0000H Multiplication/division data register A0 (MDA0H, MDA0L) 0000H Serial interface UART0 Serial interface UART6 Serial interfaces CSI10, CSI11 Note Multiplier/divider Multiplication/division data register B0 (MDB0) 0000H Multiplier/divider control register 0 (DMUC0) 00H Key interrupt Key return mode register (KRM) 00H Clock monitor Mode register (CLM) 00H Note 406 Serial interface CSI11 is available only for the PD780146, 780148, and 78F0148. User's Manual U16228EJ3V1UD CHAPTER 20 RESET FUNCTION Table 20-1. Hardware Statuses After Reset Acknowledgment (3/3) Status After Reset Hardware Acknowledgment Note Reset function Reset control flag register (RESF) 00H Low-voltage detector Low-voltage detection register (LVIM) 00H Low-voltage detection level selection register (LVIS) 00H Request flag registers 0L, 0H, 1L, 1H (IF0L, IF0H, IF1L, IF1H) 00H Mask flag registers 0L, 0H, 1L (MK0L, MK0H, MK1L) FFH Mask flag register 1H (MK1H) DFH Priority specification flag registers 0L, 0H, 1L, 1H (PR0L, PR0H, PR1L, FFH Interrupt Note Note PR1H) Note External interrupt rising edge enable register (EGP) 00H External interrupt falling edge enable register (EGN) 00H These values vary depending on the reset source. Reset Source RESET Input Reset by POC Reset by WDT Reset by CLM Reset by LVI Register RESF See Table 20-2. LVIM Cleared (00H) Cleared (00H) Cleared (00H) Cleared (00H) Held LVIS User's Manual U16228EJ3V1UD 407 CHAPTER 20 RESET FUNCTION 20.1 Register for Confirming Reset Source Many internal reset generation sources exist in the 78K0/KE1. The reset control flag register (RESF) is used to store which source has generated the reset request. RESF can be read by an 8-bit memory manipulation instruction. RESET input, reset input by power-on-clear (POC) circuit, and reading RESF clear RESF to 00H. Figure 20-5. Format of Reset Control Flag Register (RESF) Address: FFACH After reset: 00H Note R Symbol 7 6 5 4 3 2 1 0 RESF 0 0 0 WDTRF 0 0 CLMRF LVIRF WDTRF Internal reset request by watchdog timer (WDT) 0 Internal reset request is not generated, or RESF is cleared. 1 Internal reset request is generated. CLMRF Internal reset request by clock monitor (CLM) 0 Internal reset request is not generated, or RESF is cleared. 1 Internal reset request is generated. LVIRF Internal reset request by low-voltage detector (LVI) 0 Internal reset request is not generated, or RESF is cleared. 1 Internal reset request is generated. Note The value after reset varies depending on the reset source. Caution Do not read data using a 1-bit memory manipulation instruction. The status of RESF when a reset request is generated is shown in Table 20-2. Table 20-2. RESF Status When Reset Request Is Generated Reset Source RESET Input Reset by POC Reset by WDT Reset by CLM Reset by LVI Flag WDTRF 408 Cleared (0) Cleared (0) Set (1) Held Held CLMRF Held Set (1) Held LVIRF Held Held Set (1) User's Manual U16228EJ3V1UD CHAPTER 21 CLOCK MONITOR 21.1 Functions of Clock Monitor The clock monitor samples the X1 input clock using the internal oscillator, and generates an internal reset signal when the X1 input clock is stopped. When a reset signal is generated by the clock monitor, bit 1 (CLMRF) of the reset control flag register (RESF) is set to 1. For details of RESF, see CHAPTER 20 RESET FUNCTION. The clock monitor automatically stops under the following conditions. * Reset is released and during the oscillation stabilization time * In STOP mode and during the oscillation stabilization time * When the X1 input clock is stopped by software (MSTOP = 1 or MCC = 1) and during the oscillation stabilization time * When the internal oscillation clock is stopped Remark MSTOP: Bit 7 of the main OSC control register (MOC) MCC: Bit 7 of the processor clock control register (PCC) 21.2 Configuration of Clock Monitor The clock monitor includes the following hardware. Table 21-1. Configuration of Clock Monitor Item Configuration Control register Clock monitor mode register (CLM) Figure 21-1. Block Diagram of Clock Monitor Internal bus Clock monitor mode register (CLM) CLME X1 oscillation control signal (MCC, MSTOP) X1 oscillation stabilization status (OSTC overflow) Operation mode controller X1 oscillation monitor circuit Internal reset signal X1 input clock Internal oscillation clock Remark MCC: Bit 7 of the processor clock control register (PCC) MSTOP: Bit 7 of the main OSC control register (MOC) OSTC: Oscillation stabilization time counter status register (OSTC) User's Manual U16228EJ3V1UD 409 CHAPTER 21 CLOCK MONITOR 21.3 Registers Controlling Clock Monitor The clock monitor is controlled by the clock monitor mode register (CLM). (1) Clock monitor mode register (CLM) This register sets the operation mode of the clock monitor. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H. Figure 21-2. Format of Clock Monitor Mode Register (CLM) Address: FFA9H After reset: 00H R/W Symbol 7 6 5 4 3 2 1 <0> CLM 0 0 0 0 0 0 0 CLME Enables/disables clock monitor operation CLME 0 Disables clock monitor operation 1 Enables clock monitor operation Cautions 1. Once bit 0 (CLME) is set to 1, it cannot be cleared to 0 except by RESET input or the internal reset signal. 2. If the reset signal is generated by the clock monitor, CLME is cleared to 0 and bit 1 (CLMRF) of the reset control flag register (RESF) is set to 1. 410 User's Manual U16228EJ3V1UD CHAPTER 21 CLOCK MONITOR 21.4 Operation of Clock Monitor This section explains the functions of the clock monitor. The monitor start and stop conditions are as follows. When bit 0 (CLME) of the clock monitor mode register (CLM) is set to operation enabled (1). * Reset is released and during the oscillation stabilization time * In STOP mode and during the oscillation stabilization time * When the X1 input clock is stopped by software (MSTOP = 1 or MCC = 1) and during the oscillation stabilization time * When the internal oscillation clock is stopped Remark MSTOP: Bit 7 of the main OSC control register (MOC) MCC: Bit 7 of the processor clock control register (PCC) Table 21-2. Operation Status of Clock Monitor (When CLME = 1) CPU Operation Clock Operation Mode Internal Oscillation X1 Input Clock Status Clock Monitor Status Clock Status X1 input clock STOP mode Stopped Oscillating Stopped RESET input Oscillating Stopped Normal operation mode Oscillating HALT mode Internal oscillation STOP mode clock RESET input Stopped Note Oscillating Stopped Stopped Note Note Oscillating Operating Stopped Stopped Normal operation mode Oscillating Operating HALT mode Stopped Stopped Note The internal oscillation clock is stopped only when the "Internal oscillator can be stopped by software" is selected by a mask option. If "Internal oscillator cannot be stopped" is selected, the internal oscillation clock cannot be stopped. The clock monitor timing is as shown in Figure 21-3. User's Manual U16228EJ3V1UD 411 CHAPTER 21 CLOCK MONITOR Figure 21-3. Timing of Clock Monitor (1/4) (1) When internal reset is executed by oscillation stop of X1 input clock 4 clocks of internal oscillation clock X1 input clock Internal oscillation clock Internal reset signal CLME CLMRF (2) Clock monitor status after RESET input (CLME = 1 is set after RESET input and during X1 input clock oscillation stabilization time) CPU operation Normal operation Reset Clock supply stopped Normal operation (internal oscillation clock) X1 input clock Oscillation stopped Oscillation stabilization time Internal oscillation clock Oscillation stopped 17 clocks RESET Set to 1 by software CLME Clock monitor status Monitoring Monitoring stopped Waiting for end of oscillation stabilization time Monitoring RESET input clears bit 0 (CLME) of the clock monitor mode register (CLM) to 0 and stops the clock monitor operation. Even if CLME is set to 1 by software during the oscillation stabilization time (reset value of OSTS register is 05H (216/fXP)) of the X1 input clock, monitoring is not performed until the oscillation stabilization time of the X1 input clock ends. Monitoring is automatically started at the end of the oscillation stabilization time. 412 User's Manual U16228EJ3V1UD CHAPTER 21 CLOCK MONITOR Figure 21-3. Timing of Clock Monitor (2/4) (3) Clock monitor status after RESET input (CLME = 1 is set after RESET input and at the end of X1 input clock oscillation stabilization time) CPU operation Normal operation Clock supply stopped Reset Normal operation (internal oscillation clock) X1 input clock Oscillation stabilization time Internal oscillation clock 17 clocks RESET Set to 1 by software CLME Clock monitor status Monitoring Monitoring stopped Monitoring RESET input clears bit 0 (CLME) of the clock monitor mode register (CLM) to 0 and stops the clock monitor operation. When CLME is set to 1 by software at the end of the oscillation stabilization time (reset value of OSTS register is 05H (216/fXP)) of the X1 input clock, monitoring is started. (4) Clock monitor status after STOP mode is released (CLME = 1 is set when CPU clock operates on X1 input clock and before entering STOP mode) CPU operation Normal operation STOP Oscillation stabilization time Normal operation X1 input clock (CPU clock) Oscillation stopped Oscillation stabilization time (time set by OSTS register) Internal oscillation clock CLME Clock monitor status Monitoring Monitoring stopped Monitoring When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before entering STOP mode, monitoring automatically starts at the end of the X1 input clock oscillation stabilization time. Monitoring is stopped in STOP mode and during the oscillation stabilization time. User's Manual U16228EJ3V1UD 413 CHAPTER 21 CLOCK MONITOR Figure 21-3. Timing of Clock Monitor (3/4) (5) Clock monitor status after STOP mode is released (CLME = 1 is set when CPU clock operates on internal oscillation clock and before entering STOP mode) CPU operation Normal operation STOP Clock supply stopped Normal operation X1 input clock Oscillation stopped Oscillation stabilization time (time set by OSTS register) Internal oscillation clock (CPU clock) 17 clocks CLME Clock monitor status Monitoring Monitoring stopped Monitoring stopped Monitoring When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before entering STOP mode, monitoring automatically starts at the end of the X1 input clock oscillation stabilization time. Monitoring is stopped in STOP mode and during the oscillation stabilization time. (6) Clock monitor status after X1 input clock oscillation is stopped by software Normal operation (internal oscillation clock or subsystem clockNote) CPU operation X1 input clock Oscillation stopped Oscillation stabilization time (time set by OSTS register) Monitoring stopped Monitoring stopped Internal oscillation clock MSTOP or MCCNote CLME Clock monitor status Monitoring Monitoring When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before or while oscillation of the X1 input clock is stopped, monitoring automatically starts at the end of the X1 input clock oscillation stabilization time. Monitoring is stopped when oscillation of the X1 input clock is stopped and during the oscillation stabilization time. Note The register that controls oscillation of the X1 input clock differs depending on the type of the clock supplied to the CPU. * When CPU operates on internal oscillation clock: Controlled by bit 7 (MSTOP) of the main OSC control register (MOC) * When CPU operates on subsystem clock: Controlled by bit 7 (MCC) of the processor clock control register (PCC) 414 User's Manual U16228EJ3V1UD CHAPTER 21 CLOCK MONITOR Figure 21-3. Timing of Clock Monitor (4/4) (7) Clock monitor status after internal oscillation clock is stopped by software Normal operation (X1 input clock or subsystem clock) CPU operation X1 input clock Internal oscillation clock Oscillation stopped Note RSTOP CLME Clock monitor status Monitoring Monitoring stopped Monitoring When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before or while oscillation of the internal oscillation clock is stopped, monitoring automatically starts after the internal oscillation clock is stopped. Monitoring is stopped when oscillation of the internal oscillation clock is stopped. Note If it is specified by a mask option that the internal oscillator cannot be stopped, the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM) is invalid. To set RSTOP, be sure to confirm that bit 1 (MCS) of the main clock mode register (MCM) is 1. User's Manual U16228EJ3V1UD 415 CHAPTER 22 POWER-ON-CLEAR CIRCUIT 22.1 Functions of Power-on-Clear Circuit The power-on-clear circuit (POC) has the following functions. * Generates internal reset signal at power on. * Compares supply voltage (VDD) and detection voltage (VPOC), and generates internal reset signal when VDD < VPOC. * The following can be selected by a mask option. * POC disabled POC used (detection voltage: VPOC = 2.85 V 0.15 V)Note * POC used (detection voltage: VPOC = 3.5 V 0.2 V) * Note This option cannot be selected in (A1) and (A2) grade products because the supply voltage VDD is 3.3 to 5.5 V. Caution If an internal reset signal is generated in the POC circuit, the reset control flag register (RESF) is cleared to 00H. Remark This product incorporates multiple hardware functions that generate an internal reset signal. A flag that indicates the reset cause is located in the reset control flag register (RESF) for when an internal reset signal is generated by the watchdog timer (WDT), low-voltage-detection (LVI) circuit, or clock monitor. RESF is not cleared to 00H and the flag is set to 1 when an internal reset signal is generated by WDT, LVI, or the clock monitor. For details of the RESF, refer to CHAPTER 20 RESET FUNCTION. 416 User's Manual U16228EJ3V1UD CHAPTER 22 POWER-ON-CLEAR CIRCUIT 22.2 Configuration of Power-on-Clear Circuit The block diagram of the power-on-clear circuit is shown in Figure 22-1. Figure 22-1. Block Diagram of Power-on-Clear Circuit VDD VDD Mask option + Internal reset signal - Detection voltage source (VPOC) 22.3 Operation of Power-on-Clear Circuit In the power-on-clear circuit, the supply voltage (VDD) and detection voltage (VPOC) are compared, and when VDD < VPOC, an internal reset signal is generated. Figure 22-2. Timing of Internal Reset Signal Generation in Power-on-Clear Circuit Supply voltage (VDD) POC detection voltage (VPOC) Time Internal reset signal User's Manual U16228EJ3V1UD 417 CHAPTER 22 POWER-ON-CLEAR CIRCUIT 22.4 Cautions for Power-on-Clear Circuit In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the POC detection voltage (VPOC), the system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking the following action. After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports. Figure 22-3. Example of Software Processing After Release of Reset (1/2) * If supply voltage fluctuation is 50 ms or less in vicinity of POC detection voltage ; The internal oscillation clock is set as the CPU clock when the reset signal is generated Reset Checking cause of resetNote 2 ; The cause of reset (power-on-clear, WDT, LVI, or clock monitor) can be identified by the RESF register. Power-on-clear ; 8-bit timer H1 can operate with the internal oscillation clock. Source: fR (480 kHz (MAX.))/27 x compare value 200 = 53 ms (fR: Internal oscillation clock frequency) Start timer (set to 50 ms) Check stabilization of oscillation Note 1 No ; Check the stabilization of oscillation of the X1 input clock by using the OSTC register. Change CPU clock ; Change the CPU clock from the internal oscillation clock to the X1 input clock. 50 ms has passed? (TMIFH1 = 1?) ; TMIFH1 = 1: Interrupt request is generated. Yes Initialization processing Notes 1. 2. 418 ; Initialization of ports If reset is generated again during this period, initialization processing is not started. A flowchart is shown on the next page. User's Manual U16228EJ3V1UD CHAPTER 22 POWER-ON-CLEAR CIRCUIT Figure 22-3. Example of Software Processing After Release of Reset (2/2) * Checking reset cause Check reset cause WDTRF of RESF register = 1? Yes No Reset processing by watchdog timer CLMRF of RESF register = 1? Yes No Reset processing by clock monitor LVIRF of RESF register = 1? Yes No Reset processing by low-voltage detector Power-on-clear/external reset generated User's Manual U16228EJ3V1UD 419 CHAPTER 23 LOW-VOLTAGE DETECTOR 23.1 Functions of Low-Voltage Detector The low-voltage detector (LVI) has following functions. * Compares supply voltage (VDD) and detection voltage (VLVI), and generates an internal interrupt signal or internal reset signal when VDD < VLVI. Note * Detection levels of supply voltage can be changed by software. * Interrupt or reset function can be selected by software. * Operable in STOP mode. Note Detection levels of supply voltage differ as follows. Expanded-specification products of standard products and (A) grade products: 8 levels Conventional products of standard products and (A) grade products: 7 levels (A1) grade products and (A2) grade products: 5 levels When the low-voltage detector is used to reset, bit 0 (LVIRF) of the reset control flag register (RESF) is set to 1 if reset occurs. For details of RESF, refer to CHAPTER 20 RESET FUNCTION. 420 User's Manual U16228EJ3V1UD CHAPTER 23 LOW-VOLTAGE DETECTOR 23.2 Configuration of Low-Voltage Detector The block diagram of the low-voltage detector is shown below. Figure 23-1. Block Diagram of Low-Voltage Detector Low-voltage detection level selector VDD VDD N-ch Selector Internal reset signal + - INTLVI Detection voltage source 3 LVIS2 LVIS1 LVIS0 LVION LVIE Low-voltage detection level selection register (LVIS) LVIMD LVIF Low-voltage detection register (LVIM) Internal bus 23.3 Registers Controlling Low-Voltage Detector The low-voltage detector is controlled by the following registers. * Low-voltage detection register (LVIM) * Low-voltage detection level selection register (LVIS) User's Manual U16228EJ3V1UD 421 CHAPTER 23 LOW-VOLTAGE DETECTOR (1) Low-voltage detection register (LVIM) This register sets low-voltage detection and the operation mode. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears LVIM to 00H. Figure 23-2. Format of Low-Voltage Detection Register (LVIM) Address: FFBEH After reset: 00H R/WNote 1 Symbol <7> 6 5 <4> 3 2 <1> <0> LVIM LVION 0 0 LVIE 0 0 LVIMD LVIF Notes 2, 3 LVION LVIE Enables low-voltage detection operation 0 Disables operation 1 Enables operation Notes 2, 4, 5 Specifies reference voltage generator 0 Disables operation 1 Enables operation Note 2 LVIMD Low-voltage detection operation mode selection 0 Generates interrupt signal when supply voltage (VDD) < detection voltage (VLVI) 1 Generates internal reset signal when supply voltage (VDD) < detection voltage (VLVI) Note 6 LVIF Low-voltage detection flag 0 Supply voltage (VDD) detection voltage (VLVI), or when operation is disabled 1 Supply voltage (VDD) < detection voltage (VLVI) Notes 1. Bit 0 is read-only. 2. LVION, LVIE, and LVIMD are cleared to 0 at a reset other than an LVI reset. These are not 3. When LVION is set to 1, operation of the comparator in the LVI circuit is started. cleared to 0 at an LVI reset. Use software to instigate a wait of at least 0.2 ms from when LVION is set to 1 until the voltage is confirmed at LVIF. 4. If "POC cannot be used" is selected by a mask option, wait for 2 ms or more by software from when LVIE is set to 1 until LVION is set to 1. 5. If "POC used" is selected by a mask option, setting of LVIE is invalid because the reference voltage generator in the LVI circuit always operates. 6. The value of LVIF is output as the interrupt request signal INTLVI when LVION = 1 and LVIMD = 0. Caution To stop LVI, follow either of the procedures below. * When using 8-bit manipulation instruction: Write 00H to LVIM. * When using 1-bit memory manipulation instruction: Clear LVION to 0 first and then clear LVIE to 0. 422 User's Manual U16228EJ3V1UD CHAPTER 23 LOW-VOLTAGE DETECTOR (2) Low-voltage detection level selection register (LVIS) This register selects the low-voltage detection level. This register can be set by an 8-bit memory manipulation instruction. RESET input clears LVIS to 00H. Figure 23-3. Format of Low-Voltage Detection Level Selection Register (LVIS) Address: FFBFH After reset: 00H R/W Symbol 7 6 5 4 3 2 1 0 LVIS 0 0 0 0 0 LVIS2 LVIS1 LVIS0 LVIS2 LVIS1 LVIS0 0 0 0 VLVI0 (4.3 V 0.2 V) 0 0 1 VLVI1 (4.1 V 0.2 V) 0 1 0 VLVI2 (3.9 V 0.2 V) 0 1 1 VLVI3 (3.7 V 0.2 V) 1 0 0 VLVI4 (3.5 V 0.2 V) 1 0 1 VLVI5 (3.3 V 0.15 V) 1 1 0 VLVI6 (3.1 V 0.15 V) 1 1 1 VLVI7 (2.85 V 0.15 V) Detection level Note 1 Notes 1, 2 Notes 1, 2 Notes 1, 3, 4 Notes 1. When the detection voltage of the POC circuit is specified as VPOC = 3.5 V 0.2 V by a mask option, do not select VLVI4 to VLVI7 as the LVI detection voltage. Even if VLVI4 to VLVI7 are selected, the POC circuit has priority. 2. Settable only for the expanded-specification/conventional products of the standard products and (A) grade products. 3. When the detection voltage of the POC circuit is specified as VPOC = 2.85 V 0.15 V using a mask option, do not select VLVI7 as the LVI detection voltage. Even if VLVI7 is selected, the POC circuit has priority. 4. Settable only for expanded-specification products of the standard products and (A) grade products. Caution Be sure to clear bits 3 to 7 to 0. User's Manual U16228EJ3V1UD 423 CHAPTER 23 LOW-VOLTAGE DETECTOR 23.4 Operation of Low-Voltage Detector The low-voltage detector can be used in the following two modes. * Used as reset Compares the supply voltage (VDD) and detection voltage (VLVI), and generates an internal reset signal when VDD < VLVI. * Used as interrupt Compares the supply voltage (VDD) and detection voltage (VLVI), and generates an interrupt signal (INTLVI) when VDD < VLVI. The operation is set as follows. (1) When used as reset * When starting operation <1> Mask the LVI interrupt (LVIMK = 1). <2> Set the detection voltage using bits 2 to 0 (LVIS2 to LVIS0) of the low-voltage detection level selection register (LVIS). <3> Set bit 4 (LVIE) of the low-voltage detection register (LVIM) to 1 (enables reference voltage generator operation). <4> Use software to instigate a wait of at least 2 ms. <5> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). <6> Use software to instigate a wait of at least 0.2 ms. <7> Confirm that "supply voltage (VDD) detection voltage (VLVI)" with bit 0 (LVIF) of LVIM. <8> Set bit 1 (LVIMD) of LVIM to 1 (generates internal reset signal when supply voltage (VDD) < detection voltage (VLVI)). Figure 23-4 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <8> above. Cautions 1. <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <5>. 2. If "POC used" is selected by a mask option, procedures <3> and <4> are not required. 3. If supply voltage (VDD) detection voltage (VLVI) when LVIMD is set to 1, an internal reset signal is not generated. * When stopping operation Either of the following procedures must be executed. * When using 8-bit memory manipulation instruction: Write 00H to LVIM. * When using 1-bit memory manipulation instruction: Clear LVIMD to 0, LVION to 0, and LVIE to 0 in that order. 424 User's Manual U16228EJ3V1UD CHAPTER 23 LOW-VOLTAGE DETECTOR Figure 23-4. Timing of Low-Voltage Detector Internal Reset Signal Generation Supply voltage (VDD) LVI detection voltage (VLVI) POC detection voltage (VPOC) Time <2> LVIMK flag (set by software) LVIE flag (set by software) <1>Note 1 Not cleared Not cleared <3> Clear <4> 2 ms or longer LVION flag (set by software) Not cleared Not cleared <5> Clear <6> 0.2 ms or longer LVIF flag <7> LVIMD flag (set by software) Clear Note 2 Not cleared Not cleared <8> Clear LVIRF flagNote 3 LVI reset signal Cleared by software Cleared by software POC reset signal Internal reset signal Notes 1. The LVIMK flag is set to "1" by RESET input. 2. The LVIF flag may be set (1). 3. LVIRF is bit 0 of the reset control flag register (RESF). For details of RESF, see CHAPTER 20 RESET FUNCTION. Remark <1> to <8> in Figure 23-4 above correspond to <1> to <8> in the description of "when starting operation" in 23.4 (1) When used as reset. User's Manual U16228EJ3V1UD 425 CHAPTER 23 LOW-VOLTAGE DETECTOR (2) When used as interrupt * When starting operation <1> Mask the LVI interrupt (LVIMK = 1). <2> Set the detection voltage using bits 2 to 0 (LVIS2 to LVIS0) of the low-voltage detection level selection register (LVIS). <3> Set bit 4 (LVIE) of the low-voltage detection register (LVIM) to 1 (enables reference voltage generator operation). <4> Use software to instigate a wait of at least 2 ms. <5> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation). <6> Use software to instigate a wait of at least 0.2 ms. <7> Confirm that "supply voltage (VDD) detection voltage (VLVI)" with bit 0 (LVIF) of LVIM. <8> Clear the interrupt request flag of LVI (LVIIF) to 0. <9> Release the interrupt mask flag of LVI (LVIMK). <10> Execute the EI instruction (when vector interrupts are used). Figure 23-5 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <9> above. Caution If "use POC" is selected by a mask option, procedures <3> and <4> are not required. * When stopping operation Either of the following procedures must be executed. * When using 8-bit memory manipulation instruction: Write 00H to LVIM. * When using 1-bit memory manipulation instruction: Clear LVION to 0 first, and then clear LVIE to 0. 426 User's Manual U16228EJ3V1UD CHAPTER 23 LOW-VOLTAGE DETECTOR Figure 23-5. Timing of Low-Voltage Detector Interrupt Signal Generation Supply voltage (VDD) LVI detection voltage (VLVI) POC detection voltage (VPOC) Time <2> LVIMK flag (set by software) <1>Note 1 <9> Cleared by software LVIE flag (set by software) <3> <4> 2 ms or longer LVION flag (set by software) <5> <6> 0.2 ms or longer LVIF flag <7> Note 2 INTLVI LVIIF flag Note 2 <8> Cleared by software Internal reset signal Notes 1. 2. Remark The LVIMK flag is set to "1" by RESET input. The LVIF and LVIIF flags may be set (1). <1> to <9> in Figure 23-5 above correspond to <1> to <9> in the description of "when starting operation" in 23.4 (2) When used as interrupt. User's Manual U16228EJ3V1UD 427 CHAPTER 23 LOW-VOLTAGE DETECTOR 23.5 Cautions for Low-Voltage Detector In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the LVI detection voltage (VLVI), the operation is as follows depending on how the low-voltage detector is used. (1) When used as reset The system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking action (a) below. (2) When used as interrupt Interrupt requests may be frequently generated. Take action (b) below. In this system, take the following actions. (a) When used as reset After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports. 428 User's Manual U16228EJ3V1UD CHAPTER 23 LOW-VOLTAGE DETECTOR Figure 23-6. Example of Software Processing After Release of Reset (1/2) * If supply voltage fluctuation is 50 ms or less in vicinity of LVI detection voltage ; The internal oscillation clock is set as the CPU clock when the reset signal is generated Reset Checking cause of resetNote 2 ; The cause of reset (power-on-clear, WDT, LVI, or clock monitor) can be identified by the RESF register. LVI ; 8-bit timer H1 can operate with the internal oscillation clock. Source: fR (480 kHz (MAX.))/27 x compare value 200 = 53 ms (fR: Internal oscillation clock frequency) Start timer (set to 50 ms) Check stabilization of oscillation Note 1 No ; Check the stabilization of oscillation of the X1 input clock by using the OSTC register. Change CPU clock ; Change the CPU clock from the internal oscillation clock to the X1 input clock. 50 ms has passed? (TMIFH1 = 1?) ; TMIFH1 = 1: Interrupt request is generated. Yes Initialization processing Notes 1. 2. ; Initialization of ports If reset is generated again during this period, initialization processing is not started. A flowchart is shown on the next page. User's Manual U16228EJ3V1UD 429 CHAPTER 23 LOW-VOLTAGE DETECTOR Figure 23-6. Example of Software Processing After Release of Reset (2/2) * Checking reset cause Check reset cause WDTRF of RESF register = 1? Yes No Reset processing by watchdog timer CLMRF of RESF register = 1? Yes No Reset processing by clock monitor LVIRF of RESF register = 1? No Yes Power-on-clear/external reset generated Reset processing by low-voltage detector (b) When used as interrupt Confirm that "supply voltage (VDD) detection voltage (VLVI)" in the servicing routine of the LVI interrupt using bit 0 (LVIF) of the low-voltage detection register (LVIM). Clear bit 0 (LVIIF) of interrupt request flag register 0L (IF0L) to 0 and enable interrupts (EI). In a system where the supply voltage fluctuation period is long in the vicinity of the LVI detection voltage, wait for the supply voltage fluctuation period, confirm that "supply voltage (VDD) detection voltage (VLVI)" using the LVIF flag, and then enable interrupts (EI). 430 User's Manual U16228EJ3V1UD CHAPTER 24 REGULATOR 24.1 Outline of Regulator The 78K0/KE1 includes a circuit to realize constant-voltage operation inside the device. To stabilize the regulator output voltage, connect the REGC pin to VSS via a capacitor (1 F: recommended). The output voltage of the regulator is 3.5 V (TYP.). The supply voltage and oscillation frequency at which the regulator can be used are as follows. * Power supply voltage: VDD = 4.0 to 5.5 V * Oscillation frequency: fX = 2.0 to 8.38 MHz The regulator of the 78K0/KE1 stops operating in the following cases. * During the reset period * In STOP mode * In HALT mode when the CPU is operating on the subsystem clock and when X1 oscillation is stopped Figure 24-1 shows the block diagram of the periphery of the regulator. Figure 24-1. Block Diagram of Regulator Periphery EVDD system I/O buffer Internal digital circuits EVDD Flash memory (PD78F0134, 78F0138 only) A/D converter X1, sub, internal oscillator AVREF Bidirectional level shifter Regulator VDD VPP REGC 1 F Cautions 1. Directly connect the REGC pin of standard products and (A) grade products to VDD when the regulator is not used. 2. The regulator cannot be used with (A1) and (A2) grade products. Be sure to connect the REGC pin of these products directly to VDD. User's Manual U16228EJ3V1UD 431 CHAPTER 24 REGULATOR Figure 24-2. REGC Pin Connection (a) When REGC = VDD VDD Input voltage = 2.5 to 5.5 VNote REG REGC Voltage supply to oscillator/internal logic = 2.5 to 5.5 VNote Note 2.7 to 5.5 V for the conventional products (b) When connecting REGC pin to VSS via a capacitor VDD Input voltage = 4.0 to 5.5 V REG REGC Voltage supply to oscillator/internal logic = 3.5 V 1 F (recommended) 432 User's Manual U16228EJ3V1UD CHAPTER 25 MASK OPTIONS Mask ROM versions are provided with the following mask options. 1. Power-on-clear (POC) circuit * POC cannot be used * POC used (detection voltage: VPOC = 2.85 V 0.15 V)Note * POC used (detection voltage: VPOC = 3.5 V 0.2 V) 2. Internal oscillator * Cannot be stopped * Can be stopped by software 3. Pull-up resistor of P60 to P63 pins * Pull-up resistor can be incorporated in 1-bit units (Pull-up resistors are not available for the flash memory versions.) Note This option cannot be selected in (A1) and (A2) grade products because the supply voltage VDD is 3.3 to 5.5 V. Flash memory versions that support the mask options of the mask ROM versions are as follows. Table 25-1. Flash Memory Versions Supporting Mask Options of Mask ROM Versions Mask Option POC Circuit POC cannot be used Flash Memory Version Internal Oscillator Cannot be stopped PD78F0134M1, 78F0138M1, 78F0134M1(A), 78F0138M1(A), 78F0134M1(A1), 78F0138M1(A1) Can be stopped by software PD78F0134M2, 78F0138M2, 78F0134M2(A), 78F0138M2(A), 78F0134M2(A1), 78F0138M2(A1) POC used (VPOC = 2.85 V 0.15 V) Cannot be stopped PD78F0134M3, 78F0138M3, 78F0134M3(A), 78F0138M3(A) Can be stopped by software PD78F0134M4, 78F0138M4, 78F0134M4(A), Cannot be stopped PD78F0134M5, 78F0138M5, 78F0134M5(A), Can be stopped by software PD78F0134M6, 78F0138M6, 78F0134M6(A), 78F0138M4(A) POC used (VPOC = 3.5 V 0.2 V) 78F0138M5(A), 78F0134M5(A1), 78F0138M5(A1) 78F0138M6(A), 78F0134M6(A1), 78F0138M6(A1) User's Manual U16228EJ3V1UD 433 CHAPTER 26 ROM CORRECTION 26.1 Functions of ROM Correction The PD780136, 780138, and 78F0138 can replace part of a program in the mask ROM or flash memory with a program in the internal expansion RAM. Program bugs found in the mask ROM or flash memory can be avoided, and program flow can be changed by using the ROM correction. The ROM correction can correct two places (max.) of the internal ROM or internal flash memory (program). Caution The ROM correction cannot be emulated by the in-circuit emulator. 26.2 Configuration of ROM Correction The ROM correction includes the following hardware. Table 26-1. Configuration of ROM Correction Item Configuration Registers Correction address registers 0 and 1 (CORAD0, CORAD1) Control register Correction control register (CORCN) Figure 26-1 shows a block diagram of the ROM correction. Figure 26-1. Block Diagram of ROM Correction Program counter (PC) Comparator Correction address register n (CORADn) Match Branch instruction generator CORENn CORSTn Correction control register Internal bus Remark 434 n = 0, 1 User's Manual U16228EJ3V1UD Correction branch request signal (BR !F7FDH) CHAPTER 26 ROM CORRECTION (1) Correction address registers 0 and 1 (CORAD0, CORAD1) These registers set the start address (correction address) of the instruction(s) to be corrected in the mask ROM or flash memory. The ROM correction corrects two places (max.) of the program. Addresses are set to two registers, CORAD0 and CORAD1. If only one place needs to be corrected, set the address to either of the registers. CORAD0 and CORAD1 are set by a 16-bit memory manipulation instruction. RESET input clears CORAD0 and CORAD1 to 0000H. Figure 26-2. Format of Correction Address Registers 0 and 1 Address After reset R/W CORAD0 FF38H/FF39H 0000H R/W CORAD1 FF3AH/FF3BH 0000H R/W Symbol 15 0 Cautions 1. Set the CORAD0 and CORAD1 when bit 1 (COREN0) and bit 3 (COREN1) of the correction control register (CORCN: see Figure 26-3) are 0. 2. Only addresses where operation codes are stored can be set in CORAD0 and CORAD1. 3. Do not set the following addresses to CORAD0 and CORAD1. * Address value in table area of table reference instruction (CALLT instruction): 0040H to 007FH * Address value in vector table area: 0000H to 003FH (2) Comparator The comparator always compares the correction address value set in correction address registers 0 and 1 (CORAD0, CORAD1) with the fetch address value. When bit 1 (COREN0) or bit 3 (COREN1) of the correction control register (CORCN) is 1 and the correction address matches the fetch address value, the correction branch request signal (BR !F7FDH) is generated from the ROM correction circuit. User's Manual U16228EJ3V1UD 435 CHAPTER 26 ROM CORRECTION 26.3 Register Controlling ROM Correction The ROM correction is controlled by the correction control register (CORCN). (1) Correction control register (CORCN) This register controls whether or not the correction branch request signal is generated when the fetch address matches the correction address set in correction address registers 0 and 1. The correction control register consists of correction enable flags (COREN0, COREN1) and correction status flags (CORST0, CORST1). The correction enable flags enable or disable the comparator match detection signal, and correction status flags show the values are matched. CORCN is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CORCN to 00H. Clear CORST0 and CORST1 using software. Figure 26-3. Format of Correction Control Register Symbol 7 6 5 4 CORCN 0 0 0 0 <3> <2> <1> <0> COREN1 CORST1 COREN0 CORST0 Address After reset FF8AH 00H R/W R/WNote CORST0 Correction Address Register 0 and Fetch Address Match Detection 0 Not detected 1 Detected COREN0 Correction Address Register 0 and Fetch Address Match Detection Control 0 Disabled 1 Enabled CORST1 Correction Address Register 1 and Fetch Address Match Detection 0 Not detected 1 Detected COREN1 Correction Address Register 1 and Fetch Address Match Detection Control 0 Disabled 1 Enabled Note Do not set bits 0 and 2 to 1. 436 User's Manual U16228EJ3V1UD CHAPTER 26 ROM CORRECTION 26.4 ROM Correction Usage Example The example of ROM correction when the instruction at address 1000H "ADD A, #1" is changed to "ADD A, #2" is as follows. Figure 26-4. ROM Correction Usage Example Internal ROM or internal flash memory Internal expansion RAM F400H 0000H 0080H Program start F702H (3) 1000H 1002H ADD A, #2 BR !1002H ADD A, #1 MOV B, A (2) (1) F7FDH BR !F702H F7FFH EFFFH (1) Branches to address F7FDH when the preset value 1000H in the correction address register matches the fetch address value after the main program is started. (2) Branches to any address (address F702H in this example) by setting the entire-space branch instruction (BR !addr16) to address F7FDH with the main program. (3) Returns to the internal ROM (internal flash memory) program after executing the substitute instruction ADD A, #2. User's Manual U16228EJ3V1UD 437 CHAPTER 26 ROM CORRECTION 26.5 ROM Correction Application How to apply the example shown in 26.4 is described below. (1) Store the correction address and instruction after correction (patch program) to nonvolatile memory (such as EEPROMTM) outside the microcontroller. When two places should be corrected, store the branch destination judgment program as well. The branch destination judgment program checks which one of the addresses set to correction address registers 0 and 1 (CORAD0 or CORAD1) generates the correction branch. Figure 26-5. Example of Storing to EEPROM (When One Place Is Corrected) Source Program EEPROM 00H 00 01H 10 02H 0D 02 CSEG AT 0000H DW #1000H ADD A, #2 BR !1002H RA78K/0 9B 02 10 FFH 438 User's Manual U16228EJ3V1UD CHAPTER 26 ROM CORRECTION (2) Assemble in advance the initial setting routine as shown in Figure 26-6 to correct the program. Figure 26-6. Initial Setting Routine Initial setting Is ROM correction used ?Note No ROM correction Yes Load the contents of external nonvolatile memory into internal expansion RAM Correction address register setting ROM correction operation enabled Main program Note Whether the ROM correction is used or not should be judged by the port input level. For example, when the P20 input level is high, the ROM correction is used, otherwise, it is not used. (3) After reset, store the corrected address and program that have been previously stored in the external nonvolatile memory with initial setting routine for ROM correction of the user to internal expansion RAM (see Figure 26-6). Set the start address of the instruction to be corrected to CORAD0 and CORAD1, and set bits 1 and 3 (COREN0, COREN1) of the correction control register (CORCN) to 1. (4) Set the main program so that the program branches from the specified address of the internal expansion RAM (F7FDH) to the internal expansion RAM address where the corrected program is stored using the entire space branch instruction (BR !addr16). (5) After the main program is started, the fetch address value and the values set in CORAD0 and CORAD1 are always compared by the comparator in the ROM correction circuit. When these values match, the correction branch request signal is generated. Simultaneously the corresponding correction status flag (CORST0 or CORST1) is set to 1. (6) Branch to the address F7FDH by the correction branch request signal. (7) Branch to the internal expansion RAM address set in (4) by the entire-space branch instruction of the address F7FDH. (8) When one place is corrected, the correction program is executed. When two places are corrected, the correction status flag is checked with the branch destination judgment program, and branches to the correction program. User's Manual U16228EJ3V1UD 439 CHAPTER 26 ROM CORRECTION Figure 26-7. ROM Correction Operation Internal ROM (internal flash memory) program start Does fetch address match with correction address? No Yes Set correction status flag Correction branch (branch to address F7FDH) Correction program execution 440 User's Manual U16228EJ3V1UD ROM correction CHAPTER 26 ROM CORRECTION 26.6 Program Execution Flow Figures 26-8 and 26-9 show the program transition diagrams when the ROM correction is used. Figure 26-8. Program Transition Diagram (When One Place Is Corrected) FFFFH F7FFH BR !JUMP F7FDH (2) Correction program JUMP (1) (3) Internal ROM Correction place xxxxH Internal ROM (Internal flash memory) 0000H (1) Branches to address F7FDH when fetch address matches correction address (2) Branches to correction program (3) Returns to internal ROM (internal flash memory) program Remark Area filled with diagonal lines: Internal expansion RAM JUMP: Correction program start address User's Manual U16228EJ3V1UD 441 CHAPTER 26 ROM CORRECTION Figure 26-9. Program Transition Diagram (When Two Places Are Corrected) FFFFH F7FFH (6) BR !JUMP F7FDH (2) Correction program 2 yyyyH (7) Correction program 1 xxxxH JUMP (3) Branch destination judgment program (8) (4) (5) Internal ROM (Internal flash memory) Correction place 2 (1) Internal ROM (Internal flash memory) Correction place 1 Internal ROM (Internal flash memory) 0000H (1) Branches to address F7FDH when fetch address matches correction address (2) Branches to branch destination judgment program (3) Branches to correction program 1 by branch destination judgment program (BTCLR !CORST0, $xxxxH) (4) Returns to internal ROM (internal flash memory) program (5) Branches to address F7FDH when fetch address matches correction address (6) Branches to branch destination judgment program (7) Branches to correction program 2 by branch destination judgment program (BTCLR !CORST1, $yyyyH) (8) Returns to internal ROM (internal flash memory) program Remark Area filled with diagonal lines: Internal expansion RAM JUMP: Branch destination judgment program start address 442 User's Manual U16228EJ3V1UD CHAPTER 26 ROM CORRECTION 26.7 Cautions for ROM Correction (1) Address values set in correction address registers 0 and 1 (CORAD0, CORAD1) must be addresses where instruction codes are stored. (2) Correction address registers 0 and 1 (CORAD0, CORAD1) should be set when the correction enable flag (COREN0, COREN1) is 0 (when the correction branch is in disabled state). If address is set to CORAD0 or CORAD1 when COREN0 or COREN1 is 1 (when the correction branch is in enabled state), the correction branch may start with the different address from the set address value. (3) Do not set the address value of instruction immediately after the instruction that sets the correction enable flag (COREN0, COREN1) to 1, to correction address register 0 or 1 (CORAD0, CORAD1); the correction branch may not start. (4) Do not set the address value in table area of table reference instruction (CALLT instruction) (0040H to 007FH), and the address value in vector table area (0000H to 003FH) to correction address registers 0 and 1 (CORAD0, CORAD1). (5) Do not set two addresses immediately after the instructions shown below to correction address registers 0 and 1 (CORAD0, CORAD1). (that is, when the mapped terminal address of these instructions is N, do not set the address values of N + 1 and N + 2.) * RET * RETI * RETB * BR $addr16 * STOP * HALT User's Manual U16228EJ3V1UD 443 CHAPTER 27 PD78F0134, 78F0138 The PD78F0134 and 78F0138 are provided as the flash memory version of the 78K0/KE1. The PD78F0134 and 78F0138 replace the internal mask ROM of the PD780134 and 780138 respectively with flash memory to which a program can be written, erased, and overwritten while mounted on the board. Table 27-1 lists the differences between the PD78F0134, 78F0138 and the mask ROM versions. Table 27-1. Differences Between PD78F0134, 78F0138 and Mask ROM Versions PD78F0134, 78F0138 Item Mask ROM Versions Internal ROM configuration Flash memory Mask ROM Internal ROM capacity PD78F0134Note 1: 32 KBNote 2 Note 2 PD78F0138: 60 KB PD780131: 8 KB PD780132: 16 KB PD780133: 24 KB PD780134: 32 KB PD780136: 48 KB PD780138: 60 KB Internal high-speed RAM capacity PD78F0134Note 1: 1024 bytesNote 2 Note 2 PD78F0138: 1024 bytes PD780131: 512 bytes PD780132: 512 bytes PD780133: 1024 bytes PD780134: 1024 bytes PD780136: 1024 bytes PD780138: 1024 bytes Internal expansion RAM capacity PD78F0134Note 1: None Note 2 PD78F0138: 1024 bytes PD780131: None PD780132: None PD780133: None PD780134: None PD780136: 1024 bytes PD780138: 1024 bytes IC pin None Available VPP pin Available None Electrical specifications, Refer to the description of electrical specifications and recommended soldering recommended soldering conditions conditions. Notes 1. The PD78F0134 does not support the PD780136 and 780138. 2. The same capacity as the mask ROM versions can be specified by means of the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS). Caution There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the commercial samples (not engineering samples) of the mask ROM versions. 444 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 27.1 Internal Memory Size Switching Register The PD78F0134 and 78F0138 allow users to select the internal memory capacity using the internal memory size switching register (IMS) so that the same memory map as that of the mask ROM versions with a different internal memory capacity can be achieved. IMS is set by an 8-bit memory manipulation instruction. RESET input sets IMS to CFH. Cautions 1. The initial value of IMS is CFH. Be sure to set the value of the relevant mask ROM version at initialization. 2. The PD78F0134 does not support the PD780136 and 780138. Figure 27-1. Format of Internal Memory Size Switching Register (IMS) Address: FFF0H After reset: CFH Symbol 7 6 5 4 3 2 1 0 RAM2 RAM1 RAM0 0 ROM3 ROM2 ROM1 ROM0 RAM2 RAM1 RAM0 0 1 0 512 bytes 1 1 0 1024 bytes IMS R/W Other than above Internal high-speed RAM capacity selection Setting prohibited ROM3 ROM2 ROM1 ROM0 0 0 1 0 8 KB 0 1 0 0 16 KB 0 1 1 0 24 KB 1 0 0 0 32 KB 1 1 0 0 48 KB 1 1 1 1 60 KB Other than above Internal ROM capacity selection Setting prohibited The IMS settings required to obtain the same memory map as mask ROM versions are shown in Table 27-2. Table 27-2. Internal Memory Size Switching Register Settings Target Mask ROM Versions IMS Setting PD780131 42H PD780132 44H PD780133 C6H PD780134 C8H PD780136 CCH PD780138 CFH Cautions 1. When using a mask ROM version, be sure to set the value indicated in Table 27-2 to IMS. 2. The PD78F0134 does not support the PD780136 and 780138. User's Manual U16228EJ3V1UD 445 CHAPTER 27 PD78F0134, 78F0138 27.2 Internal Expansion RAM Size Switching Register This register is used to set the internal expansion RAM capacity via software. This register is set by an 8-bit memory manipulation instruction. RESET input sets IXS to 0CH. Cautions 1. The initial value of IXS is 0CH. Be sure to set the value of the relevant mask ROM version at initialization. 2. The PD78F0134 does not support the PD780136 and 780138. Figure 27-2. Format of Internal Expansion RAM Size Switching Register (IXS) Address: FFF4H After reset: 0CH R/W Symbol 7 6 5 4 3 2 1 0 IXS 0 0 0 IXRAM4 IXRAM3 IXRAM2 IXRAM1 IXRAM0 IXRAM4 IXRAM3 IXRAM2 IXRAM1 IXRAM0 0 1 1 0 0 0 bytes 0 1 0 1 0 1024 bytes Internal expansion RAM capacity selection Other than above Setting prohibited The IXS settings required to obtain the same memory map as mask ROM versions are shown in Table 27-3. Table 27-3. Internal Expansion RAM Size Switching Register Settings Target Mask ROM Versions IXS Setting PD780131 0CH PD780132 0CH PD780133 0CH PD780134 0CH PD780136 0AH PD780138 0AH Cautions 1. When using a mask ROM version, be sure to set the value indicated in Table 27-3 to IXS. 2. The PD78F0134 does not support the PD780136 and 780138. 446 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 27.3 Writing with Flash Programmer Data can be written to the flash memory on-board or off-board, by using a dedicated flash programmer. (1) On-board programming The contents of the flash memory can be rewritten after the PD78F0134 or 78F0138 has been mounted on the target system. The connectors that connect the dedicated flash programmer must be mounted on the target system. (2) Off-board programming Data can be written to the flash memory with a dedicated program adapter (FA series) before the PD78F0134 or 78F0138 is mounted on the target system. Remark The FA series is a product of Naito Densei Machida Mfg. Co., Ltd. Table 27-4. Wiring Between PD78F0134 or 78F0138 and Dedicated Flash Programmer (1/2) (1) 3-wire serial I/O (CSI10) Pin Configuration of Dedicated Flash Programmer Signal Name I/O With CSI10 Pin Function Pin Name With CSI10 + HS Pin No. Pin Name Pin No. SI/RxD Input Receive signal SO10/P12 25 SO10/P12 25 SO/TxD Output Transmit signal SI10/RxD0/P11 26 SI10/RxD0/P11 26 SCK Output Transfer clock SCK10/TxD0/P10 27 SCK10/TxD0/P10 27 CLK Output Clock to PD78F0134 or 78F0138 X1 7 X1 7 X2 Note Note 8 8 X2 /RESET Output Reset signal RESET 9 RESET 9 VPP Output Write voltage VPP 3 VPP 3 H/S Input Handshake signal Not needed HS/P15/TOH0 22 VDD I/O VDD voltage generation/voltage VDD 4 VDD 4 monitor EVDD 33 EVDD 33 AVREF 1 AVREF 1 VSS 6 VSS 6 EVSS 32 EVSS 32 AVSS 2 AVSS 2 GND - Ground Not needed Note When using the clock out of the flash programmer, connect CLK of the programmer to X1, and connect its inverse signal to X2. Cautions 1. Be sure to connect the REGC pin in either of the following ways. * To GND via a 1 F capacitor * Directly to VDD 2. When connecting the REGC pin to GND via a 1 F capacitor, the clock cannot be supplied from the CLK pin of the flash programmer. Create an oscillator on the board to supply a clock. User's Manual U16228EJ3V1UD 447 CHAPTER 27 PD78F0134, 78F0138 Table 27-4. Wiring Between PD78F0134 or 78F0138 and Dedicated Flash Programmer (2/2) (2) UART (UART0, UART6) Pin Configuration of Dedicated Flash Programmer Signal Name SI/RxD I/O Input Pin Function Receive signal With UART0 Pin Name TxD0/ With UART0 + HS Pin No. 27 SCK10/P10 SO/TxD Output Transmit signal RxD0/SI10/ Output Transfer clock Not needed TxD0/ 26 RxD0/SI10/ Output Clock to PD78F0134 or X1 Not 7 78F0138 X2 Note Pin Name Pin No. 27 TxD6/P13 24 26 RxD6/P14 23 Not Not needed P11 Not needed needed CLK Pin No. SCK10/P10 P11 SCK Pin Name With UART6 needed X1 7 8 X2 Note Not needed X1 7 8 X2 Note 8 /RESET Output Reset signal RESET 9 RESET 9 RESET 9 VPP Output Write voltage VPP 3 VPP 3 VPP 3 H/S Input Handshake signal Not needed HS/P15/TOH0 22 Not needed Not needed VDD GND I/O - Not needed VDD voltage generation/voltage VDD 4 VDD 4 VDD 4 monitor EVDD 33 EVDD 33 EVDD 33 AVREF 1 AVREF 1 AVREF 1 VSS 6 VSS 6 VSS 6 EVSS 32 EVSS 32 EVSS 32 AVSS 2 AVSS 2 AVSS 2 Ground Note When using the clock out of the flash programmer, connect CLK of the programmer to X1, and connect its inverse signal to X2. Cautions 1. Be sure to connect the REGC pin in either of the following ways. * To GND via a 1 F capacitor * Directly to VDD 2. When connecting the REGC pin to GND via a 1 F capacitor, the clock cannot be supplied from the CLK pin of the flash programmer. Create an oscillator on the board to supply a clock. 448 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 Examples of the recommended connection when using the adapter for flash memory writing are shown below. Figure 27-3. Example of Wiring Adapter for Flash Memory Writing in 3-Wire Serial I/O (CSI10) Mode VDD (2.7 to 5.5 V)Note 1 GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 1 48 2 47 3 46 4 45 5Note 2 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 (LVDD) SI SO SCK CLK /RESET VPP RESERVE/HS WRITER INTERFACE Notes 1. 2. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): 2.7 to 5.5 V PD78F0134(A1), 78F0138(A1): 3.3 to 5.5 V Connect the REGC pin as follows. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor PD78F0134(A1), 78F0138(A1): Connect directly to VDD User's Manual U16228EJ3V1UD 449 CHAPTER 27 PD78F0134, 78F0138 Figure 27-4. Example of Wiring Adapter for Flash Memory Writing in 3-Wire Serial I/O (CSI10 + HS) Mode VDD (2.7 to 5.5 V)Note 1 GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 1 48 2 47 3 46 4 45 5Note 2 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 (LVDD) SI SO SCK CLK /RESET VPP RESERVE/HS WRITER INTERFACE Notes 1. 2. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): 2.7 to 5.5 V PD78F0134(A1), 78F0138(A1): 3.3 to 5.5 V Connect the REGC pin as follows. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor PD78F0134(A1), 78F0138(A1): Connect directly to VDD 450 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 Figure 27-5. Example of Wiring Adapter for Flash Memory Writing in UART (UART0) Mode VDD (2.7 to 5.5 V)Note 1 GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 1 48 2 47 3 46 4 45 5Note 2 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 (LVDD) SI SO SCK CLK /RESET VPP RESERVE/HS WRITER INTERFACE Notes 1. 2. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): 2.7 to 5.5 V PD78F0134(A1), 78F0138(A1): 3.3 to 5.5 V Connect the REGC pin as follows. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor PD78F0134(A1), 78F0138(A1): Connect directly to VDD User's Manual U16228EJ3V1UD 451 CHAPTER 27 PD78F0134, 78F0138 Figure 27-6. Example of Wiring Adapter for Flash Memory Writing in UART (UART0 + HS) Mode VDD (2.7 to 5.5 V)Note 1 GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 1 48 2 47 3 46 4 45 5Note 2 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 (LVDD) SI SO SCK CLK /RESET VPP RESERVE/HS WRITER INTERFACE Notes 1. 2. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): 2.7 to 5.5 V PD78F0134(A1), 78F0138(A1): 3.3 to 5.5 V Connect the REGC pin as follows. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor PD78F0134(A1), 78F0138(A1): Connect directly to VDD 452 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 Figure 27-7. Example of Wiring Adapter for Flash Memory Writing in UART (UART6) Mode VDD (2.7 to 5.5 V)Note 1 GND 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 1 48 2 47 3 46 4 45 5Note 2 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 GND VDD VDD2 (LVDD) SI SO SCK CLK /RESET VPP RESERVE/HS WRITER INTERFACE Notes 1. 2. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): 2.7 to 5.5 V PD78F0134(A1), 78F0138(A1): 3.3 to 5.5 V Connect the REGC pin as follows. PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor PD78F0134(A1), 78F0138(A1): Connect directly to VDD User's Manual U16228EJ3V1UD 453 CHAPTER 27 PD78F0134, 78F0138 27.4 Programming Environment The environment required for writing a program to the flash memory of the PD78F0134 and 78F0138 is illustrated below. Figure 27-8. Environment for Writing Program to Flash Memory VPP VDD XXX YYY XXXXXX XXXX XXXX YYYY Axxxx Bxxxxx Cxxxxxx STATVE PG-FP4 (Flash Pro4) VSS XXXXX RS-232C RESET USBNote Dedicated flash programmer CSI10/UART0/UART6 PD78F0134, 78F0138 Host machine Note Flashpro IV only A host machine that controls the dedicated flash programmer is necessary. To interface between the dedicated flash programmer and the PD78F0134 or 78F0138, CSI10, UART0, or UART6 is used for manipulation such as writing and erasing. To write the flash memory off-board, a dedicated program adapter (FA series) is necessary. 27.5 Communication Mode Communication between the dedicated flash programmer and the PD78F0134 or 78F0138 is established by serial communication via CSI10, UART0, or UART6 of the PD78F0134 or 78F0138. (1) CSI10 Transfer rate: 200 kHz to 2 MHz Figure 27-9. Communication with Dedicated Flash Programmer (CSI10) VPP VPP VDD VDD/EVDD/AVREF GND VSS/EVSS/AVSS XXXXXX XXXX STATVE PG-FP4 (Flash Pro4) XXXXX XXX YYY XXXX YYYY Axxxx Bxxxxx Cxxxxxx Dedicated flash programmer /RESET RESET SI/RxD SO10 SO/TxD SI10 SCK SCK10 CLK X1 X2 454 User's Manual U16228EJ3V1UD PD78F0134, 78F0138 CHAPTER 27 PD78F0134, 78F0138 (2) CSI communication mode supporting handshake Transfer rate: 200 kHz to 2 MHz Figure 27-10. Communication with Dedicated Flash Programmer (CSI10 + HS) VPP VPP VDD VDD/EVDD/AVREF GND XXX YYY VSS/EVSS/AVSS XXXXXX /RESET XXXX STATVE PG-FP4 (Flash Pro4) XXXXX XXXX YYYY Axxxx Bxxxxx Cxxxxxx Dedicated flash programmer RESET SI/RxD SO10 SO/TxD SI10 SCK SCK10 CLK X1 PD78F0134, 78F0138 X2 H/S HS (3) UART0 Transfer rate: 4800 to 38400 bps Figure 27-11. Communication with Dedicated Flash Programmer (UART0) XXX YYY XXXXXX STATVE PG-FP4 (Flash Pro4) VDD/EVDD/AVREF VSS/EVSS/AVSS GND XXXX Bxxxxx Cxxxxxx VPP XXXXX XXXX YYYY Axxxx VPP VDD /RESET RESET SO/TxD RxD0 SI/RxD TxD0 Dedicated flash programmer PD78F0134, 78F0138 X1 CLK X2 (4) UART communication mode supporting handshake Transfer rate: 4800 to 38400 bps Figure 27-12. Communication with Dedicated Flash Programmer (UART0 + HS) VDD VDD/EVDD/AVREF VSS/EVSS/AVSS XXXXXX XXXX Bxxxxx Cxxxxxx STATVE PG-FP4 (Flash Pro4) XXXXX XXXX YYYY VPP GND Axxxx XXX YYY VPP Dedicated flash programmer /RESET RESET SI/RxD TxD0 SO/TxD RxD0 CLK PD78F0134, 78F0138 X1 X2 H/S HS User's Manual U16228EJ3V1UD 455 CHAPTER 27 PD78F0134, 78F0138 (5) UART6 Transfer rate: 4800 to 76800 bps Figure 27-13. Communication with Dedicated Flash Programmer (UART6) VDD VDD GND VSS XXXXXX VPP PG-FP4 (Flash Pro4) XXXXX STATVE RESET /RESET XXXX Bxxxxx Cxxxxxx XXX YYY XXXX YYYY Axxxx VPP Dedicated flash programmer SI/RxD TxD6 SO/TxD RxD6 CLK PD78F0134, 78F0138 X1 X2 If Flashpro III/Flashpro IV is used as the dedicated flash programmer, Flashpro III/Flashpro IV generates the following signal for the PD78F0134 or 78F0138. For details, refer to the Flashpro III/Flashpro IV Manual. Table 27-5. Pin Connection Flashpro III/Flashpro IV PD78F0134, Connection 78F0138 Signal Name I/O Pin Function Pin Name VPP Output Write voltage VPP VDD I/O VDD voltage generation/voltage monitor VDD, EVDD, AVREF - Ground VSS, EVSS, AVSS CLK GND Output Clock output to PD78F0134/78F0138 X1, X2 /RESET Output Reset signal RESET SI/RxD Input Receive signal SO10/TxD0/TxD6 SO/TxD Output Transmit signal SI10/RxD0/RxD6 SCK Output Transfer clock SCK10 H/S Input Handshake signal HS CSI10 UART0 UART6 Note { { { x x x Note When using the clock out of the flash programmer, connect CLK of the programmer to X1, and connect its inverse signal to X2. Remark : Be sure to connect the pin. {: The pin does not have to be connected if the signal is generated on the target board. x: The pin does not have to be connected. : In handshake mode 456 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 27.6 Connection of Pins on Board To write the flash memory on-board, connectors that connect the dedicated flash programmer must be provided on the target system. First provide a function that selects the normal operation mode or flash memory programming mode on the board. When the flash memory programming mode is set, all the pins not used for programming the flash memory are in the same status as immediately after reset. Therefore, if the external device does not recognize the state immediately after reset, the pins must be connected as described below. 27.6.1 VPP pin In the normal operation mode, the VPP pin is connected to VSS. In addition, a write voltage of 10.0 V (TYP.) is supplied to the VPP pin in the flash memory programming mode. Perform the following pin handling. (1) Connect pull-down resistor RVPP = 10 k to the VPP pin. (2) Switch the input of the VPP pin to the programmer side by using a jumper on the board or to GND directly. Figure 27-14. Example of Connection of VPP Pin PD78F0134, 78F0138 Dedicated flash programmer connection pin VPP Pull-down resistor (RVPP) 27.6.2 Serial interface pins The pins used by each serial interface are listed below. Table 27-6. Pins Used by Each Serial Interface Serial Interface Pins Used CSI10 SO10, SI10, SCK10 CSI10 + HS SO10, SI10, SCK10, HS/P15 UART0 TxD0, RxD0 UART0 + HS TxD0, RxD0, HS/P15 UART6 TxD6, RxD6 To connect the dedicated flash programmer to the pins of a serial interface that is connected to another device on the board, care must be exercised so that signals do not collide or that the other device does not malfunction. User's Manual U16228EJ3V1UD 457 CHAPTER 27 PD78F0134, 78F0138 (1) Signal collision If the dedicated flash programmer (output) is connected to a pin (input) of a serial interface connected to another device (output), signal collision takes place. To avoid this collision, either isolate the connection with the other device, or make the other device go into an output high-impedance state. Figure 27-15. Signal Collision (Input Pin of Serial Interface) PD78F0134, 78F0138 Signal collision Input pin Dedicated flash programmer connection pin Other device Output pin In the flash memory programming mode, the signal output by the device collides with the signal sent from the dedicated flash programmer. Therefore, isolate the signal of the other device. (2) Malfunction of other device If the dedicated flash programmer (output or input) is connected to a pin (input or output) of a serial interface connected to another device (input), a signal may be output to the other device, causing the device to malfunction. To avoid this malfunction, isolate the connection with the other device. Figure 27-16. Malfunction of Other Device PD78F0134, 78F0138 Dedicated flash programmer connection pin Pin Other device Input pin If the signal output by the PD78F0134 or 78F0138 in the flash memory programming mode affects the other device, isolate the signal of the other device. PD78F0134, 78F0138 Pin Dedicated flash programmer connection pin Other device Input pin If the signal output by the dedicated flash programmer in the flash memory programming mode affects the other device, isolate the signal of the other device. 458 User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 27.6.3 RESET pin If the reset signal of the dedicated flash programmer is connected to the RESET pin that is connected to the reset signal generator on the board, signal collision takes place. To prevent this collision, isolate the connection with the reset signal generator. If the reset signal is input from the user system while the flash memory programming mode is set, the flash memory will not be correctly programmed. Do not input any signal other than the reset signal of the dedicated flash programmer. Figure 27-17. Signal Collision (RESET Pin) PD78F0134, 78F0138 Signal collision RESET Dedicated flash programmer connection signal Reset signal generator Output pin In the flash memory programming mode, the signal output by the reset signal generator collides with the signal output by the dedicated flash programmer. Therefore, isolate the signal of the reset signal generator. 27.6.4 Port pins When the flash memory programming mode is set, all the pins not used for flash memory programming enter the same status as that immediately after reset. If external devices connected to the ports do not recognize the port status immediately after reset, the port pin must be connected to VDD or VSS via a resistor. 27.6.5 REGC pin Handle the REGC pin in the same manner as during normal operation. * PD78F0134, 78F0138, 78F0134(A), 78F0138(A): Connect directly to VDD or connect to GND via a 1 F capacitor * PD78F0134(A1), 78F0138(A1): Connect directly to VDD 27.6.6 Other signal pins Connect X1 and X2 in the same status as in the normal operation mode when using the on-board clock. To input the operating clock from the programmer, however, connect the clock out of the programmer to X1, and its inverse signal to X2. 27.6.7 Power supply To use the supply voltage output of the flash programmer, connect the VDD pin to VDD of the flash programmer, and the VSS pin to VSS of the flash programmer. To use the on-board supply voltage, connect in compliance with the normal operation mode. However, be sure to connect the VDD and VSS pins to VDD and GND of the flash programmer, respectively, because the voltage is monitored by the flash programmer. Supply the same other power supplies (EVDD, EVSS, AVREF, and AVSS) as those in the normal operation mode. User's Manual U16228EJ3V1UD 459 CHAPTER 27 PD78F0134, 78F0138 27.7 Programming Method 27.7.1 Controlling flash memory The following figure illustrates the procedure to manipulate the flash memory. Figure 27-18. Flash Memory Manipulation Procedure Start VPP pulse supply Flash memory programming mode is set Selecting communication mode Manipulate flash memory No End? Yes End 27.7.2 Flash memory programming mode To rewrite the contents of the flash memory by using the dedicated flash programmer, set the PD78F0134 or 78F0138 in the flash memory programming mode. To set the mode, set the VPP pin and clear the reset signal. Change the mode by using a jumper when writing the flash memory on-board. Figure 27-19. Flash Memory Programming Mode VPP pulse 1 10.0 V VPP 2 *** n VDD VSS RESET Flash memory programming mode VPP VSS 10.0 V 460 Operation mode Normal operation mode Flash memory programming mode User's Manual U16228EJ3V1UD CHAPTER 27 PD78F0134, 78F0138 27.7.3 Selecting communication mode In the PD78F0134 and 78F0138, a communication mode is selected by inputting pulses (up to 11 pulses) to the VPP pin after the dedicated flash memory programming mode is entered. These VPP pulses are generated by the flash programmer. The following table shows the relationship between the number of pulses and communication modes. Table 27-7. Communication Modes Standard (TYPE) SettingNote 1 Communication Mode Port Speed (COMM PORT) 3-wire serial I/O SIO-ch0 (CSI10) (SIO ch-0) 3-wire serial I/O with SIO-H/S handshake supported (SIO ch-3 (CSI10 + HS) + handshake) UART UART-ch0 (UART0) (UART ch-0) UART UART-ch1 (UART6) (UART ch-1) UART with UART-ch3 handshake supported (UART ch-3) On Target (SIO CLOCK) 200 k to 2 MHzNote 2 (CPU CLOCK) Optional Pins Used Frequency (Flashpro Clock) Number Multiply Rate of VPP (Multiple Rate) Pulses 2 MHz to 10 MHz 1.0 SO10, SI10, 0 SCK10 200 k to 2 MHzNote 2 SO10, SI10, 3 SCK10, HS/P15 4800 to 38400 bpsNotes 2, 3 TxD0, RxD0 8 4800 to 76800 bpsNotes 2, 3 TxD6, RxD6 9 4800 to 38400 bpsNotes 2, 3 TxD0, RxD0, 11 HS/P15 (UART0 + HS) Notes 1. Selection items for Standard settings on Flashpro IV (TYPE settings on Flashpro III). 2. The possible setting range differs depending on the voltage. For details, refer to the chapters of electrical specifications. 3. Because factors other than the baud rate error, such as the signal waveform slew, also affect UART communication, thoroughly evaluate the slew as well as the baud rate error. Caution When UART0 or UART6 is selected, the receive clock is calculated based on the reset command sent from the dedicated flash programmer after the VPP pulse has been received. Remark Items enclosed in parentheses in the setting item column are the set value and set item when they differ from those of Flashpro IV. User's Manual U16228EJ3V1UD 461 CHAPTER 27 PD78F0134, 78F0138 27.7.4 Communication commands The PD78F0134 and 78F0138 communicate with the dedicated flash programmer by using commands. The signals sent from the flash programmer to the PD78F0134 or 78F0138 are called commands, and the commands sent from the PD78F0134 or 78F0138 to the dedicated flash programmer are called response commands. Figure 27-20. Communication Commands XXXXXX Command XXXX STATVE PG-FP4 (Flash Pro4) XXXXX XXX YYY XXXX YYYY Axxxx Bxxxxx Cxxxxxx Dedicated flash programmer Response command PD78F0134, 78F0138 The flash memory control commands of the PD78F0134 and 78F0138 are listed in the table below. All these commands are issued from the programmer and the PD78F0134 and 78F0138 perform processing corresponding to the respective commands. Table 27-8. Flash Memory Control Commands Classification Command Name Verify Function Compares the contents of the entire memory Batch verify command with the input data. Erase Batch erase command Erases the contents of the entire memory. Blank check Batch blank check command Checks the erasure status of the entire memory. Data write High-speed write command Writes data by specifying the write address and number of bytes to be written, and executes a verify check. Writes data from the address following that of Successive write command the high-speed write command executed immediately before, and executes a verify check. System setting, control Status read command Obtains the operation status Oscillation frequency setting command Sets the oscillation frequency Erase time setting command Sets the erase time for batch erase Write time setting command Sets the write time for writing data Baud rate setting command Sets the baud rate when UART is used Silicon signature command Reads the silicon signature information Reset command Escapes from each status The PD78F0134 and 78F0138 return a response command for the command issued by the dedicated flash programmer. The response commands sent from the PD78F0134 and 78F0138 are listed below. Table 27-9. Response Commands Command Name 462 Function ACK Acknowledges command/data. NAK Acknowledges illegal command/data. User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET This chapter lists each instruction set of the 78K0/KE1 in table form. For details of each operation and operation code, refer to the separate document 78K/0 Series Instruction User's Manual (U12326E). 28.1 Conventions Used in Operation List 28.1.1 Operand identifiers and specification methods Operands are written in the "Operand" column of each instruction in accordance with the specification method of the instruction operand identifier (refer to the assembler specifications for details). When there are two or more methods, select one of them. Upper case letters and the symbols #, !, $ and [ ] are keywords and must be written as they are. Each symbol has the following meaning. * #: Immediate data specification * !: Absolute address specification * $: Relative address specification * [ ]: Indirect address specification In the case of immediate data, describe an appropriate numeric value or a label. When using a label, be sure to write the #, !, $, and [ ] symbols. For operand register identifiers r and rp, either function names (X, A, C, etc.) or absolute names (names in parentheses in the table below, R0, R1, R2, etc.) can be used for specification. Table 28-1. Operand Identifiers and Specification Methods Identifier Specification Method r X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7), rp AX (RP0), BC (RP1), DE (RP2), HL (RP3) sfr Special function register symbol sfrp Special function register symbol (16-bit manipulatable register even addresses only) saddr FE20H to FF1FH Immediate data or labels saddrp FE20H to FF1FH Immediate data or labels (even address only) addr16 0000H to FFFFH Immediate data or labels Note Note (Only even addresses for 16-bit data transfer instructions) addr11 0800H to 0FFFH Immediate data or labels addr5 0040H to 007FH Immediate data or labels (even address only) word 16-bit immediate data or label byte 8-bit immediate data or label bit 3-bit immediate data or label RBn RB0 to RB3 Note Addresses from FFD0H to FFDFH cannot be accessed with these operands. Remark For special function register symbols, refer to Table 3-6 Special Function Register List. User's Manual U16228EJ3V1UD 463 CHAPTER 28 INSTRUCTION SET 28.1.2 Description of operation column A: A register; 8-bit accumulator X: X register B: B register C: C register D: D register E: E register H: H register L: L register AX: AX register pair; 16-bit accumulator BC: BC register pair DE: DE register pair HL: HL register pair PC: Program counter SP: Stack pointer PSW: Program status word CY: Carry flag AC: Auxiliary carry flag Z: Zero flag RBS: Register bank select flag IE: Interrupt request enable flag ( ): Memory contents indicated by address or register contents in parentheses XH, XL: Higher 8 bits and lower 8 bits of 16-bit register : Logical product (AND) : Logical sum (OR) : Exclusive logical sum (exclusive OR) : Inverted data addr16: 16-bit immediate data or label jdisp8: Signed 8-bit data (displacement value) 28.1.3 Description of flag operation column (Blank): Not affected 0: Cleared to 0 1: x: Set to 1 Set/cleared according to the result R: Previously saved value is restored 464 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET 28.2 Operation List Instruction Group Mnemonic Operands Bytes Clocks 8-bit data MOV transfer Z AC CY r, #byte 2 4 - r byte saddr, #byte 3 6 7 (saddr) byte 3 - 7 sfr byte A, r Note 3 1 2 - Ar r, A Note 3 1 2 - rA 2 4 5 A (saddr) sfr, #byte A, saddr XCH Notes 1. saddr, A 2 4 5 (saddr) A A, sfr 2 - 5 A sfr sfr, A 2 - 5 sfr A A, !addr16 3 8 9 A (addr16) !addr16, A 3 8 9 (addr16) A PSW, #byte 3 - 7 PSW byte A, PSW 2 - 5 A PSW PSW, A 2 - 5 PSW A A, [DE] 1 4 5 A (DE) [DE], A 1 4 5 (DE) A A, [HL] 1 4 5 A (HL) [HL], A 1 4 5 (HL) A A, [HL + byte] 2 8 9 A (HL + byte) [HL + byte], A 2 8 9 (HL + byte) A A, [HL + B] 1 6 7 A (HL + B) [HL + B], A 1 6 7 (HL + B) A A, [HL + C] 1 6 7 A (HL + C) [HL + C], A 1 6 7 (HL + C) A 1 2 - Ar A, saddr 2 4 6 A (saddr) A, sfr 2 - 6 A (sfr) A, r Note 3 Flag Operation Note 1 Note 2 A, !addr16 3 8 10 A (addr16) A, [DE] 1 4 6 A (DE) A, [HL] 1 4 6 A (HL) A, [HL + byte] 2 8 10 A (HL + byte) A, [HL + B] 2 8 10 A (HL + B) A, [HL + C] 2 8 10 A (HL + C) x x x x x x When the internal high-speed RAM area is accessed or for an instruction with no data access 2. When an area except the internal high-speed RAM area is accessed 3. Except "r = A" Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. User's Manual U16228EJ3V1UD 465 CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Z AC CY Note 1 Note 2 16-bit data MOVW transfer rp, #word 3 6 - saddrp, #word 4 8 10 (saddrp) word 4 - 10 sfrp word AX, saddrp 2 6 8 AX (saddrp) saddrp, AX 2 6 8 (saddrp) AX AX, sfrp 2 - 8 AX sfrp sfrp, AX 2 - 8 sfrp AX 1 4 - AX rp 1 4 - rp AX 3 10 12 AX (addr16) AX, rp rp, AX Note 3 AX, !addr16 !addr16, AX 8-bit XCHW AX, rp ADD A, #byte operation Note 3 saddr, #byte A, r Note 4 r, A ADDC 3 10 12 (addr16) AX 1 4 - AX rp 2 4 - A, CY A + byte x x x 3 6 8 (saddr), CY (saddr) + byte x x x 2 4 - A, CY A + r x x x 2 4 - r, CY r + A x x x x x x A, saddr 2 4 5 A, CY A + (saddr) A, !addr16 3 8 9 A, CY A + (addr16) x x x A, [HL] 1 4 5 A, CY A + (HL) x x x A, [HL + byte] 2 8 9 A, CY A + (HL + byte) x x x A, [HL + B] 2 8 9 A, CY A + (HL + B) x x x A, [HL + C] 2 8 9 A, CY A + (HL + C) x x x A, #byte 2 4 - A, CY A + byte + CY x x x 3 6 8 (saddr), CY (saddr) + byte + CY x x x 2 4 - A, CY A + r + CY x x x 2 4 - r, CY r + A + CY x x x saddr, #byte A, r Note 4 r, A Notes 1. rp word sfrp, #word Note 3 Flag Operation A, saddr 2 4 5 A, CY A + (saddr) + CY x x x A, !addr16 3 8 9 A, CY A + (addr16) + C x x x A, [HL] 1 4 5 A, CY A + (HL) + CY x x x A, [HL + byte] 2 8 9 A, CY A + (HL + byte) + CY x x x A, [HL + B] 2 8 9 A, CY A + (HL + B) + CY x x x A, [HL + C] 2 8 9 A, CY A + (HL + C) + CY x x x When the internal high-speed RAM area is accessed or for an instruction with no data access 2. When an area except the internal high-speed RAM area is accessed 3. Only when rp = BC, DE or HL 4. Except "r = A" Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. 466 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Z AC CY Note 1 Note 2 8-bit SUB operation A, #byte saddr, #byte 4 x x x 3 6 8 (saddr), CY (saddr) - byte x x x 4 - A, CY A - r x x x 2 4 - r, CY r - A x x x A, saddr 2 4 5 A, CY A - (saddr) x x x Note 3 A, !addr16 3 8 9 A, CY A - (addr16) x x x A, [HL] 1 4 5 A, CY A - (HL) x x x A, [HL + byte] 2 8 9 A, CY A - (HL + byte) x x x x x x x x x A, [HL + B] 2 8 9 A, CY A - (HL + B) A, [HL + C] 2 8 9 A, CY A - (HL + C) A, #byte 2 4 - A, CY A - byte - CY x x x saddr, #byte 3 6 8 (saddr), CY (saddr) - byte - CY x x x 2 4 - A, CY A - r - CY x x x r, A 2 4 - r, CY r - A - CY x x x A, saddr 2 4 5 A, CY A - (saddr) - CY x x x A, !addr16 3 8 9 A, CY A - (addr16) - CY x x x x x x x x x Note 3 A, [HL] 1 4 5 A, CY A - (HL) - CY A, [HL + byte] 2 8 9 A, CY A - (HL + byte) - CY A, [HL + B] 2 8 9 A, CY A - (HL + B) - CY x x x A, [HL + C] 2 8 9 A, CY A - (HL + C) - CY x x x A, #byte 2 4 - A A byte x saddr, #byte A, r r, A Notes 1. A, CY A - byte 2 A, r AND 2 - r, A A, r SUBC Flag Operation Note 3 3 6 8 (saddr) (saddr) byte x 2 4 - AAr x 2 4 - rrA x x A, saddr 2 4 5 A A (saddr) A, !addr16 3 8 9 A A (addr16) x A, [HL] 1 4 5 A A [HL] x A, [HL + byte] 2 8 9 A A [HL + byte] x A, [HL + B] 2 8 9 A A [HL + B] x A, [HL + C] 2 8 9 A A [HL + C] x When the internal high-speed RAM area is accessed or for an instruction with no data access 2. When an area except the internal high-speed RAM area is accessed 3. Except "r = A" Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. User's Manual U16228EJ3V1UD 467 CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Z AC CY Note 1 Note 2 8-bit OR A, #byte operation saddr, #byte 3 6 8 x (saddr) (saddr) byte x 4 - AAr x 2 4 - rrA x A, saddr 2 4 5 A A (saddr) x Note 3 A, !addr16 3 8 9 A A (addr16) x A, [HL] 1 4 5 A A (HL) x A, [HL + byte] 2 8 9 A A (HL + byte) x x A, [HL + B] 2 8 9 A A (HL + B) A, [HL + C] 2 8 9 A A (HL + C) x A, #byte 2 4 - A A byte x saddr, #byte 3 6 8 (saddr) (saddr) byte x 2 4 - AAr x r, A 2 4 - rrA x A, saddr 2 4 5 A A (saddr) x A, !addr16 3 8 9 A A (addr16) x x Note 3 A, [HL] 1 4 5 A A (HL) A, [HL + byte] 2 8 9 A A (HL + byte) x A, [HL + B] 2 8 9 A A (HL + B) x A, [HL + C] 2 8 9 A A (HL + C) x A, #byte 2 4 - A - byte x x x saddr, #byte A, r r, A Notes 1. 4 A A byte 2 A, r CMP 2 - r, A A, r XOR Flag Operation Note 3 3 6 8 (saddr) - byte x x x 2 4 - A-r x x x 2 4 - r-A x x x x x x A, saddr 2 4 5 A - (saddr) A, !addr16 3 8 9 A - (addr16) x x x A, [HL] 1 4 5 A - (HL) x x x A, [HL + byte] 2 8 9 A - (HL + byte) x x x A, [HL + B] 2 8 9 A - (HL + B) x x x A, [HL + C] 2 8 9 A - (HL + C) x x x When the internal high-speed RAM area is accessed or for an instruction with no data access 2. When an area except the internal high-speed RAM area is accessed 3. Except "r = A" Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. 468 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Flag Operation Z AC CY Note 1 Note 2 16-bit ADDW AX, #word 3 6 - AX, CY AX + word x x x operation SUBW AX, #word 3 6 - AX, CY AX - word x x x x x x CMPW AX, #word 3 6 - AX - word Multiply/ MULU X 2 16 - AX A x X divide DIVUW C 2 25 - AX (Quotient), C (Remainder) AX / C Increment/ INC decrement DEC Rotate r 1 2 - rr+1 x x saddr 2 4 6 (saddr) (saddr) + 1 x x r 1 2 - rr-1 x x x x saddr 2 4 6 (saddr) (saddr) - 1 INCW rp 1 4 - rp rp + 1 DECW rp 1 4 - rp rp - 1 ROR A, 1 1 2 - (CY, A7 A0, Am - 1 Am) x 1 time x ROL A, 1 1 2 - (CY, A0 A7, Am + 1 Am) x 1 time x RORC A, 1 1 2 - (CY A0, A7 CY, Am - 1 Am) x 1 time x ROLC A, 1 1 2 - (CY A7, A0 CY, Am + 1 Am) x 1 time x ROR4 [HL] 2 10 12 A3 - 0 (HL)3 - 0, (HL)7 - 4 A3 - 0, 12 A3 - 0 (HL)7 - 4, (HL)3 - 0 A3 - 0, (HL)3 - 0 (HL)7 - 4 ROL4 [HL] 2 10 (HL)7 - 4 (HL)3 - 0 BCD ADJBA adjustment ADJBS Bit MOV1 manipulate Notes 1. 2. 2 4 - Decimal Adjust Accumulator after Addition x x x x x x 2 4 - Decimal Adjust Accumulator after Subtract CY, saddr.bit 3 6 7 CY (saddr.bit) x CY, sfr.bit 3 - 7 CY sfr.bit x CY, A.bit 2 4 - CY A.bit x CY, PSW.bit 3 - 7 CY PSW.bit x CY, [HL].bit 2 6 7 CY (HL).bit x saddr.bit, CY 3 6 8 (saddr.bit) CY sfr.bit, CY 3 - 8 sfr.bit CY A.bit, CY 2 4 - A.bit CY PSW.bit, CY 3 - 8 PSW.bit CY [HL].bit, CY 2 6 8 (HL).bit CY x x When the internal high-speed RAM area is accessed or for an instruction with no data access When an area except the internal high-speed RAM area is accessed Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. User's Manual U16228EJ3V1UD 469 CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Z AC CY Note 1 Note 2 Bit AND1 manipulate OR1 XOR1 SET1 CLR1 SET1 Notes 1. 2. Flag Operation CY, saddr.bit 3 6 7 CY CY saddr.bit) x CY, sfr.bit 3 - 7 CY CY sfr.bit x CY, A.bit 2 4 - CY CY A.bit x CY, PSW.bit 3 - 7 CY CY PSW.bit x CY, [HL].bit 2 6 7 CY CY (HL).bit x CY, saddr.bit 3 6 7 CY CY (saddr.bit) x CY, sfr.bit 3 - 7 CY CY sfr.bit x CY, A.bit 2 4 - CY CY A.bit x CY, PSW.bit 3 - 7 CY CY PSW.bit x CY, [HL].bit 2 6 7 CY CY (HL).bit x CY, saddr.bit 3 6 7 CY CY (saddr.bit) x CY, sfr.bit 3 - 7 CY CY sfr.bit x CY, A.bit 2 4 - CY CY A.bit x CY, PSW. bit 3 - 7 CY CY PSW.bit x CY, [HL].bit 2 6 7 CY CY (HL).bit x saddr.bit 2 4 6 (saddr.bit) 1 sfr.bit 3 - 8 sfr.bit 1 A.bit 2 4 - A.bit 1 PSW.bit 2 - 6 PSW.bit 1 [HL].bit 2 6 8 (HL).bit 1 saddr.bit 2 4 6 (saddr.bit) 0 sfr.bit 3 - 8 sfr.bit 0 A.bit 2 4 - A.bit 0 PSW.bit 2 - 6 PSW.bit 0 [HL].bit 2 6 8 (HL).bit 0 CY 1 2 - CY 1 x x x x x x 1 CLR1 CY 1 2 - CY 0 0 NOT1 CY 1 2 - CY CY x When the internal high-speed RAM area is accessed or for an instruction with no data access When an area except the internal high-speed RAM area is accessed Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. 470 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Operation Z AC CY Note 1 Note 2 Call/return CALL !addr16 3 7 - Flag (SP - 1) (PC + 3)H, (SP - 2) (PC + 3)L, PC addr16, SP SP - 2 CALLF !addr11 2 5 - (SP - 1) (PC + 2)H, (SP - 2) (PC + 2)L, PC15 - 11 00001, PC10 - 0 addr11, SP SP - 2 CALLT [addr5] 1 6 - (SP - 1) (PC + 1)H, (SP - 2) (PC + 1)L, PCH (00000000, addr5 + 1), PCL (00000000, addr5), SP SP - 2 BRK 1 6 - (SP - 1) PSW, (SP - 2) (PC + 1)H, (SP - 3) (PC + 1)L, PCH (003FH), PCL (003EH), SP SP - 3, IE 0 RET 1 6 - 6 - PCH (SP + 1), PCL (SP), SP SP + 2 RETI 1 PCH (SP + 1), PCL (SP), R R R PSW (SP + 2), SP SP + 3 RETB 1 6 - PCH (SP + 1), PCL (SP), R R R PSW (SP + 2), SP SP + 3 Stack PUSH manipulate PSW rp 1 1 2 - (SP - 1) PSW, SP SP - 1 4 - (SP - 1) rpH, (SP - 2) rpL, SP SP - 2 POP PSW 1 2 - PSW (SP), SP SP + 1 rp 1 4 - rpH (SP + 1), rpL (SP), SP, #word 4 - 10 SP word SP, AX 2 - 8 SP AX 8 AX SP - PC addr16 R R R SP SP + 2 MOVW AX, SP 2 - Unconditional BR !addr16 3 6 branch $addr16 2 6 - PC PC + 2 + jdisp8 - PCH A, PCL X AX 2 8 Conditional BC $addr16 2 6 - PC PC + 2 + jdisp8 if CY = 1 branch BNC $addr16 2 6 - PC PC + 2 + jdisp8 if CY = 0 BZ $addr16 2 6 - PC PC + 2 + jdisp8 if Z = 1 BNZ $addr16 2 6 - PC PC + 2 + jdisp8 if Z = 0 Notes 1. 2. When the internal high-speed RAM area is accessed or for an instruction with no data access When an area except the internal high-speed RAM area is accessed Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. User's Manual U16228EJ3V1UD 471 CHAPTER 28 INSTRUCTION SET Instruction Group Mnemonic Operands Bytes Clocks Z AC CY Note 1 Note 2 Conditional BT saddr.bit, $addr16 3 8 9 PC PC + 3 + jdisp8 if(saddr.bit) = 1 branch sfr.bit, $addr16 4 - 11 PC PC + 4 + jdisp8 if sfr.bit = 1 A.bit, $addr16 3 8 - PC PC + 3 + jdisp8 if A.bit = 1 PSW.bit, $addr16 3 - 9 PC PC + 3 + jdisp8 if PSW.bit = 1 [HL].bit, $addr16 3 10 11 PC PC + 3 + jdisp8 if (HL).bit = 1 saddr.bit, $addr16 4 10 11 PC PC + 4 + jdisp8 if(saddr.bit) = 0 sfr.bit, $addr16 4 - 11 PC PC + 4 + jdisp8 if sfr.bit = 0 A.bit, $addr16 3 8 - PC PC + 3 + jdisp8 if A.bit = 0 PSW.bit, $addr16 4 - 11 PC PC + 4 + jdisp8 if PSW. bit = 0 [HL].bit, $addr16 3 10 11 PC PC + 3 + jdisp8 if (HL).bit = 0 saddr.bit, $addr16 4 10 12 PC PC + 4 + jdisp8 BF BTCLR Flag Operation if(saddr.bit) = 1 then reset(saddr.bit) sfr.bit, $addr16 4 - 12 PC PC + 4 + jdisp8 if sfr.bit = 1 then reset sfr.bit A.bit, $addr16 3 8 - PC PC + 3 + jdisp8 if A.bit = 1 then reset A.bit PSW.bit, $addr16 4 - 12 PC PC + 4 + jdisp8 if PSW.bit = 1 x x x then reset PSW.bit [HL].bit, $addr16 3 10 12 PC PC + 3 + jdisp8 if (HL).bit = 1 then reset (HL).bit DBNZ B, $addr16 2 6 - B B - 1, then 6 - C C -1, then PC PC + 2 + jdisp8 if B 0 C, $addr16 2 PC PC + 2 + jdisp8 if C 0 Saddr, $addr16 3 8 10 (saddr) (saddr) - 1, then PC PC + 3 + jdisp8 if(saddr) 0 CPU SEL 2 4 - RBS1, 0 n control NOP 1 2 - No Operation EI 2 - 6 IE 1(Enable Interrupt) DI 2 - 6 IE 0(Disable Interrupt) HALT 2 6 - Set HALT Mode STOP 2 6 - Set STOP Mode Notes 1. 2. RBn When the internal high-speed RAM area is accessed or for an instruction with no data access When an area except the internal high-speed RAM area is accessed Remarks 1. One instruction clock cycle is one cycle of the CPU clock (fCPU) selected by the processor clock control register (PCC). 2. This clock cycle applies to the internal ROM program. 472 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET 28.3 Instructions Listed by Addressing Type (1) 8-bit instructions MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, ROR4, ROL4, PUSH, POP, DBNZ Second Operand #byte A rNote sfr saddr !addr16 PSW [DE] [HL] [HL + byte] $addr16 1 None [HL + B] First Operand A r [HL + C] ADD MOV MOV MOV MOV ADDC XCH XCH XCH XCH SUB ADD ADD ADD SUBC ADDC ADDC ADDC ADDC ADDC AND SUB SUB SUB OR SUBC SUBC SUBC SUBC SUBC XOR AND AND AND AND AND CMP OR OR OR OR OR XOR XOR XOR XOR XOR CMP CMP CMP CMP CMP MOV MOV SUB MOV MOV MOV ROR XCH XCH XCH ROL ADD ADD RORC ROLC SUB MOV INC ADD DEC ADDC SUB SUBC AND OR XOR CMP B, C DBNZ sfr MOV MOV saddr MOV MOV DBNZ ADD INC DEC ADDC SUB SUBC AND OR XOR CMP !addr16 PSW MOV MOV PUSH MOV POP [DE] MOV [HL] MOV ROR4 ROL4 [HL + byte] MOV [HL + B] [HL + C] X MULU C DIVUW Note Except "r = A" User's Manual U16228EJ3V1UD 473 CHAPTER 28 INSTRUCTION SET (2) 16-bit instructions MOVW, XCHW, ADDW, SUBW, CMPW, PUSH, POP, INCW, DECW Second Operand #word AX rp Note sfrp saddrp !addr16 SP None First Operand AX ADDW MOVW SUBW XCHW MOVW MOVW MOVW MOVW CMPW rp MOVW MOVW Note INCW DECW PUSH POP sfrp MOVW MOVW saddrp MOVW MOVW !addr16 SP MOVW MOVW MOVW Note Only when rp = BC, DE, HL (3) Bit manipulation instructions MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR Second Operand A.bit sfr.bit saddr.bit PSW.bit [HL].bit CY $addr16 None First Operand A.bit MOV1 BT SET1 BF CLR1 BTCLR sfr.bit MOV1 BT SET1 BF CLR1 BTCLR saddr.bit MOV1 BT SET1 BF CLR1 BTCLR PSW.bit MOV1 BT SET1 BF CLR1 BTCLR [HL].bit MOV1 BT SET1 BF CLR1 BTCLR CY 474 MOV1 MOV1 MOV1 MOV1 MOV1 SET1 AND1 AND1 AND1 AND1 AND1 CLR1 OR1 OR1 OR1 OR1 OR1 NOT1 XOR1 XOR1 XOR1 XOR1 XOR1 User's Manual U16228EJ3V1UD CHAPTER 28 INSTRUCTION SET (4) Call instructions/branch instructions CALL, CALLF, CALLT, BR, BC, BNC, BZ, BNZ, BT, BF, BTCLR, DBNZ Second Operand AX !addr16 !addr11 [addr5] $addr16 First Operand Basic instruction BR CALL CALLF CALLT BR BR BC BNC BZ BNZ Compound BT instruction BF BTCLR DBNZ (5) Other instructions ADJBA, ADJBS, BRK, RET, RETI, RETB, SEL, NOP, EI, DI, HALT, STOP User's Manual U16228EJ3V1UD 475 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Target products (expanded-specification products): Products with a rankNote E or after * PD780131, 780132, 780133, and 780134 for which orders were received in late May 2004 or thereafter * PD780136 and 780138 for which orders were received in mid-April, 2004 or thereafter * PD78F0134 and 78F0138 for which orders were received in mid-July, 2004 or thereafter Note The rank is indicated by the 5th digit from the left in the lot number marked on the package. xxxx Lot number Year Week code code Rank Absolute Maximum Ratings (TA = 25C) (1/2) Parameter Supply voltage Symbol Conditions Ratings Unit VDD -0.3 to +6.5 V EVDD -0.3 to +6.5 V REGC -0.3 to +6.5 V VSS -0.3 to +0.3 V -0.3 to +0.3 EVSS -0.3 to VDD + 0.3 AVREF Input voltage VI1 V -0.3 to +0.3 AVSS VPP V Note 1 Flash memory version only, Note 2 P00 to P06, P10 to P17, P20 to P27, P30 V -0.3 to +10.5 -0.3 to VDD + 0.3 V Note 1 V to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, X1, X2, XT1, XT2, RESET VI2 P62, N-ch open drain P63 VI3 On-chip pull-up resistor VPP in flash programming mode -0.3 to + 13 -0.3 to VDD + 0.3 V Note 1 V -0.3 to +10.5 V (flash memory version only) Output voltage Analog input voltage VO -0.3 to VDD + 0.3 VAN AVSS - 0.3 to AVREF + 0.3 Note 1 V Note 1 V and -0.3 to VDD + 0.3 Note 1 Output current, high IOH Per pin Total of P00 to P06, P40 to P43, P50 to all pins -60 mA P53, P70 to P77 P10 to P17, P30 to P33, P120, P130, P140, P141 (Refer to Notes on the next page.) 476 User's Manual U16228EJ3V1UD -10 mA -30 mA -30 mA CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Absolute Maximum Ratings (TA = 25C) (2/2) Parameter Symbol Output current, low IOL Conditions Per pin P00 to P06, P10 to P17, P30 to Ratings Unit 20 mA P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P60 to P63 30 mA Total of P00 to P06, P40 to P43, P50 to 35 mA all pins P53, P70 to P77 70 mA P10 to P17, P30 to P33, P60 to 35 mA In normal operation mode -40 to +85 C In flash memory programming mode -10 to +85 Mask ROM version -65 to +150 Flash memory version -40 to +125 P63, P120, P130, P140, P141 Operating ambient TA temperature Storage temperature Tstg C Notes 1. Must be 6.5 V or lower. 2. Make sure that the following conditions of the VPP voltage application timing are satisfied when the flash memory is written. * When supply voltage rises VPP must exceed VDD 10 s or more after VDD has reached the lower-limit value (2.5 V) of the operating voltage range (15 s if the supply voltage is dropped by the regulator) (see a in the figure below). * When supply voltage drops Raise VDD 10 s or more after VPP falls below the lower-limit value (2.5 V) of the operating voltage range of VDD (see b in the figure below). VDD 2.5 V 0V a b VPP 2.5 V 0V Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 477 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) X1 Oscillator Characteristics (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Ceramic resonator Recommended Circuit VSS X1 X2 Parameter Conditions resonator VSS X1 MHz When the REGC 4.0 V VDD 5.5 V 2.0 12 MHz pin is connected 3.5 V VDD < 4.0 V 2.0 10 3.0 V VDD < 3.5 V 2.0 8.38 2.5 V VDD < 3.0 V 2.0 5.0 4.0 V VDD 5.5 V 2.0 8.38 MHz When the REGC 4.0 V VDD 5.5 V 2.0 12 MHz pin is connected 3.5 V VDD < 4.0 V 2.0 10 3.0 V VDD < 3.5 V 2.0 8.38 2.5 V VDD < 3.0 V 2.0 5.0 2.0 12 3.5 V VDD < 4.0 V 2.0 10 3.0 V VDD < 3.5 V 2.0 8.38 2.5 V VDD < 3.0 V 2.0 5.0 X1 input high-/low- 4.0 V VDD 5.5 V 38 500 level width (tXPH, 3.5 V VDD < 4.0 V 46 500 3.0 V VDD < 3.5 V 56 500 2.5 V VDD < 3.0 V 96 500 is connected to the Note 2 When a capacitor Oscillation Note 1 frequency (fXP) is connected to the REGC pin C1 C2 Note 2 directly to VDD X1 input frequency 4.0 V VDD 5.5 V External Note 3 Note 1 (fXP) clock X1 X2 tXPL) Notes 1. 2. 3. Unit 8.38 C2 X2 MAX. 2.0 Note 1 frequency (fXP) directly to VDD Crystal TYP. 4.0 V VDD 5.5 V When a capacitor Oscillation REGC pin C1 MIN. MHz ns Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). Connect the REGC pin directly to VDD. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. Since the CPU is started by the internal oscillation clock after reset, check the oscillation stabilization time of the X1 input clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. 478 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Internal Oscillator Characteristics (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Parameter Internal oscillator Conditions Oscillation frequency (fR) MIN. TYP. MAX. Unit 120 240 480 kHz MIN. TYP. MAX. Unit 32 32.768 35 kHz 32 38.5 kHz 12 15 s Subsystem Clock Oscillator Characteristics (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Recommended Circuit VSS XT2 Crystal resonator XT1 External clock XT2 Conditions Note (fXT) Rd C4 Parameter Oscillation frequency C3 XT1 XT1 input frequency Note (fXT) XT1 input high-/low-level width (tXTH, tXTL) Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. User's Manual U16228EJ3V1UD 479 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Recommended Oscillator Constants Caution For the resonator selection of the PD780131(A), 780132(A), 780133(A), 780134(A), 780136(A), 780138(A), 78F0134(A), and 78F0138(A) and oscillator constants, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. X1 oscillation: Ceramic resonator (TA = -40 to +85C) (PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, and 78F0138) Manufacturer Part Number SMD/ Lead Frequency (MHz) C1 (pF) Murata Mfg. C2 (pF) CSTCC2M00G56-R0 SMD 2.00 Internal (47) Internal (47) CSTCR4M00G55-R0 SMD 4.00 Internal (39) Internal (39) Internal (47) Internal (47) Internal (39) Internal (39) Internal (47) Internal (47) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (10) Internal (10) Internal (15) Internal (15) Internal (10) Internal (10) Internal (15) Internal (15) Internal (10) Internal (10) CSTCR4M00G55U-R0 CSTLS4M00G56-B0 Lead CSTLS4M00G56U-B0 CSTCR4M19G55-R0 SMD 4.194 CSTCR4M19G55U-R0 CSTLS4M19G56-B0 Lead CSTLS4M19G56U-B0 CSTCR4M91G53-R0 SMD 4.915 CSTCR4M91G53U-R0 CSTLS4M91G53-B0 Lead CSTLS4M91G53U-B0 CSTCR5M00G53-R0 SMD 5.00 CSTCR5M00G53U-R0 CSTLS5M00G53-B0 Lead CSTLS5M00G53U-B0 CSTCR6M00G53-R0 SMD 6.00 CSTCR6M00G53U-R0 CSTLS6M00G53-B0 Lead CSTLS6M00G53U-B0 CSTCE8M00G52-R0 SMD CSTLS8M00G53-B0 Lead 8.00 CSTLS8M00G53U-B0 CSTCE10M0G52-R0 SMD CSTLS10M0G53-B0 Lead 10.0 CSTLS10M0G53U-B0 CSTCE12M0G52-R0 SMD 12.0 Oscillation Voltage Range Recommended Circuit Constants When Capacitor Is Connected to Note REGC Pin REGC Pin Is Connected Directly to VDD MIN. (V) MAX. (V) MIN. (V) MAX. (V) 4.0 5.5 2.5 5.5 - - Note When the REGC pin is connected to VSS via a capacitor (1 F: recommended). Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KE1 so that the internal operation conditions are within the specifications of the DC and AC characteristics. 480 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Subsystem clock oscillation: Crystal resonator (TA = -40 to +85C) (PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, and 78F0138) Manufacturer Seiko Instruments Inc. Part Number SP-T2A SMD/ Lead SMD Frequency (kHz) 32.768 Recommended Circuit Constants Oscillation Voltage Range C3 (pF) C4 (pF) Rd (k) MIN. (V) MAX. (V) 19 19 560 2.5 5.5 Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KE1 so that the internal operation conditions are within the specifications of the DC and AC characteristics. User's Manual U16228EJ3V1UD 481 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) DC Characteristics (1/4) (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output current, high Output current, low Input voltage, high Symbol IOH IOL MAX. Unit Per pin Conditions 4.0 V VDD 5.5 V TYP. -5 mA Total of P10 to P17, P30 to P33, P120, P130, P140, P141 4.0 V VDD 5.5 V -25 mA Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 4.0 V VDD 5.5 V -25 mA All pins 2.5 V VDD < 4.0 V -10 mA 4.0 V VDD 5.5 V Per pin for P00 to P06, P10 to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 10 mA Per pin for P60 to P63 4.0 V VDD 5.5 V 15 mA Total of P10 to P17, P30 to P33, P60 to P63, P120, P130, P140, P141 4.0 V VDD 5.5 V 30 mA Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 4.0 V VDD 5.5 V 30 mA All pins 2.5 V VDD < 4.0 V 10 mA VIH1 P12, P13, P15, P40 to P43, P50 to P53 2.7 V VDD 5.5 V 0.7VDD VDD V 2.5 V VDD < 2.7 V 0.8VDD VDD V VIH2 P00 to P06, P10, P11, P14, P16, P17, P30 to P33, P70 to P77, P120, P140, P141, RESET 2.7 V VDD 5.5 V 0.8VDD VDD V 2.5 V VDD < 2.7 V 0.85VDD VDD V 2.7 V VDD 5.5 V 0.7AVREF AVREF V 2.5 V VDD < 2.7 V 0.8AVREF VIH3 P20 to P27 VIH4 P60, P61 VIH5 Note P62, P63 N-ch open drain On-chip pull-up resistor VIH6 Input voltage, low MIN. VIL1 VIL2 X1, X2, XT1, XT2 P12, P13, P15, P40 to P43, P50 to P53 P00 to P06, P10, P11, P14, P16, P17, P30 to P33, P70 to P77, P120, P140, P141, RESET Note AVREF V 2.7 V VDD 5.5 V 0.7VDD VDD V 2.5 V VDD < 2.7 V 0.8VDD VDD V 2.7 V VDD 5.5 V 0.7VDD 12 V 2.5 V VDD < 2.7 V 0.8VDD 12 V 2.7 V VDD 5.5 V 0.7VDD VDD V 2.5 V VDD < 2.7 V 0.8VDD VDD V 2.7 V VDD 5.5 V VDD - 0.5 VDD V 2.5 V VDD < 2.7 V VDD - 0.2 VDD V 2.7 V VDD 5.5 V 0 0.3VDD V 2.5 V VDD < 2.7 V 0 0.2VDD V 2.7 V VDD 5.5 V 0 0.2VDD V 2.5 V VDD < 2.7 V 0 0.15VDD V 2.7 V VDD 5.5 V 0 0.3AVREF V VIL3 P20 to P27 2.5 V VDD < 2.7 V 0 0.2AVREF V VIL4 P60, P61 2.7 V VDD 5.5 V 0 0.3VDD V 2.5 V VDD < 2.7 V 0 0.2VDD V VIL5 P62, P63 2.7 V VDD 5.5 V 0 0.3VDD V 2.5 V VDD < 2.7 V 0 0.2VDD V 2.7 V VDD 5.5 V 0 0.4 V 2.5 V VDD < 2.7 V 0 0.2 V VIL6 X1, X2, XT1, XT2 Note When used as digital input ports, set AVREF = VDD. Remark 482 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) DC Characteristics (2/4) (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output voltage, high Output voltage, low Symbol VOH VOL1 Conditions MIN. P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, VDD - 1.0 P120, P130, P140, P141 Total IOH = -25 mA IOH = -5 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, VDD - 1.0 P50 to P53, P70 to P77 Total IOH = -25 mA IOH = -5 mA IOH = -100 A 2.5 V VDD < 4.0 V P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, P60 to P63, P120, P130, IOL = 10 mA TYP. MAX. Unit V V VDD - 0.5 V 1.3 V 1.3 V P140, P141 Total IOL = 30 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, P50 to P53, P70 to P77 IOL = 10 mA Total IOL = 30 mA VOL2 IOL = 400 A 2.5 V VDD < 4.0 V 0.4 V P60 to P63 4.0 V VDD 5.5 V, 2.0 V 3 A 3 A 20 A IOL = 15 mA Input leakage current, high ILIH1 P00 to P06, P10 to P17, P30 to VI = VDD P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET VI = AVREF Input leakage current, low P20 to P27 Note 1 , XT1, XT2 Note 1 ILIH2 VI = VDD X1, X2 ILIH3 VI = 12 V P62, P63 (N-ch open drain) 3 A ILIL1 VI = 0 V P00 to P06, P10 to P17, P20 to -3 A -20 A P27, P30 to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET ILIL2 X1, X2 ILIL3 Note 1 , XT1, XT2 Note 1 -3 P62, P63 (N-ch open drain) Note 2 A Output leakage current, high ILOH VO = VDD 3 A Output leakage current, low ILOL VO = 0 V -3 A Pull-up resistor RL VI = 0 V 10 100 k VPP supply voltage (flash VPP1 In normal operation mode 0 0.2VDD V 30 memory version only) Notes 1. 2. When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2. If there is no on-chip pull-up resistor for P62 and P63 (specified by a mask option) and if port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to -45 A flows during only one cycle. At all other times, the maximum leakage current is -3 A. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 483 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) DC Characteristics (3/4): Flash memory version (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Supply Note 1 current IDD1 IDD2 IDD3 IDD4 IDD5 IDD6 IDD7 Conditions MIN. TYP. MAX. Unit X1 crystal fXP = 12 MHz Notes 3, 7 oscillation operating VDD = 5.0 V 10% Note 2 mode fXP = 10 MHz Notes 3, 7 VDD = 5.0 V 10% When A/D converter is stopped fXP = 8.38 MHz Notes 3, 8 VDD = 5.0 V 10% When A/D converter is stopped fXP = 5 MHz Note 3 VDD = 3.0 V 10% When A/D converter is stopped Note 9 fXP = 12 MHz Note 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 10 MHz Note 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 8.38 MHz Note 8 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 5 MHz VDD = 3.0 V 10% When peripheral functions are stopped X1 crystal oscillation HALT mode When A/D converter is operating Note 9 When A/D converter is stopped When A/D converter is operating When A/D converter is operating When A/D converter is operating Note 9 Note 9 17.6 32.3 mA 13.8 25.2 mA 14.6 27.2 mA 8 14.6 9 16.6 mA 4.5 7.8 mA 5.1 9 mA 2.1 4.2 mA 10.3 mA 1.8 When peripheral functions are operating 0.9 When peripheral functions are operating mA 3.6 mA 8.9 mA 1.8 mA 6 mA 0.41 0.82 mA 2.3 mA Internal oscillation VDD = 5.0 V 10% Note 4 operating mode VDD = 3.0 V 10% 0.48 1.92 mA 0.37 1.48 mA VDD = 5.0 V 10% 0.19 0.76 mA VDD = 3.0 V 10% Internal oscillation Note 4 HALT mode When peripheral functions are operating 0.16 0.64 mA 32.768 kHz crystal VDD = 5.0 V 10% oscillation operating VDD = 3.0 V 10% Notes 4, 6 mode 120 240 A 91 182 A 32.768 kHz crystal oscillation HALT Notes 4, 6 mode VDD = 5.0 V 10% 20 40 A VDD = 3.0 V 10% 6 12 A STOP mode VDD = 5.0 V 10% 0.1 30 A 14 58 A 3.5 35.5 A 17.5 63.5 A POC: OFF, internal oscillator: OFF 0.05 10 A POC: OFF, internal oscillator: ON 7.5 25 A Note 5 3.5 15.5 A Note 5 11 30.5 A POC: OFF, internal oscillator: OFF Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON VDD = 3.0 V 10% POC: ON POC: ON 484 mA When peripheral functions are operating POC: OFF, internal oscillator: ON Notes 1. 16.6 30.3 , internal oscillator: ON , internal oscillator: OFF , internal oscillator: ON 2. 3. 4. 5. Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). IDD1 includes peripheral operation current. When PCC = 00H. When X1 oscillator is stopped. Including when LVIE (bit 4 of LVIM) = 1 in the PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 6. 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), and 78F0138M2 (A). When the PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 7. 8. 78F0138M1(A), and 78F0138M2(A) (including LVIE = 0) are selected and the internal oscillator is stopped. Peripheral operation current is not included. When the REGC pin is directly connected to VDD. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). 9. Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) DC Characteristics (4/4): Mask ROM version (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Supply Note 1 current IDD1 IDD2 Conditions MIN. TYP. MAX. Unit X1 crystal fXP = 12 MHz Notes 3, 7 oscillation operating VDD = 5.0 V 10% Note 2 mode fXP = 10 MHz Notes 3, 7 VDD = 5.0 V 10% When A/D converter is stopped fXP = 8.38 MHz Notes 3, 8 VDD = 5.0 V 10% When A/D converter is stopped fXP = 5 MHz Note 3 VDD = 3.0 V 10% When A/D converter is stopped fXP = 12 MHz Note 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 10 MHz Notes 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 8.38 MHz Notes 8 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 5 MHz VDD = 3.0 V 10% When peripheral functions are stopped X1 crystal oscillation HALT mode When A/D converter is operating 9.2 Note 9 When A/D converter is stopped When A/D converter is operating When A/D converter is operating When A/D converter is operating Note 9 Note 9 Note 9 mA 10.2 20.3 mA 7.6 15.2 mA 8.6 17.2 mA 4 8.5 mA 5 10.5 mA 2.1 4.2 mA 2.7 5.4 mA 1.9 3.8 mA 8.7 mA When peripheral functions are operating 1.6 When peripheral functions are operating 0.8 When peripheral functions are operating 3.2 mA 7.5 mA 1.6 mA 5 mA 0.31 0.62 mA 1.8 mA 1 mA When peripheral functions are operating IDD3 Internal oscillation Note 4 operating mode VDD = 5.0 V 10% 0.25 VDD = 3.0 V 10% 0.15 0.6 mA IDD4 Internal oscillation Note 4 HALT mode VDD = 5.0 V 10% 70 280 A VDD = 3.0 V 10% 35 140 A IDD5 32.768 kHz crystal VDD = 5.0 V 10% oscillation operating VDD = 3.0 V 10% Notes 4, 6 mode 35 70 A 15 30 A IDD6 IDD7 32.768 kHz crystal oscillation HALT Notes 4, 6 mode VDD = 5.0 V 10% 20 40 A VDD = 3.0 V 10% 6 12 A STOP mode VDD = 5.0 V 10% POC: OFF, internal oscillator: OFF 0.1 30 A POC: OFF, internal oscillator: ON 14 58 A 3.5 35.5 A 17.5 63.5 A POC: OFF, internal oscillator: OFF 0.05 10 A POC: OFF, internal oscillator: ON 7.5 25 A Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON VDD = 3.0 V 10% , internal oscillator: ON Note 5 3.5 15.5 A Note 5 11 30.5 A POC: ON POC: ON Notes 1. 18.3 , internal oscillator: OFF , internal oscillator: ON Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). 2. IDD1 includes peripheral operation current. 3. When PCC = 00H. 4. When X1 oscillator is stopped. 5. Including when LVIE (bit 4 of LVIM) = 1 with POC-OFF selected by a mask option. 6. When POC-OFF (including LVIE = 0) is selected by a mask option and the internal oscillator is stopped. Peripheral operation current is not included. 7. 8. When the REGC pin is directly connected to VDD. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). 9. Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD 485 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) AC Characteristics (1) Basic operation (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Instruction cycle (minimum TCY instruction execution time) Conditions Note 4 , tTIH0, Note 1 4.0 V VDD 5.5 V 0.166 16 s input Note 2 4.0 V VDD 5.5 V 0.166 16 s clock clock 0.2 16 s 3.0 V VDD < 3.5 V Note 3 0.238 16 s 2.5 V VDD < 3.0 V Note 3 0.4 16 s 3.5 V VDD < 4.0 V 4.0 V VDD 5.5 V 4.17 8.33 33.3 s 114 122 125 s s 2/fsam + input high-level width, tTIL0 low-level width Unit X1 Subsystem clock operation TI011 MAX. system Internal oscillation clock TI000, TI010, TI001 TYP. Main operation Note 4 MIN. 0.1 2.7 V VDD < 4.0 V Note 5 s 2/fsam + 0.2 2.5 V VDD < 2.7 V Note 5 s 2/fsam + Note 5 0.5 TI50, TI51 input frequency fTI5 4.0 V VDD 5.5 V 10 MHz 2.7 V VDD < 4.0 V 5 MHz 2.5 V VDD < 2.7 V 2.5 MHz TI50, TI51 input high-level width, tTIH5, 4.0 V VDD 5.5 V 50 ns low-level width 2.7 V VDD < 4.0 V 100 ns 2.5 V VDD < 2.7 V 200 ns tTIL5 Interrupt input high-level width, tINTH, 2.7 V VDD 5.5 V 1 s low-level width tINTL 2.5 V VDD < 2.7 V 2 s Key return input low-level width tKR 4.0 V VDD 5.5 V 50 ns 2.7 V VDD < 4.0 V 100 ns 2.5 V VDD < 2.7 V RESET low-level width Notes 1. tRSL 200 ns 2.7 V VDD 5.5 V 10 s 2.5 V VDD < 2.7 V 20 s When the REGC pin is connected to VSS via a capacitor (1 F: recommended). 2. When the REGC pin is directly connected to VDD. 3. The following characteristics are applied when P62 or P63 input is read at VDD lower than 3.5 V. Parameter Instruction cycle (minimum instruction execution time) 4. Symbol TCY Conditions MIN. Main system X1 input Note 2 3.3 V VDD < 3.5 V 0.238 clock clock 2.7 V VDD < 3.3 V 0.4 operation 2.5 V VDD < 2.7 V 0.8 TYP. MAX. Unit 16 s 16 s 16 s PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), and 78F0138(A) only. 5. Selection of fsam = fXP, fXP/4, fXP/256, or fXP, fXP/16, fXP/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, fsam = fXP. 486 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) TCY vs. VDD (X1 Input Clock Operation) (a) When REGC pin is connected to VSS via capacitor (1 F: recommended) 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.1 0 1.0 2.0 3.0 4.0 5.0 5.5 6.0 Supply voltage VDD [V] (b) When REGC pin is connected directly to VDD 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.166 0.1 0 1.0 2.0 2.5 3.0 3.5 4.0 5.0 5.5 6.0 Supply voltage VDD [V] User's Manual U16228EJ3V1UD 487 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) (2) Serial interface (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (a) UART mode (UART6, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate MAX. Unit 312.5 kbps MAX. Unit 312.5 kbps MAX. Unit (b) UART mode (UART0, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output) Parameter Symbol SCK1n cycle time SI1n setup time (to SCK1n) TYP. 200 ns 3.3 V VDD < 4.0 V 240 ns 2.7 V VDD < 3.3 V 400 ns 2.5 V VDD < 2.7 V 800 ns tKH1, 2.7 V VDD 5.5 V tKCY1/2 - 10 ns tKL1 2.5 V VDD < 2.7 V tKCY1/2 - 50 ns tSIK1 2.7 V VDD 5.5 V 30 ns 2.5 V VDD < 2.7 V 70 ns 2.7 V VDD 5.5 V 30 ns 2.5 V VDD < 2.7 V 70 SI1n hold time (from SCK1n) tKSI1 Delay time from SCK1n to MIN. 4.0 V VDD 5.5 V tKCY1 SCK1n high-/low-level width Conditions Note C = 100 pF tKSO1 SO1n output ns 2.7 V VDD 5.5 V 30 ns 2.5 V VDD < 2.7 V 120 ns MAX. Unit Note C is the load capacitance of the SCK1n and SO1n output lines. (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input) Parameter SCK1n cycle time Symbol tKCY2 SCK1n high-/low-level width Conditions MIN. TYP. 2.7 V VDD 5.5 V 400 ns 2.5 V VDD < 2.7 V 800 ns tKCY2/2 ns tKH2, tKL2 SI1n setup time (to SCK1n) tSIK2 80 ns SI1n hold time (from SCK1n) tKSI2 50 ns Delay time from SCK1n to tKSO2 Note C = 100 pF 120 ns SO1n output Note C is the load capacitance of the SO1n output line. Remark n = 0: PD780131, 780132, 780131(A1), 780132(A) n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), 78F0138(A) 488 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) AC Timing Test Points (Excluding X1 Input) 0.8VDD 0.8VDD Test points 0.2VDD 0.2VDD Clock Timing 1/fXP tXPL tXPH VIH6 (MIN.) VIL6 (MAX.) X1 input 1/fXT tXTL tXTH VIH6 (MIN.) XT1 input VIL6 (MAX.) TI Timing tTIL0 tTIH0 TI000, TI010, TI001Note, TI011Note 1/fTI5 tTIL5 tTIH5 TI50, TI51 Interrupt Request Input Timing tINTL tINTH INTP0 to INTP7 Note PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), and 78F0138(A) only. User's Manual U16228EJ3V1UD 489 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) RESET Input Timing tRSL RESET Serial Transfer Timing 3-wire serial I/O mode: tKCYm tKLm tKHm SCK1n tSIKm SI1n tKSIm Input data tKSOm SO1n Remark Output data m = 1, 2 n = 0: PD780131, 780132, 780131(A), 780132(A) n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), 78F0138(A) 490 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) A/D Converter Characteristics (TA = -40 to +85C, 2.5 V VDD = EVDD 5.5 V, 2.5 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Conditions MIN. TYP. MAX. Unit 10 10 10 bit 4.0 V AVREF 5.5 V 0.2 0.4 %FSR 2.7 V AVREF < 4.0 V 0.3 0.6 %FSR 2.5 V AVREF < 2.7 V 0.6 1.2 %FSR Resolution Notes 1, 2 Overall error Conversion time tCONV Notes 1, 2 Zero-scale error Full-scale error Notes 1, 2 Note 1 Integral non-linearity error Differential non-linearity error Analog input voltage Notes 1. 2. Note 1 4.0 V AVREF 5.5 V 14 100 s 2.7 V AVREF < 4.0 V 17 100 s 2.5 V AVREF < 2.7 V 48 100 s 4.0 V AVREF 5.5 V 0.4 %FSR 2.7 V AVREF < 4.0 V 0.6 %FSR 2.5 V AVREF < 2.7 V 1.2 %FSR 4.0 V AVREF 5.5 V 0.4 %FSR 2.7 V AVREF < 4.0 V 0.6 %FSR 2.5 V AVREF < 2.7 V 1.2 %FSR 4.0 V AVREF 5.5 V 2.5 LSB 2.7 V AVREF < 4.0 V 4.5 LSB 2.5 V AVREF < 2.7 V 8.5 LSB 4.0 V AVREF 5.5 V 1.5 LSB 2.7 V AVREF < 4.0 V 2.0 LSB 2.5 V AVREF < 2.7 V 3.5 LSB AVREF V VIAN AVSS Excludes quantization error (1/2 LSB). This value is indicated as a ratio (%FSR) to the full-scale value. User's Manual U16228EJ3V1UD 491 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) POC Circuit Characteristics (TA = -40 to +85C) Parameter Symbol Detection voltage VPOC0 Power supply rise time Response delay time 1 Note 3 Conditions Mask option = 3.5 V Note 1 Note 2 MIN. TYP. MAX. Unit 3.3 3.5 3.7 V 2.7 2.85 3.0 VPOC1 Mask option = 2.85 V tPTH VDD: 0 V 2.7 V 0.0015 ms VDD: 0 V 3.3 V 0.002 ms tPTHD When power supply rises, after reaching V 3.0 ms 1.0 ms detection voltage (MAX.) Response delay time 2 Minimum pulse width Note 4 tPD When VDD falls tPW 0.2 ms Notes 1. When flash memory version PD78F0134M5, 78F0134M6, 78F0138M5, 78F0138M6, 78F0134M5(A), 2. 78F0134M6(A), 78F0138M5(A), or 78F0138M6(A) is used When flash memory version PD78F0134M3, 78F0134M4, 78F0138M3, 78F0138M4, 78F0134M3(A), 78F0134M4(A), 78F0138M3(A), or 78F0138M4(A) is used 3. Time required from voltage detection to reset release. 4. Time required from voltage detection to internal reset output. POC Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tPW tPTH tPTHD tPD Time 492 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) LVI Circuit Characteristics (TA = -40 to +85C) Parameter Symbol Detection voltage Note 1 Conditions MIN. TYP. MAX. Unit VLVI0 4.1 4.3 4.5 V VLVI1 3.9 4.1 4.3 V VLVI2 3.7 3.9 4.1 V VLVI3 3.5 3.7 3.9 V VLVI4 3.3 3.5 3.7 V VLVI5 3.15 3.3 3.45 V VLVI6 2.95 3.1 3.25 V VLVI7 2.7 2.85 3.0 V 0.2 2.0 ms Response time tLD Minimum pulse width tLW Reference voltage stabilization wait tLWAIT0 0.5 2.0 ms tLWAIT1 0.1 0.2 ms time 0.2 ms Note 2 Operation stabilization wait time Notes 1. 2. Note 3 Time required from voltage detection to interrupt output or internal reset output. Time required from setting LVIE to 1 to reference voltage stabilization when POC-OFF is selected by the POC mask option (when flash memory version PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), or 78F0138M2(A) is used). 3. Time required from setting LVION to 1 to operation stabilization. Remarks 1. VLVI0 > VLVI1 > VLVI2 > VLVI3 > VLVI4 > VLVI5 > VLVI6 > VLVI7 2. VPOCn < VLVIm (n = 0 or 1, m = 0 to 7) LVI Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tLW tLWAIT0 tLWAIT1 tLD LVIE 1 LVION 1 Time Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to +85C) Parameter Data retention supply voltage Symbol VDDDR Conditions When POC-OFF is selected by mask option Release signal set time MIN. 1.6 TYP. MAX. Unit 5.5 V Note tSREL 0 s Note When flash memory version PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), or 78F0138M2(A) is used User's Manual U16228EJ3V1UD 493 CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) Flash Memory Programming Characteristics: Flash memory version (TA = +10 to +60C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (1) Write erase characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit 9.7 10.0 10.3 V VPP supply voltage VPP2 During flash memory programming VDD supply current IDD When VPP = VPP2, fXP = 10 MHz, VDD = 5.5 V 37 mA VPP supply current IPP VPP = VPP2 100 mA 0.201 s 20 s/chip Step erase time Note 1 Ter Note 2 Overall erase time Writeback time Tera Note 3 Cwb 0.2 When step erase time = 0.2 s Twb Number of writebacks per 1 writeback command 0.199 49.4 50 When writeback time = 50 ms 50.6 ms 60 Times 16 Times 52 s 520 s 20 Times/ Note 4 Number of erases/writebacks Note 5 Step write time Overall write time per word Cerwb Twr Note 6 Twrw 48 When step write time = 50 s (1 word = 1 48 50 byte) Note 7 Number of rewrites per chip Cerwr 1 erase + 1 write after erase = 1 rewrite area Notes 1. The recommended setting value of the step erase time is 0.2 s. 2. The prewrite time before erasure and the erase verify time (writeback time) are not included. 3. The recommended setting value of the writeback time is 50 ms. 4. Writeback is executed once by the issuance of the writeback command. Therefore, the number of retries 5. must be the maximum value minus the number of commands issued. The recommended setting value of the step write time is 50 s. 6. The actual write time per word is 100 s longer. The internal verify time during or after a write is not 7. included. When a product is first written after shipment, "erase write" and "write only" are both taken as one rewrite. Example: P: Write, E: Erase Shipped product P E P E P: 3 rewrites Shipped product E P E P E P: 3 rewrites Remark The range of the operating clock during flash memory programming is the same as the range during normal operation. 494 User's Manual U16228EJ3V1UD CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) (2) Serial write operation characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit tDP 10 s Release time from VPP to RESET tPR 10 s VPP pulse input start time from RESET tRP 2 ms VPP pulse high-/low-level width tPW 8 s VPP pulse input end time from RESET tRPE VPP pulse low-level input voltage VPPL 0.8VDD VPP pulse high-level input voltage VPPH 9.7 Set time from VDD to VPP 10.0 14 ms 1.2VDD V 10.3 V Flash Write Mode Setting Timing VDD VDD 0V tDP tRP tPW VPPH VPP VPPL tPW 0V tPR tRPE VDD RESET (input) 0V User's Manual U16228EJ3V1UD 495 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Target products (expanded-specification products): Products with rankNote I or K * PD780131, 780132, 780133, and 780134 for which orders were received in late May 2004 or thereafter * PD780136 and 780138 for which orders were received in mid-April, 2004 or thereafter * PD78F0134 and 78F0138 for which orders were received in mid-July, 2004 or thereafter Note The rank is indicated by the 5th digit from the left in the lot number marked on the package. xxxx Lot number Year Week code code Rank Absolute Maximum Ratings (TA = 25C) (1/2) Parameter Supply voltage Symbol Conditions Ratings Unit VDD -0.3 to +6.5 V EVDD -0.3 to +6.5 V REGC -0.3 to +6.5 V VSS -0.3 to +0.3 V -0.3 to +0.3 EVSS -0.3 to VDD + 0.3 AVREF Input voltage VI1 V -0.3 to +0.3 AVSS VPP V Note 1 Flash memory version only, Note 2 P00 to P06, P10 to P17, P20 to P27, P30 V -0.3 to +10.5 -0.3 to VDD + 0.3 V Note 1 V to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, 140, P141, X1, X2, XT1, XT2, RESET VI2 P62, N-ch open drain P63 VI3 On-chip pull-up resistor VPP in flash programming mode -0.3 to + 13 -0.3 to VDD + 0.3 V Note 1 V -0.3 to +10.5 V (flash memory version only) Output voltage Analog input voltage VO -0.3 to VDD + 0.3 VAN AVSS - 0.3 to AVREF + 0.3 Note 1 V Note 1 V and -0.3 to VDD + 0.3 Note 1 Output current, high IOH Per pin Total of P00 to P06, P40 to P43, P50 to all pins -60 mA P53, P70 to P77 P10 to P17, P30 to P33, P120, P130, P140, P141 (Refer to Notes on the next page.) 496 User's Manual U16228EJ3V1UD -10 mA -30 mA -30 mA CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Absolute Maximum Ratings (TA = 25C) (2/2) Parameter Symbol Output current, low IOL Conditions Per pin P00 to P06, P10 to P17, P30 to Ratings Unit 20 mA P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P60 to P63 30 mA Total of P00 to P06, P40 to P43, P50 to 35 mA all pins P53, P70 to P77 70 mA P10 to P17, P30 to P33, P60 to 35 mA In normal operation mode -40 to +85 C In flash memory programming mode -10 to +85 Mask ROM version -65 to +150 Flash memory version -40 to +125 P63, P120, P130, P140, P141 Operating ambient TA temperature Storage temperature Tstg C Notes 1. Must be 6.5 V or lower. 2. Make sure that the following conditions of the VPP voltage application timing are satisfied when the flash memory is written. * When supply voltage rises VPP must exceed VDD 10 s or more after VDD has reached the lower-limit value (2.7 V) of the operating voltage range (15 s if the supply voltage is dropped by the regulator) (see a in the figure below). * When supply voltage drops Raise VDD 10 s or more after VPP falls below the lower-limit value (2.7 V) of the operating voltage range of VDD (see b in the figure below). VDD 2.7 V 0V a b VPP 2.7 V 0V Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 497 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) X1 Oscillator Characteristics (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Recommended Circuit Ceramic resonator VSS X1 X2 Parameter Conditions Note 1 frequency (fXP) C2 resonator VSS X1 X2 Oscillation 8.38 MHz When the REGC 4.0 V VDD 5.5 V 2.0 10 MHz pin is directly 3.3 V VDD < 4.0 V 2.0 8.38 2.7 V VDD < 3.3 V 2.0 5.0 4.0 V VDD 5.5 V 2.0 8.38 MHz MHz Note 2 When a capacitor Note 1 frequency (fXP) is connected to the REGC pin C1 Note 2 When the REGC 4.0 V VDD 5.5 V 2.0 10 pin is directly 3.3 V VDD < 4.0 V 2.0 8.38 2.7 V VDD < 3.3 V 2.0 5.0 2.0 10 3.3 V VDD < 4.0 V 2.0 8.38 2.7 V VDD < 3.3 V 2.0 5.0 X1 input high-/low- 4.0 V VDD 5.5 V 46 500 level width (tXPH, 3.3 V VDD < 4.0 V 56 500 2.7 V VDD < 3.3 V 96 500 C2 connected to VDD X1 input frequency 4.0 V VDD 5.5 V External Note 3 clock Note 1 X1 X2 (fXP) tXPL) Notes 1. 2. 3. Unit 2.0 connected to VDD Crystal MAX. is connected to the REGC pin C1 TYP. 4.0 V VDD 5.5 V When a capacitor Oscillation MIN. MHz ns Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). Connect the REGC pin directly to VDD. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. Since the CPU is started by the internal oscillation clock after reset, check the oscillation stabilization time of the X1 input clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. 498 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Internal Oscillator Characteristics (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Parameter Internal oscillator Conditions Oscillation frequency (fR) MIN. TYP. MAX. Unit 120 240 480 kHz MIN. TYP. MAX. Unit 32 32.768 35 kHz 32 38.5 kHz 12 15 s Subsystem Clock Oscillator Characteristics (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Recommended Circuit VSS XT2 Crystal resonator XT1 External clock XT2 Conditions Note (fXT) Rd C4 Parameter Oscillation frequency C3 XT1 XT1 input frequency Note (fXT) XT1 input high-/low-level width (tXTH, tXTL) Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. User's Manual U16228EJ3V1UD 499 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Recommended Oscillator Constants Caution For the resonator selection of the PD780131(A), 780132(A), 780133(A), 780134(A), 780136(A), 780138(A), 78F0134(A), and 78F0138(A) and oscillator constants, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. X1 oscillation: Ceramic resonator (TA = -40 to +85C) (PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, and 78F0138) Manufacturer Part Number SMD/ Lead Frequency (MHz) C1 (pF) Murata Mfg. C2 (pF) CSTCC2M00G56-R0 SMD 2.00 Internal (47) Internal (47) CSTCR4M00G55-R0 SMD 4.00 Internal (39) Internal (39) Internal (47) Internal (47) Internal (39) Internal (39) Internal (47) Internal (47) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (15) Internal (10) Internal (10) Internal (15) Internal (15) Internal (10) Internal (10) Internal (15) Internal (15) CSTCR4M00G55U-R0 CSTLS4M00G56-B0 Lead CSTLS4M00G56U-B0 CSTCR4M19G55-R0 SMD 4.194 CSTCR4M19G55U-R0 CSTLS4M19G56-B0 Lead CSTLS4M19G56U-B0 CSTCR4M91G53-R0 SMD 4.915 CSTCR4M91G53U-R0 CSTLS4M91G53-B0 Lead CSTLS4M91G53U-B0 CSTCR5M00G53-R0 SMD 5.00 CSTCR5M00G53U-R0 CSTLS5M00G53-B0 Lead CSTLS5M00G53U-B0 CSTCR6M00G53-R0 SMD 6.00 CSTCR6M00G53U-R0 CSTLS6M00G53-B0 Lead CSTLS6M00G53U-B0 CSTCE8M00G52-R0 SMD CSTLS8M00G53-B0 Lead 8.00 CSTLS8M00G53U-B0 CSTCE10M0G52-R0 SMD CSTLS10M0G53-B0 Lead CSTLS10M0G53U-B0 10.0 Oscillation Voltage Range Recommended Circuit Constants When Capacitor Is Connected to Note REGC Pin REGC Pin Is Connected Directly to VDD MIN. (V) MAX. (V) MIN. (V) MAX. (V) 4.0 5.5 2.7 5.5 - - Note When the REGC pin is connected to VSS via a capacitor (1 F: recommended). Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KE1 so that the internal operation conditions are within the specifications of the DC and AC characteristics. 500 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Subsystem clock oscillation: Crystal resonator (TA = -40 to +85C) (PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, and 78F0138) Manufacturer Seiko Instruments Inc. Part Number SP-T2A SMD/ Lead SMD Frequency (kHz) 32.768 Recommended Circuit Constants Oscillation Voltage Range C3 (pF) C4 (pF) Rd (k) MIN. (V) MAX. (V) 19 19 560 2.7 5.5 Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KE1 so that the internal operation conditions are within the specifications of the DC and AC characteristics. User's Manual U16228EJ3V1UD 501 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) DC Characteristics (1/4) (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output current, high Symbol IOH Conditions MIN. TYP. MAX. Unit Per pin 4.0 V VDD 5.5 V -5 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V -25 mA 4.0 V VDD 5.5 V -25 mA All pins 2.7 V VDD < 4.0 V -10 mA Per pin for P00 to P06, P10 4.0 V VDD 5.5 V 10 mA Per pin for P60 to P63 4.0 V VDD 5.5 V 15 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V 30 mA 4.0 V VDD 5.5 V 30 mA 2.7 V VDD < 4.0 V 10 mA P33, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 Output current, low IOL to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P33, P60 to P63, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 All pins Input voltage, high VIH1 P12, P13, P15, P40 to P43, P50 to P53 0.7VDD VDD V VIH2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0.8VDD VDD V 0.7AVREF AVREF V 0.7VDD VDD V P33, P70 to P77, P120, P140, P141, RESET VIH3 P20 to P27 VIH4 P60, P61 VIH5 P62, P63 Note N-ch open drain 0.7VDD 12 V On-chip pull-up resistor 0.7VDD VDD V VDD - 0.5 VDD V (mask ROM version only) Input voltage, low VIH6 X1, X2, XT1, XT2 VIL1 P12, P13, P15, P40 to P43, P50 to P53 0 0.3VDD V VIL2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0 0.2VDD V 0 0.3AVREF V P33, P70 to P77, P120, P140, P141, RESET Note VIL3 P20 to P27 VIL4 P60, P61 0 0.3VDD V VIL5 P62, P63 0 0.3VDD V VIL6 X1, X2, XT1, XT2 0 0.4 V Note When used as digital input ports, set AVREF = VDD. Remark 502 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) DC Characteristics (2/4) (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output voltage, high Output voltage, low Symbol VOH VOL1 Conditions MIN. P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, VDD - 1.0 P120, P130, P140, P141 Total IOH = -25 mA IOH = -5 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, VDD - 1.0 P50 to P53, P70 to P77 Total IOH = -25 mA IOH = -5 mA IOH = -100 A 2.7 V VDD < 4.0 V P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, P60 to P63, P120, P130, IOL = 10 mA TYP. MAX. Unit V V VDD - 0.5 V 1.3 V 1.3 V P140, P141 Total IOL = 30 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, P50 to P53, P70 to P77 IOL = 10 mA Total IOL = 30 mA VOL2 IOL = 400 A 2.7 V VDD < 4.0 V 0.4 V P60 to P63 4.0 V VDD 5.5 V, 2.0 V 3 A 3 A 20 A IOL = 15 mA Input leakage current, high ILIH1 P00 to P06, P10 to P17, P30 to VI = VDD P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET VI = AVREF Input leakage current, low P20 to P27 Note 1 , XT1, XT2 Note 1 ILIH2 VI = VDD X1, X2 ILIH3 VI = 12 V P62, P63 (N-ch open drain) 3 A ILIL1 VI = 0 V P00 to P06, P10 to P17, P20 to -3 A -20 A P27, P30 to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET ILIL2 X1, X2 ILIL3 Note 1 , XT1, XT2 Note 1 -3 P62, P63 (N-ch open drain) Note 2 A Output leakage current, high ILOH VO = VDD 3 A Output leakage current, low ILOL VO = 0 V -3 A Pull-up resistor RL VI = 0 V 10 100 k VPP supply voltage (flash VPP1 In normal operation mode 0 0.2VDD V 30 memory version only) Notes 1. 2. When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2. If there is no on-chip pull-up resistor for P62 and P63 (specified by a mask option) and if port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to -45 A flows during only one cycle. At all other times, the maximum leakage current is -3 A. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 503 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) DC Characteristics (3/4): Flash memory version (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Supply IDD1 current Note 1 Conditions X1 crystal oscillation operating mode IDD2 Note 2 X1 crystal oscillation HALT mode IDD3 fXP = 10 MHz Notes 3, 7 VDD = 5.0 V 10% When A/D converter is stopped fXP = 8.38 MHz Notes 3, 8 VDD = 5.0 V 10% When A/D converter is stopped fXP = 5 MHz Note 3 VDD = 3.0 V 10% When A/D converter is stopped Note 9 fXP = 10 MHz Note 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 8.38 MHz Note 8 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 5 MHz VDD = 3.0 V 10% When peripheral functions are stopped When A/D converter is operating When A/D converter is operating When A/D converter is operating Note 9 Note 9 13.8 25.2 mA 14.6 27.2 mA 8 14.6 mA 9 16.6 mA 4.5 7.8 mA 5.1 9 mA 1.8 3.6 mA 8.9 mA 1.8 mA 6 mA When peripheral functions are operating 0.9 When peripheral functions are operating 0.41 0.82 mA 2.3 mA Internal oscillation VDD = 5.0 V 10% 0.48 1.92 mA operating VDD = 3.0 V 10% 0.37 1.48 mA 32.768 kHz VDD = 5.0 V 10% 120 240 A crystal oscillation VDD = 3.0 V 10% 91 182 A 32.768 kHz crystal VDD = 5.0 V 10% 20 40 A oscillation HALT 6 12 A POC: OFF, internal oscillator: OFF 0.1 30 A POC: OFF, internal oscillator: ON 14 58 A 3.5 35.5 A 17.5 63.5 A POC: OFF, internal oscillator: OFF 0.05 10 A POC: OFF, internal oscillator: ON mode IDD4 MIN. TYP. MAX. Unit Note 4 When peripheral functions are operating operating mode IDD5 mode IDD6 Notes 4, 6 Notes 4, 6 STOP mode VDD = 3.0 V 10% VDD = 5.0 V 10% Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON VDD = 3.0 V 10% 7.5 25 A Note 5 3.5 15.5 A Note 5 11 30.5 A POC: ON POC: ON , internal oscillator: OFF , internal oscillator: ON 2. 3. 4. 5. Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). IDD1 includes peripheral operation current. When PCC = 00H. When X1 oscillator is stopped. Including when LVIE (bit 4 of LVIM) = 1 in the PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 6. 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), and 78F0138M2 (A). When the PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 7. 8. 78F0138M1(A), and 78F0138M2(A) (including LVIE = 0) are selected and the internal oscillator is stopped. Peripheral operation current is not included. When the REGC pin is directly connected to VDD. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). 9. Including the current that flows through the AVREF pin. Notes 1. 504 , internal oscillator: ON User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) DC Characteristics (4/4): Mask ROM version (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Supply IDD1 current Note 1 Conditions X1 crystal oscillation operating mode IDD2 Note 2 X1 crystal oscillation HALT mode IDD3 fXP = 10 MHz Notes 3, 7 VDD = 5.0 V 10% When A/D converter is stopped fXP = 8.38 MHz Notes 3, 8 VDD = 5.0 V 10% When A/D converter is stopped fXP = 5 MHz Note 3 VDD = 3.0 V 10% When A/D converter is stopped fXP = 10 MHz Notes 7 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 8.38 MHz Notes 8 VDD = 5.0 V 10% When peripheral functions are stopped fXP = 5 MHz VDD = 3.0 V 10% When peripheral functions are stopped When A/D converter is operating When A/D converter is operating When A/D converter is operating Note 9 Note 9 Note 9 7.6 15.2 mA 8.6 17.2 mA 4 8.5 mA 5 10.5 mA 2.1 4.2 mA 2.7 5.4 mA 1.6 3.2 mA 7.5 mA 1.6 mA 5 mA When peripheral functions are operating 0.8 When peripheral functions are operating 0.31 0.62 mA 1.8 mA When peripheral functions are operating Internal oscillation VDD = 5.0 V 10% 0.25 1 mA operating VDD = 3.0 V 10% 0.15 0.6 mA 32.768 kHz VDD = 5.0 V 10% 35 70 A crystal oscillation VDD = 3.0 V 10% 15 30 A 32.768 kHz crystal VDD = 5.0 V 10% 20 40 A oscillation HALT 6 12 A POC: OFF, internal oscillator: OFF 0.1 30 A POC: OFF, internal oscillator: ON 14 58 A 3.5 35.5 A 17.5 63.5 A POC: OFF, internal oscillator: OFF 0.05 10 A POC: OFF, internal oscillator: ON mode IDD4 MIN. TYP. MAX. Unit Note 4 operating mode IDD5 mode IDD6 Notes 4, 6 Notes 4, 6 STOP mode VDD = 3.0 V 10% VDD = 5.0 V 10% Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON VDD = 3.0 V 10% 7.5 25 A Note 5 3.5 15.5 A Note 5 11 30.5 A POC: ON POC: ON Notes 1. , internal oscillator: ON , internal oscillator: OFF , internal oscillator: ON Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). 2. IDD1 includes peripheral operation current. 3. When PCC = 00H. 4. When X1 oscillator is stopped. 5. Including when LVIE (bit 4 of LVIM) = 1 with POC-OFF selected by a mask option. 6. When POC-OFF (including LVIE = 0) is selected by a mask option and the internal oscillator is stopped. Peripheral operation current is not included. 7. 8. When the REGC pin is directly connected to VDD. When the REGC pin is connected to VSS via a capacitor (1 F: recommended). 9. Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD 505 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) AC Characteristics (1) Basic operation (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Instruction cycle (minimum TCY instruction execution time) Conditions MIN. X1 input Note 1 4.0 V VDD 5.5 V 0.238 16 s clock Note 2 4.0 V VDD 5.5 V 16 s 3.3 V VDD < 4.0 V 0.238 16 s 2.7 V VDD < 3.3 V 16 s Internal oscillation clock Subsystem clock operation Note 3 TI011 , tTIH0, 4.0 V VDD 5.5 V input high-level width, tTIL0 low-level width 0.2 0.4 4.17 8.33 16.67 s 114 122 125 s 0.1 2.7 V VDD < 4.0 V fTI5 s 2/fsam + Note 4 s 2/fsam + 0.2 TI50, TI51 input frequency Unit system operation TI000, TI010, TI001 MAX. Main clock Note 3 TYP. Note 4 4.0 V VDD 5.5 V 10 MHz 2.7 V VDD < 4.0 V 5 MHz TI50, TI51 input high-level width, tTIH5, 4.0 V VDD 5.5 V 50 ns low-level width tTIL5 2.7 V VDD < 4.0 V 100 ns Interrupt input high-level width, tINTH, 1 s low-level width tINTL Key return input low-level width tKR 4.0 V VDD 5.5 V 50 ns 2.7 V VDD < 4.0 V 100 ns 10 s RESET low-level width Notes 1. 2. 3. tRSL When the REGC pin is connected to VSS via a capacitor (1 F: recommended). When the REGC pin is directly connected to VDD. PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), and 78F0138(A) only. 4. Selection of fsam = fXP, fXP/4, fXP/256, or fXP, fXP/16, fXP/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, fsam = fXP. 506 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) TCY vs. VDD (X1 Input Clock Operation) (a) When REGC pin is connected to VSS via capacitor (1 F: recommended) 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.1 0 1.0 2.0 3.0 4.0 5.0 5.5 6.0 Supply voltage VDD [V] (b) When REGC pin is connected directly to VDD 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.1 0 1.0 2.0 3.0 2.7 3.3 4.0 5.0 5.5 6.0 Supply voltage VDD [V] User's Manual U16228EJ3V1UD 507 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) (2) Serial interface (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (a) UART mode (UART6, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate MAX. Unit 312.5 kbps MAX. Unit 312.5 kbps MAX. Unit (b) UART mode (UART0, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output) Parameter SCK1n cycle time Symbol tKCY1 SCK1n high-/low-level width Conditions MIN. TYP. 4.0 V VDD 5.5 V 200 ns 3.3 V VDD < 4.0 V 240 ns 2.7 V VDD < 3.3 V 400 ns tKCY1/2 - 10 ns 30 ns 30 ns tKH1, tKL1 SI1n setup time (to SCK1n) tSIK1 SI1n hold time (from SCK1n) tKSI1 Delay time from SCK1n to tKSO1 Note C = 100 pF 30 ns MAX. Unit SO1n output Note C is the load capacitance of the SCK1n and SO1n output lines. (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input) Parameter Symbol Conditions MIN. TYP. SCK1n cycle time tKCY2 400 ns SCK1n high-/low-level width tKH2, tKCY2/2 ns 80 ns 50 ns tKL2 SI1n setup time (to SCK1n) tSIK2 SI1n hold time (from SCK1n) tKSI2 Delay time from SCK1n to tKSO2 Note C = 100 pF 120 ns SO1n output Note C is the load capacitance of the SO1n output line. Remark PD780131, 780132, 780131(A1), 780132(A) n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), n = 0: 780136(A), 780138(A), 78F0138(A) 508 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) AC Timing Test Points (Excluding X1 Input) 0.8VDD 0.8VDD Test points 0.2VDD 0.2VDD Clock Timing 1/fXP tXPL tXPH VIH6 (MIN.) VIL6 (MAX.) X1 input 1/fXT tXTL tXTH VIH6 (MIN.) XT1 input VIL6 (MAX.) TI Timing tTIL0 tTIH0 TI000, TI010, TI001Note, TI011Note 1/fTI5 tTIL5 tTIH5 TI50, TI51 Interrupt Request Input Timing tINTL tINTH INTP0 to INTP7 Note PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), and 78F0138(A) only. User's Manual U16228EJ3V1UD 509 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) RESET Input Timing tRSL RESET Serial Transfer Timing 3-wire serial I/O mode: tKCYm tKLm tKHm SCK1n tSIKm SI1n tKSIm Input data tKSOm SO1n Remark Output data m = 1, 2 n = 0: PD780131, 780132, 780131(A), 780132(A) n = 0, 1: PD780133, 780134, 78F0134, 780136, 780138, 78F0138, 780133(A), 780134(A), 78F0134(A), 780136(A), 780138(A), 78F0138(A) 510 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) A/D Converter Characteristics (TA = -40 to +85C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Conditions MIN. TYP. MAX. Unit 10 10 10 bit 4.0 V AVREF 5.5 V 0.2 0.4 %FSR 2.7 V AVREF < 4.0 V 0.3 0.6 %FSR 100 s 100 s Resolution Notes 1, 2 Overall error Conversion time tCONV Notes 1, 2 Zero-scale error Full-scale error Notes 1, 2 Note 1 Integral non-linearity error Differential non-linearity error Analog input voltage Notes 1. 2. Note 1 4.0 V AVREF 5.5 V 14 2.7 V AVREF < 4.0 V 17 4.0 V AVREF 5.5 V 0.4 %FSR 2.7 V AVREF < 4.0 V 0.6 %FSR 4.0 V AVREF 5.5 V 0.4 %FSR 2.7 V AVREF < 4.0 V 0.6 %FSR 4.0 V AVREF 5.5 V 2.5 LSB 2.7 V AVREF < 4.0 V 4.5 LSB 4.0 V AVREF 5.5 V 1.5 LSB 2.7 V AVREF < 4.0 V 2.0 LSB AVREF V VIAN AVSS Excludes quantization error (1/2 LSB). This value is indicated as a ratio (%FSR) to the full-scale value. User's Manual U16228EJ3V1UD 511 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) POC Circuit Characteristics (TA = -40 to +85C) Parameter Symbol Detection voltage VPOC0 Power supply rise time Response delay time 1 Note 3 Conditions Mask option = 3.5 V Note 1 Note 2 MIN. TYP. MAX. Unit 3.3 3.5 3.7 V 2.7 2.85 3.0 VPOC1 Mask option = 2.85 V tPTH VDD: 0 V 2.7 V 0.0015 ms VDD: 0 V 3.3 V 0.002 ms tPTHD When power supply rises, after reaching V 3.0 ms 1.0 ms detection voltage (MAX.) Response delay time 2 Minimum pulse width Note 4 tPD When VDD falls tPW 0.2 ms Notes 1. When flash memory version PD78F0134M5, 78F0134M6, 78F0138M5, 78F0138M6, 78F0134M5(A), 2. 78F0134M6(A), 78F0138M5(A), or 78F0138M6(A) is used When flash memory version PD78F0134M3, 78F0134M4, 78F0138M3, 78F0138M4, 78F0134M3(A), 78F0134M4(A), 78F0138M3(A), or 78F0138M4(A) is used 3. Time required from voltage detection to reset release. 4. Time required from voltage detection to internal reset output. POC Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tPW tPTH tPTHD tPD Time 512 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) LVI Circuit Characteristics (TA = -40 to +85C) Parameter Symbol Detection voltage Note 1 Conditions MIN. TYP. MAX. Unit VLVI0 4.1 4.3 4.5 V VLVI1 3.9 4.1 4.3 V VLVI2 3.7 3.9 4.1 V VLVI3 3.5 3.7 3.9 V VLVI4 3.3 3.5 3.7 V VLVI5 3.15 3.3 3.45 V VLVI6 2.95 3.1 3.25 V 0.2 2.0 ms Response time tLD Minimum pulse width tLW Reference voltage stabilization wait tLWAIT0 0.5 2.0 ms tLWAIT1 0.1 0.2 ms time 0.2 ms Note 2 Operation stabilization wait time Notes 1. 2. Note 3 Time required from voltage detection to interrupt output or internal reset output. Time required from setting LVIE to 1 to reference voltage stabilization when POC-OFF is selected by the POC mask option (when flash memory version PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), or 78F0138M2(A) is used). 3. Time required from setting LVION to 1 to operation stabilization. Remarks 1. VLVI0 > VLVI1 > VLVI2 > VLVI3 > VLVI4 > VLVI5 > VLVI6 2. VPOCn < VLVIm (n = 0 or 1, m = 0 to 6) LVI Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tLW tLWAIT0 tLWAIT1 tLD LVIE 1 LVION 1 Time Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to +85C) Parameter Data retention supply voltage Symbol VDDDR Conditions When POC-OFF is selected by mask option Release signal set time MIN. 1.6 TYP. MAX. Unit 5.5 V Note tSREL 0 s Note When flash memory version PD78F0134M1, 78F0134M2, 78F0138M1, 78F0138M2, 78F0134M1(A), 78F0134M2(A), 78F0138M1(A), or 78F0138M2(A) is used User's Manual U16228EJ3V1UD 513 CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) Flash Memory Programming Characteristics: Flash memory version (TA = +10 to +60C, 2.7 V VDD = EVDD 5.5 V, 2.7 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (1) Write erase characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit 9.7 10.0 10.3 V VPP supply voltage VPP2 During flash memory programming VDD supply current IDD When VPP = VPP2, fXP = 10 MHz, VDD = 5.5 V 37 mA VPP supply current IPP VPP = VPP2 100 mA 0.201 s 20 s/chip Step erase time Note 1 Ter Note 2 Overall erase time Writeback time Tera Note 3 Cwb 0.2 When step erase time = 0.2 s Twb Number of writebacks per 1 writeback command 0.199 49.4 50 When writeback time = 50 ms 50.6 ms 60 Times 16 Times 52 s 520 s 20 Times/ Note 4 Number of erases/writebacks Note 5 Step write time Overall write time per word Cerwb Twr Note 6 Twrw 48 When step write time = 50 s (1 word = 1 48 50 byte) Note 7 Number of rewrites per chip Cerwr 1 erase + 1 write after erase = 1 rewrite area Notes 1. The recommended setting value of the step erase time is 0.2 s. 2. The prewrite time before erasure and the erase verify time (writeback time) are not included. 3. The recommended setting value of the writeback time is 50 ms. 4. Writeback is executed once by the issuance of the writeback command. Therefore, the number of retries 5. must be the maximum value minus the number of commands issued. The recommended setting value of the step write time is 50 s. 6. The actual write time per word is 100 s longer. The internal verify time during or after a write is not 7. included. When a product is first written after shipment, "erase write" and "write only" are both taken as one rewrite. Example: P: Write, E: Erase Shipped product P E P E P: 3 rewrites Shipped product E P E P E P: 3 rewrites Remark The range of the operating clock during flash memory programming is the same as the range during normal operation. 514 User's Manual U16228EJ3V1UD CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) (2) Serial write operation characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit tDP 10 s Release time from VPP to RESET tPR 10 s VPP pulse input start time from RESET tRP 2 ms VPP pulse high-/low-level width tPW 8 s VPP pulse input end time from RESET tRPE VPP pulse low-level input voltage VPPL 0.8VDD VPP pulse high-level input voltage VPPH 9.7 Set time from VDD to VPP 10.0 14 ms 1.2VDD V 10.3 V Flash Write Mode Setting Timing VDD VDD 0V tDP tRP tPW VPPH VPP VPPL tPW 0V tPR tRPE VDD RESET (input) 0V User's Manual U16228EJ3V1UD 515 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) Target products: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1), 78F0134(A1), 78F0138(A1) Caution Be sure to connect the REGC pin of (A1) grade products directly to VDD. Absolute Maximum Ratings (TA = 25C) (1/2) Parameter Supply voltage Symbol Conditions Ratings Unit VDD -0.3 to +6.5 V EVDD -0.3 to +6.5 V REGC -0.3 to +6.5 V VSS -0.3 to +0.3 V EVSS -0.3 to +0.3 -0.3 to VDD + 0.3 AVREF Input voltage VI1 V -0.3 to +0.3 AVSS VPP V Note 1 Flash memory version only, Note 2 P00 to P06, P10 to P17, P20 to P27, P30 V -0.3 to +10.5 -0.3 to VDD + 0.3 V Note 1 V Note 1 V to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, X1, X2, XT1, XT2, RESET VI2 VI3 P62, N-ch open drain P63 On-chip pull-up resistor VPP in flash programming mode -0.3 to +13 -0.3 to VDD + 0.3 V -0.3 to +10.5 V (flash memory version only) Output voltage Analog input voltage VO -0.3 to VDD + 0.3 VAN AVSS - 0.3 to AVREF + 0.3 Note 1 V Note 1 V and -0.3 to VDD + 0.3 Note 1 Output current, high IOH Per pin Total of P00 to P06, P40 to P43, P50 to all pins -48 mA P53, P70 to P77 P10 to P17, P30 to P33, P120, -8 mA -24 mA -24 mA P130, P140, P141 (Refer to Note on the next page.) Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 516 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) Absolute Maximum Ratings (TA = 25C) (2/2) Parameter Symbol Output current, low IOL Conditions Per pin P00 to P06, P10 to P17, P30 to Ratings Unit 16 mA P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P60 to P63 24 mA Total of P00 to P06, P40 to P43, P50 to 28 mA all pins P53, P70 to P77 56 mA P10 to P17, P30 to P33, P60 to 28 mA Mask ROM version -40 to +110 C Flash In normal operation mode memory In flash memory programming version mode -40 to +105 Mask ROM version -65 to +150 Flash memory version -40 to +125 P63, P120, P130, P140, P141 Operating ambient TA temperature Storage temperature Tstg -40 to +85 C Notes 1. Must be 6.5 V or lower. 2. Make sure that the following conditions of the VPP voltage application timing are satisfied when the flash memory is written. * When supply voltage rises VPP must exceed VDD 10 s or more after VDD has reached the lower-limit value (3.3 V) of the operating voltage range (see a in the figure below). * When supply voltage drops Raise VDD 10 s or more after VPP falls below the lower-limit value (3.3 V) of the operating voltage range of VDD (see b in the figure below). VDD 3.3 V 0V a b VPP 3.3 V 0V Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 517 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) X1 Oscillator Characteristics Note 1 , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (TA = -40 to +110C Resonator Recommended Circuit Parameter Conditions Note 3 Ceramic Note 2 resonator VSS X1 C1 X2 Oscillation frequency (fXP) C2 Note 3 Crystal Note 2 resonator VSS X1 C1 X2 Oscillation frequency (fXP) Notes 1. Unit MHz 4.5 V VDD 5.5 V 2.0 10 4.0 V VDD < 4.5 V 2.0 8.38 3.3 V VDD < 4.0 V 2.0 5.0 4.5 V VDD 5.5 V 2.0 10 2.0 8.38 2.0 5.0 4.5 V VDD 5.5 V 2.0 10 4.0 V VDD < 4.5 V 2.0 8.38 3.3 V VDD < 4.0 V 2.0 5.0 X1 input high-/low-level width 4.5 V VDD 5.5 V 46 500 (tXPH, tXPL) 4.0 V VDD < 4.5 V 56 500 3.3 V VDD < 4.0 V 96 500 X1 input frequency (fXP) X1 MAX. 4.0 V VDD < 4.5 V Note 3 Note 2 clock TYP. 3.3 V VDD < 4.0 V C2 External MIN. X2 MHz MHz ns TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. Connect the REGC pin directly to VDD. 3. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. Since the CPU is started by the internal oscillation clock after reset is released, check the oscillation stabilization time of the X1 input clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark For the resonator selection and oscillator constant, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. 518 User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) Internal Oscillator Characteristics Note (TA = -40 to +110C , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Parameter Internal oscillator Note Conditions Oscillation frequency (fR) MIN. TYP. MAX. Unit 120 240 490 kHz TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) Subsystem Clock Oscillator Characteristics Note 1 , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (TA = -40 to +110C Resonator Crystal Recommended Circuit VSS XT2 resonator XT1 Parameter Conditions Oscillation frequency MIN. TYP. MAX. Unit 32 32.768 35 kHz 32 38.5 kHz 12 15 s Note 2 (fXT) Rd C4 External clock XT2 C3 XT1 XT1 input frequency Note 2 (fXT) XT1 input high-/low-level width (tXTH, tXTL) Notes 1. TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. Remark For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. User's Manual U16228EJ3V1UD 519 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (1/6): Flash memory version (TA = -40 to +105C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output current, high Symbol IOH Conditions MIN. TYP. MAX. Unit Per pin 4.0 V VDD 5.5 V -4 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V -20 mA 4.0 V VDD 5.5 V -20 mA 4.0 V VDD 5.5 V -25 mA 3.3 V VDD < 4.0 V -8 mA 4.0 V VDD 5.5 V 8 mA Per pin for P60 to P63 4.0 V VDD 5.5 V 12 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V 24 mA 4.0 V VDD 5.5 V 24 mA 4.0 V VDD 5.5 V 30 mA 3.3 V VDD < 4.0 V 8 mA P33, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 All pins Output current, low IOL Per pin for P00 to P06, P10 to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P33, P60 to P63, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 All pins Input voltage, high VIH1 P12, P13, P15, P40 to P43, P50 to P53 0.7VDD VDD V VIH2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0.8VDD VDD V 0.7AVREF AVREF V 0.7VDD VDD V 0.7VDD 12 V VDD - 0.5 VDD V P33, P70 to P77, P120, P140, P141, RESET Input voltage, low Note VIH3 P20 to P27 VIH4 P60, P61 VIH5 P62, P63 VIH6 X1, X2, XT1, XT2 VIL1 P12, P13, P15, P40 to P43, P50 to P53 0 0.3VDD V VIL2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0 0.2VDD V 0 0.3AVREF V N-ch open drain P33, P70 to P77, P120, P140, P141, RESET Note VIL3 P20 to P27 VIL4 P60, P61 0 0.3VDD V VIL5 P62, P63 0 0.3VDD V VIL6 X1, X2, XT1, XT2 0 0.4 V Note When used as digital input ports, set AVREF = VDD. Remark 520 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (2/6): Flash memory version (TA = -40 to +105C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output voltage, high Output voltage, low Symbol VOH VOL1 Conditions MIN. P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, VDD - 1.0 P120, P130, P140, P141 Total IOH = -20 mA IOH = -4 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, VDD - 1.0 P50 to P53, P70 to P77 Total IOH = -20 mA IOH = -4 mA IOH = -100 A 3.3 V VDD < 4.0 V P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, P60 to P63, P120, P130, IOL = 8 mA TYP. MAX. Unit V V VDD - 0.5 V 1.3 V 1.3 V P140, P141 Total IOL = 24 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, P50 to P53, P70 to P77 IOL = 8 mA Total IOL = 24 mA VOL2 IOL = 400 A 3.3 V VDD < 4.0 V 0.4 V P60 to P63 4.0 V VDD 5.5 V, 2.0 V 10 A 10 A 20 A IOL = 12 mA Input leakage current, high ILIH1 P00 to P06, P10 to P17, P30 to VI = VDD P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET VI = AVREF Input leakage current, low P20 to P27 Note 1 , XT1, XT2 Note 1 ILIH2 VI = VDD X1, X2 ILIH3 VI = 12 V P62, P63 (N-ch open drain) 20 A ILIL1 VI = 0 V P00 to P06, P10 to P17, P20 to -10 A -20 A P27, P30 to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET ILIL2 X1, X2 ILIL3 Note 1 , XT1, XT2 Note 1 -10 P62, P63 (N-ch open drain) Note 2 A Output leakage current, high ILOH VO = VDD 10 A Output leakage current, low ILOL VO = 0 V -10 A Pull-up resistor RL VI = 0 V 10 120 k VPP supply voltage VPP1 In normal operation mode 0 0.2VDD V Notes 1. 2. 30 When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2. If port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to -55 A flows during only one cycle. At all other times, the maximum leakage current is -10 A. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 521 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (3/6): Flash memory version (TA = -40 to +105C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Supply current Symbol IDD1 Note 1 Conditions fXP = 10 MHz Note 3 VDD = 5.0 V 10% X1 crystal oscillation operating mode IDD2 MIN. TYP. MAX. Unit When A/D converter is stopped 13.8 26.6 mA When A/D converter is 14.6 28.6 mA 1.8 5.0 mA 10.3 mA Note 7 operating Note 2 X1 crystal oscillation HALT fXP = 10 MHz VDD = 5.0 V 10% mode When peripheral functions are stopped When peripheral functions are operating IDD3 Internal oscillation VDD = 5.0 V 10% 0.48 3.32 mA VDD = 5.0 V 10% 0.19 2.16 mA VDD = 5.0 V 10% 120 1600 A VDD = 5.0 V 10% 20 1400 A VDD = 5.0 V 10% POC: OFF, internal oscillator: OFF 0.1 1400 A 14 1500 A 3.5 1400 A 17.5 1500 A operating mode IDD4 Note 4 Internal oscillation HALT mode IDD5 Note 4 32.768 kHz crystal oscillation operating mode IDD6 Notes 4, 6 32.768 kHz crystal oscillation HALT mode IDD7 Notes 4, 6 STOP mode POC: OFF, internal oscillator: ON Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON Notes 1. , internal oscillator: ON Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). 2. IDD1 includes peripheral operation current. 3. When PCC = 00H. 4. 5. When X1 oscillator is stopped. Including when LVIE (bit 4 of LVIM) = 1 in the PD78F0134M1(A1), 78F0134M2(A1), 78F0138M1(A1), 6. and 78F0138M2(A1). When the PD78F0134M1(A1), 78F0134M2(A1), 78F0138M1(A1), and 78F0138M2(A1) (including LVIE = 0) are selected and the internal oscillator is stopped. Peripheral operation current is not included. 7. 522 Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (4/6): Mask ROM version (TA = -40 to +110C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output current, high Symbol IOH Conditions MIN. TYP. MAX. Unit Per pin 4.0 V VDD 5.5 V -4 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V -20 mA 4.0 V VDD 5.5 V -20 mA All pins 3.3 V VDD < 4.0 V -8 mA Per pin for P00 to P06, P10 4.0 V VDD 5.5 V 8 mA Per pin for P60 to P63 4.0 V VDD 5.5 V 12 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V 24 mA 4.0 V VDD 5.5 V 24 mA 3.3 V VDD < 4.0 V 8 mA P33, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 Output current, low IOL to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P33, P60 to P63, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 All pins Input voltage, high VIH1 P12, P13, P15, P40 to P43, P50 to P53 0.7VDD VDD V VIH2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0.8VDD VDD V 0.7AVREF AVREF V 0.7VDD VDD V P33, P70 to P77, P120, P140, P141, RESET Input voltage, low VIH3 P20 to P27 VIH4 P60, P61 VIH5 P62, P63 Note N-ch open drain 0.7VDD 12 V On-chip pull-up resistor 0.7VDD VDD V VDD - 0.5 VDD V VIH6 X1, X2, XT1, XT2 VIL1 P12, P13, P15, P40 to P43, P50 to P53 0 0.3VDD V VIL2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0 0.2VDD V 0 0.3AVREF V P33, P70 to P77, P120, P140, P141, RESET Note VIL3 P20 to P27 VIL4 P60, P61 0 0.3VDD V VIL5 P62, P63 0 0.3VDD V VIL6 X1, X2, XT1, XT2 0 0.4 V Note When used as digital input ports, set AVREF = VDD. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 523 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (5/6): Mask ROM version (TA = -40 to +110C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output voltage, high Output voltage, low Symbol VOH VOL1 Conditions MIN. P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, VDD - 1.0 P120, P130, P140, P141 Total IOH = -20 mA IOH = -4 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, VDD - 1.0 P50 to P53, P70 to P77 Total IOH = -20 mA IOH = -4 mA IOH = -100 A 3.3 V VDD < 4.0 V P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, P60 to P63, P120, P130, IOL = 8 mA TYP. MAX. Unit V V VDD - 0.5 V 1.3 V 1.3 V P140, P141 Total IOL = 24 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, P50 to P53, P70 to P77 IOL = 8 mA Total IOL = 24 mA VOL2 IOL = 400 A 3.3 V VDD < 4.0 V 0.4 V P60 to P63 4.0 V VDD 5.5 V, 2.0 V 10 A 10 A 20 A IOL = 12 mA Input leakage current, high ILIH1 P00 to P06, P10 to P17, P30 to VI = VDD P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET VI = AVREF Input leakage current, low P20 to P27 Note 1 , XT1, XT2 Note 1 ILIH2 VI = VDD X1, X2 ILIH3 VI = 12 V P62, P63 (N-ch open drain) 20 A ILIL1 VI = 0 V P00 to P06, P10 to P17, P20 to -10 A -20 A P27, P30 to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET ILIL2 X1, X2 ILIL3 Note 1 , XT1, XT2 Note 1 -10 P62, P63 (N-ch open drain) Note 2 A Output leakage current, high ILOH VO = VDD 10 A Output leakage current, low ILOL VO = 0 V -10 A Pull-up resistor RL VI = 0 V 120 k Notes 1. 2. 10 30 When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2. If there is no on-chip pull-up resistor for P62 and P63 (specified by a mask option) and if port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to -55 A flows during only one cycle. At all other times, the maximum leakage current is -10 A. Remark 524 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) DC Characteristics (6/6): Mask ROM version (TA = -40 to +110C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Supply current Symbol IDD1 Note 1 Conditions fXP = 10 MHz Note 3 VDD = 5.0 V 10% X1 crystal oscillation operating mode IDD2 MIN. TYP. MAX. Unit When A/D converter is stopped 7.6 16.3 mA When A/D converter is 8.6 18.3 mA 1.6 4.3 mA 8.6 mA Note 7 operating Note 2 X1 crystal oscillation HALT fXP = 10 MHz VDD = 5.0 V 10% mode When peripheral functions are stopped When peripheral functions are operating IDD3 Internal oscillation VDD = 5.0 V 10% 0.25 2.1 mA VDD = 5.0 V 10% 35 1240 A VDD = 5.0 V 10% 35 1200 A VDD = 5.0 V 10% 20 1100 A VDD = 5.0 V 10% POC: OFF, internal oscillator: OFF 0.1 1100 A 14 1200 A 3.5 1100 A 17.5 1200 A operating mode IDD4 Note 4 Internal oscillation HALT mode IDD5 Note 4 32.768 kHz crystal oscillation operating mode IDD6 Notes 4, 6 32.768 kHz crystal oscillation HALT mode IDD7 Notes 4, 6 STOP mode POC: OFF, internal oscillator: ON Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON Notes 1. , internal oscillator: ON Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). 2. IDD1 includes peripheral operation current. 3. When PCC = 00H. 4. When X1 oscillator is stopped. 5. Including when LVIE (bit 4 of LVIM) = 1 with POC-OFF selected by a mask option. 6. When POC-OFF (including LVIE = 0) is selected by a mask option and the internal oscillator is stopped. Peripheral operation current is not included. 7. Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD 525 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) AC Characteristics (1) Basic operation Note 1 , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (TA = -40 to +110C Parameter Symbol Instruction cycle (minimum TCY instruction execution time) Conditions 4.5 V VDD 5.5 V 0.2 16 s clock 4.0 V VDD < 4.5 V 0.238 16 s 3.3 V VDD < 4.0 V 0.4 16 s Subsystem clock operation TI011 , tTIH0, 4.0 V VDD 5.5 V input high-level width, tTIL0 low-level width 4.09 8.33 16.67 s 114 122 125 s 0.1 3.3 V VDD < 4.0 V fTI5 s 2/fsam + Note 3 s 2/fsam + 0.2 TI50, TI51 input frequency Unit X1 input Internal oscillation clock Note 2 MAX. system operation TI000, TI010, TI001 TYP. Main clock Note 2 MIN. Note 3 4.0 V VDD 5.5 V 10 MHz 3.3 V VDD < 4.0 V 5 MHz TI50, TI51 input high-level width, tTIH5, 4.0 V VDD 5.5 V 50 ns low-level width tTIL5 3.3 V VDD < 4.0 V 100 ns Interrupt input high-level width, tINTH, 1 s low-level width tINTL Key return input low-level width tKR 4.0 V VDD 5.5 V 50 ns 3.3 V VDD < 4.0 V 100 ns 10 s RESET low-level width Notes 1. tRSL TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. 3. PD780133(A1), 780134(A1), 78F0134(A1), 780136(A1), 780138(A1), and 78F0138(A1) only. Selection of fsam = fXP, fXP/4, fXP/256, or fXP, fXP/16, fXP/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, fsam = fXP. 526 User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) TCY vs. VDD (X1 Input Clock Operation) 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.1 0 1.0 2.0 3.0 3.3 4.0 4.5 5.0 5.5 6.0 Supply voltage VDD [V] User's Manual U16228EJ3V1UD 527 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) (2) Serial interface Note (TA = -40 to +110C , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Note TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) (a) UART mode (UART6, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate MAX. Unit 312.5 kbps MAX. Unit 312.5 kbps MAX. Unit (b) UART mode (UART0, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output) Parameter SCK1n cycle time Symbol tKCY1 SCK1n high-/low-level width Conditions MIN. TYP. 4.5 V VDD 5.5 V 200 ns 4.0 V VDD < 4.5 V 240 ns 3.3 V VDD < 4.0 V 400 ns tKCY1/2 - 10 ns 30 ns tKH1, tKL1 SI1n setup time (to SCK1n) tSIK1 SI1n hold time (from SCK1n) tKSI1 Delay time from SCK1n to tKSO1 30 ns Note C = 100 pF 30 ns MAX. Unit SO1n output Note C is the load capacitance of the SCK1n and SO1n output lines. (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input) Parameter SCK1n cycle time SCK1n high-/low-level width Symbol Conditions MIN. TYP. tKCY2 400 ns tKH2, tKCY2/2 ns 80 ns tKL2 SI1n setup time (to SCK1n) tSIK2 SI1n hold time (from SCK1n) tKSI2 Delay time from SCK1n to tKSO2 50 Note C = 100 pF ns 120 SO1n output Note C is the load capacitance of the SO1n output line. Remark n = 0: PD780131(A1), 780132(A1) n = 0, 1: PD780133(A1), 780134(A1), 78F0134(A1), 780136(A1), 780138(A1), 78F0138(A1) 528 User's Manual U16228EJ3V1UD ns CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) AC Timing Test Points (Excluding X1 Input) 0.8VDD 0.8VDD Test points 0.2VDD 0.2VDD Clock Timing 1/fXP tXPL tXPH VIH6 (MIN.) VIL6 (MAX.) X1 input 1/fXT tXTL tXTH VIH6 (MIN.) XT1 input VIL6 (MAX.) TI Timing tTIL0 tTIH0 TI000, TI010, TI001Note, TI011Note 1/fTI5 tTIL5 tTIH5 TI50, TI51 Interrupt Request Input Timing tINTL tINTH INTP0 to INTP7 Note PD780133(A1), 780134(A1), 78F0134(A1), 780136(A1), 780138(A1), and 78F0138(A1) only. User's Manual U16228EJ3V1UD 529 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) RESET Input Timing tRSL RESET Serial Transfer Timing 3-wire serial I/O mode: tKCYm tKLm tKHm SCK1n tSIKm SI1n tKSIm Input data tKSOm Output data SO1n Remark m = 1, 2 n = 0: PD780131(A1), 780132(A1) n = 0, 1: PD780133(A1), 780134(A1), 78F0134(A1), 780136(A1), 780138(A1), 78F0138(A1) 530 User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) A/D Converter Characteristics Note 1 (TA = -40 to +110C , 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Conditions MIN. Resolution 10 Notes 2, 3 Overall error Conversion time tCONV Notes 2, 3 Zero-scale error Full-scale error Notes 2, 3 Note 2 Integral non-linearity error Differential non-linearity error Analog input voltage Note 2 TYP. MAX. Unit 10 10 bit 4.0 V AVREF 5.5 V 0.2 0.6 %FSR 3.3 V AVREF < 4.0 V 0.3 0.8 %FSR 60 s 60 s 4.0 V AVREF 5.5 V 14 3.3 V AVREF < 4.0 V 19 4.0 V AVREF 5.5 V 0.6 %FSR 3.3 V AVREF < 4.0 V 0.8 %FSR 4.0 V AVREF 5.5 V 0.6 %FSR 3.3 V AVREF < 4.0 V 0.8 %FSR 4.0 V AVREF 5.5 V 4.5 LSB 3.3 V AVREF < 4.0 V 6.5 LSB 4.0 V AVREF 5.5 V 2.0 LSB 3.3 V AVREF < 4.0 V 2.5 LSB AVREF V VAIN AVSS Notes 1. TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. Excludes quantization error (1/2 LSB). 3. This value is indicated as a ratio (%FSR) to the full-scale value. POC Circuit Characteristics (TA = -40 to +110CNote 1) Parameter Symbol Detection voltage Power supply rise time Response delay time 1 Note 3 Response delay time 2 Note 4 Minimum pulse width Conditions Note 2 VPOC0 Mask option = 3.5 V tPTH VDD: 0 V 3.3 V tPTHD When power supply rises, after reaching detection voltage (MAX.) tPD When VDD falls MIN. TYP. MAX. Unit 3.3 3.5 3.72 V 0.002 tPW ms 0.2 3.0 ms 1.0 ms ms Notes 1. TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. When flash memory version PD78F0134M5(A1), 78F0134M6(A1), 78F0138M5(A1), or 78F0138M6(A1) is used 3. Time required from voltage detection to reset release. 4. Time required from voltage detection to internal reset output. POC Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tPW tPTH tPTHD tPD Time User's Manual U16228EJ3V1UD 531 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) LVI Circuit Characteristics (TA = -40 to +110CNote 1) Parameter Symbol Detection voltage Note 2 MIN. TYP. MAX. Unit VLVI0 4.1 4.3 4.52 V VLVI1 3.9 4.1 4.32 V VLVI2 3.7 3.9 4.12 V VLVI3 3.5 3.7 3.92 V VLVI4 3.3 3.5 3.72 V 0.2 2.0 ms Response time tLD Minimum pulse width tLW Conditions 0.2 Reference voltage stabilization wait tLWAIT0 time ms 0.5 2.0 ms 0.1 0.2 ms Note 3 Operation stabilization wait time Note 4 tLWAIT1 Notes 1. TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. Time required from voltage detection to interrupt output or internal reset output. 3. Time required from setting LVIE to 1 to reference voltage stabilization when POC-OFF is selected by mask option (when flash memory version PD78F0134M1(A1), 78F0134M2(A1), 78F0138M1(A1), or 78F0138M2(A1) is used). 4. Time required from setting LVION to 1 to operation stabilization. Remarks 1. VLVI0 > VLVI1 > VLVI2 > VLVI3 > VLVI4 2. VPOC0 < VLVIm (m = 0 to 4) LVI Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tLW tLWAIT0 tLWAIT1 tLD LVIE 1 LVION 1 Time Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to +110CNote 1) Parameter Data retention supply voltage Symbol VDDDR Conditions When POC-OFF is selected by mask option Release signal set time MIN. 2.0 TYP. MAX. Unit 5.5 V Note 2 tSREL 0 s Notes 1. TA = -40 to +110C: PD780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) TA = -40 to +105C: PD78F0134(A1), 78F0138(A1) 2. When flash memory version PD78F0134M1(A1), 78F0134M2(A1), 78F0138M1(A1), or 78F0138M2(A1) is used 532 User's Manual U16228EJ3V1UD CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) Flash Memory Programming Characteristics: Flash memory version (TA = +10 to +60C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (1) Write erase characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit 9.7 10.0 10.3 V VPP supply voltage VPP2 During flash memory programming VDD supply current IDD When VPP = VPP2, fXP = 10 MHz, VDD = 5.5 V 37 mA VPP supply current IPP VPP = VPP2 100 mA 0.201 s 20 s/chip Step erase time Note 1 Ter Note 2 Overall erase time Writeback time Tera Note 3 Cwb 0.2 When step erase time = 0.2 s Twb Number of writebacks per 1 writeback command 0.199 49.4 50 When writeback time = 50 ms 50.6 ms 60 Times 16 Times 52 s 520 s 20 Times/ Note 4 Number of erases/writebacks Note 5 Step write time Overall write time per word Cerwb Twr Note 6 Twrw 48 When step write time = 50 s (1 word = 1 48 50 byte) Note 7 Number of rewrites per chip Cerwr 1 erase + 1 write after erase = 1 rewrite area Notes 1. The recommended setting value of the step erase time is 0.2 s. 2. The prewrite time before erasure and the erase verify time (writeback time) are not included. 3. The recommended setting value of the writeback time is 50 ms. 4. Writeback is executed once by the issuance of the writeback command. Therefore, the number of retries 5. must be the maximum value minus the number of commands issued. The recommended setting value of the step write time is 50 s. 6. The actual write time per word is 100 s longer. The internal verify time during or after a write is not 7. included. When a product is first written after shipment, "erase write" and "write only" are both taken as one rewrite. Example: P: Write, E: Erase Shipped product P E P E P: 3 rewrites Shipped product E P E P E P: 3 rewrites Remark The range of the operating clock during flash memory programming is the same as the range during normal operation. User's Manual U16228EJ3V1UD 533 CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) (2) Serial write operation characteristics Parameter Symbol Conditions MIN. TYP. MAX. Unit tDP 10 s Release time from VPP to RESET tPR 10 s VPP pulse input start time from RESET tRP 2 ms VPP pulse high-/low-level width tPW 8 s VPP pulse input end time from RESET tRPE VPP pulse low-level input voltage VPPL 0.8VDD VPP pulse high-level input voltage VPPH 9.7 Set time from VDD to VPP Flash Write Mode Setting Timing VDD VDD 0V tDP tRP tPW VPPH VPP VPPL tPW 0V tPR tRPE VDD RESET (input) 0V 534 User's Manual U16228EJ3V1UD 10.0 14 ms 1.2VDD V 10.3 V CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) Target products: PD780131(A2), 780132(A2), 780133(A2), 780134(A2), 780136(A2), 780138(A2) Caution Be sure to connect the REGC pin of (A2) grade products directly to VDD. Absolute Maximum Ratings (TA = 25C) (1/2) Parameter Supply voltage Symbol Conditions Ratings Unit VDD -0.3 to +6.5 V EVDD -0.3 to +6.5 V REGC -0.3 to +6.5 V VSS -0.3 to +0.3 V -0.3 to +0.3 EVSS -0.3 to VDD + 0.3 AVREF VI1 V -0.3 to +0.3 AVSS Input voltage V Note P00 to P06, P10 to P17, P20 to P27, P30 -0.3 to VDD + 0.3 V Note V to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, X1, X2, XT1, XT2, RESET VI2 P62, N-ch open drain P63 Output voltage Analog input voltage -0.3 to + 13 V -0.3 to VDD + 0.3 Note VO -0.3 to VDD + 0.3 Note VAN AVSS - 0.3 to AVREF + 0.3 On-chip pull-up resistor V V Note V and -0.3 to VDD + 0.3 Note Output current, high IOH Per pin -7 mA Total of P00 to P06, P40 to P43, P50 to -21 mA all pins -42 mA P53, P70 to P77 -21 mA P10 to P17, P30 to P33, P120, P130, P140, P141 Note Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 535 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) Absolute Maximum Ratings (TA = 25C) (2/2) Parameter Output current, low Symbol IOL Conditions Per pin P00 to P06, P10 to P17, P30 to Ratings Unit 14 mA P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P60 to P63 Total of P00 to P06, P40 to P43, P50 to all pins P53, P70 to P77 49 mA P10 to P17, P30 to P33, P60 to 21 mA 24.5 mA 24.5 mA -40 to +125 C -65 to +150 C P63, P120, P130, P140, P141 Operating ambient TA In normal operation mode temperature Storage temperature Tstg Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark 536 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) X1 Oscillator Characteristics (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Ceramic Note 2 resonator Recommended Circuit VSS X1 C1 Crystal Note 2 resonator External Note 2 clock VSS X1 X2 Parameter Conditions MIN. TYP. MAX. Unit MHz 4.0 V VDD 5.5 V 2.0 8.38 (fXP) 3.3 V VDD < 4.0 V 2.0 5.0 Oscillation frequency Oscillation frequency Note 1 C2 X2 C1 C2 X1 X2 4.0 V VDD 5.5 V 2.0 8.38 (fXP) 3.3 V VDD < 4.0 V 2.0 5.0 X1 input frequency Note 1 4.0 V VDD 5.5 V 2.0 8.38 (fXP) 3.3 V VDD < 4.0 V 2.0 5.0 X1 input high-/low- 4.0 V VDD 5.5 V 56 500 level width (tXPH, tXPL) 3.3 V VDD < 4.0 V 96 500 Note 1 MHz MHz ns Notes 1. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. 2. Connect the REGC pin directly to VDD. Cautions 1. When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. Since the CPU is started by the internal oscillation clock after reset is released, check the oscillation stabilization time of the X1 input clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark For the resonator selection and oscillator constant, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. User's Manual U16228EJ3V1UD 537 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) Internal Oscillator Characteristics (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Parameter Internal oscillator Conditions Oscillation frequency (fR) MIN. TYP. MAX. Unit 120 240 495 kHz Subsystem Clock Oscillator Characteristics (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Resonator Crystal Recommended Circuit VSS XT2 resonator XT1 Parameter Conditions Oscillation frequency MIN. TYP. MAX. Unit 32 32.768 35 kHz 32 38.5 kHz 12 15 s Note (fXT) Rd C4 External clock XT2 C3 XT1 XT1 input frequency Note (fXT) XT1 input high-/low-level width (tXTH, tXTL) Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time. Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. 2. The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. Remark For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. 538 User's Manual U16228EJ3V1UD CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) DC Characteristics (1/3) (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output current, high Symbol IOH Conditions MIN. TYP. MAX. Unit Per pin 4.0 V VDD 5.5 V -3.5 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V -17.5 mA 4.0 V VDD 5.5 V -17.5 mA All pins 3.3 V VDD < 4.0 V -7 mA Per pin for P00 to P06, P10 4.0 V VDD 5.5 V 7 mA Per pin for P60 to P63 4.0 V VDD 5.5 V 10.5 mA Total of P10 to P17, P30 to 4.0 V VDD 5.5 V 21 mA 4.0 V VDD 5.5 V 21 mA 3.3 V VDD < 4.0 V 7 mA P33, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 Output current, low IOL to P17, P30 to P33, P40 to P43, P50 to P53, P70 to P77, P120, P130, P140, P141 P33, P60 to P63, P120, P130, P140, P141 Total of P00 to P06, P40 to P43, P50 to P53, P70 to P77 All pins Input voltage, high VIH1 P12, P13, P15, P40 to P43, P50 to P53 0.7VDD VDD V VIH2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0.8VDD VDD V 0.7AVREF AVREF V 0.75VDD VDD V P33, P70 to P77, P120, P140, P141, RESET Input voltage, low VIH3 P20 to P27 VIH4 P60, P61 VIH5 P62, P63 Note N-ch open drain 0.7VDD 12 V On-chip pull-up resistor 0.7VDD VDD V VDD - 0.5 VDD V VIH6 X1, X2, XT1, XT2 VIL1 P12, P13, P15, P40 to P43, P50 to P53 0 0.3VDD V VIL2 P00 to P06, P10, P11, P14, P16, P17, P30 to 0 0.2VDD V 0 0.3AVREF V P33, P70 to P77, P120, P140, P141, RESET Note VIL3 P20 to P27 VIL4 P60, P61 0 0.25VDD V VIL5 P62, P63 0 0.3VDD V VIL6 X1, X2, XT1, XT2 0 0.4 V Note When used as digital input ports, set AVREF = VDD. Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD 539 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) DC Characteristics (2/3) (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Output voltage, high Output voltage, low Symbol VOH VOL1 Conditions MIN. P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, VDD - 1.0 P120, P130, P140, P141 Total IOH = -17.5 mA IOH = -3.5 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, VDD - 1.0 P50 to P53, P70 to P77 Total IOH = -17.5 mA IOH = -3.5 mA IOH = -100 A 3.3 V VDD < 4.0 V P10 to P17, P30 to P33, 4.0 V VDD 5.5 V, P60 to P63, P120, P130, IOL = 7 mA TYP. MAX. Unit V V VDD - 0.5 V 1.3 V 1.3 V P140, P141 Total IOL = 21 mA P00 to P06, P40 to P43, 4.0 V VDD 5.5 V, P50 to P53, P70 to P77 IOL = 7 mA Total IOL = 21 mA VOL2 IOL = 400 A 3.3 V VDD < 4.0 V 0.4 V P60 to P63 4.0 V VDD 5.5 V, 2.0 V 10 A 10 A 20 A IOL = 10.5 mA Input leakage current, high ILIH1 P00 to P06, P10 to P17, P30 to VI = VDD P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET VI = AVREF Input leakage current, low P20 to P27 Note 1 , XT1, XT2 Note 1 ILIH2 VI = VDD X1, X2 ILIH3 VI = 12 V P62, P63 (N-ch open drain) 40 A ILIL1 VI = 0 V P00 to P06, P10 to P17, P20 to -10 A -20 A P27, P30 to P33, P40 to P43, P50 to P53, P60, P61, P70 to P77, P120, P140, P141, RESET ILIL2 X1, X2 ILIL3 Note 1 , XT1, XT2 Note 1 -10 P62, P63 (N-ch open drain) Note 2 A Output leakage current, high ILOH VO = VDD 10 A Output leakage current, low ILOL VO = 0 V -10 A Pull-up resistor RL VI = 0 V 120 k Notes 1. 2. 10 30 When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2. If there is no on-chip pull-up resistor for P62 and P63 (specified by a mask option) and if port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to -55 A flows during only one cycle. At all other times, the maximum leakage current is -10 A. Remark 540 Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. User's Manual U16228EJ3V1UD CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) DC Characteristics (3/3) (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Supply current Symbol IDD1 Note 1 Conditions fXP = 8.38 MHz Note 3 VDD = 5.0 V 10% X1 crystal oscillation operating mode IDD2 MIN. TYP. MAX. Unit When A/D converter is stopped 6.6 14.8 mA When A/D converter is 7.6 16.8 mA 1.4 4.5 mA 8.2 mA Note 7 operating Note 2 X1 crystal oscillation HALT fXP = 8.38 MHz Note 3 VDD = 5.0 V 10% mode When peripheral functions are stopped When peripheral functions are operating IDD3 Internal VDD = 5.0 V 10% 0.25 2.7 mA VDD = 5.0 V 10% 35 1840 A VDD = 5.0 V 10% 35 1800 A VDD = 5.0 V 10% 20 1700 A POC: OFF, internal oscillator: OFF 0.1 1700 A POC: OFF, internal oscillator: ON 14 1800 A 3.5 1700 A 17.5 1800 A oscillation operating mode IDD4 Note 4 Internal oscillation HALT mode IDD5 Note 4 32.768 kHz crystal oscillation operating mode IDD6 Notes 4, 6 32.768 kHz crystal oscillation HALT mode IDD7 Notes 4, 6 STOP mode VDD = 5.0 V 10% Note 5 POC: ON , internal oscillator: OFF Note 5 POC: ON Notes 1. , internal oscillator: ON Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included). 2. IDD1 includes peripheral operation current. 3. When PCC = 00H. 4. When X1 oscillator is stopped. 5. Including when LVIE (bit 4 of LVIM) = 1 with POC-OFF selected by a mask option. 6. When POC-OFF (including LVIE = 0) is selected by a mask option and the internal oscillator is stopped. Peripheral operation current is not included. 7. Including the current that flows through the AVREF pin. User's Manual U16228EJ3V1UD 541 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) AC Characteristics (1) Basic operation (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Instruction cycle (minimum TCY instruction execution time) Conditions Note 1 , tTIH0, 4.0 V VDD 5.5 V 0.238 16 s clock 3.3 V VDD < 4.0 V 0.4 16 s Internal oscillation clock 4.0 V VDD 5.5 V input high-level width, tTIL0 low-level width 4.04 8.33 16.67 s 114 122 125 s 0.1 3.3 V VDD < 4.0 V fTI5 s 2/fsam + Note 2 s 2/fsam + 0.2 TI50, TI51 input frequency Unit X1 input Subsystem clock operation TI011 MAX. system operation TI000, TI010, TI001 TYP. Main clock Note 1 MIN. Note 2 4.0 V VDD 5.5 V 3.3 V VDD < 4.0 V 8.38 MHz 5 MHz TI50, TI51 input high-level width, tTIH5, 4.0 V VDD 5.5 V 59.6 ns low-level width tTIL5 3.3 V VDD < 4.0 V 100 ns Interrupt input high-level width, tINTH, 1 s low-level width tINTL Key return input low-level width tKR 4.0 V VDD 5.5 V 59.6 ns 3.3 V VDD < 4.0 V 100 ns 10 s RESET low-level width Notes 1. 2. tRSL PD780133(A2), 780134(A2), 780136(A2), and 780138(A2) only. Selection of fsam = fXP, fXP/4, fXP/256, or fXP, fXP/16, fXP/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, fsam = fXP. 542 User's Manual U16228EJ3V1UD CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) TCY vs. VDD (X1 Input Clock Operation) 20.0 16.0 Cycle time TCY [ s] 10.0 5.0 Guaranteed operation range 2.0 1.0 0.4 0.238 0.2 0.1 0 1.0 2.0 3.0 3.3 4.0 5.0 5.5 6.0 Supply voltage VDD [V] User's Manual U16228EJ3V1UD 543 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) (2) Serial interface (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) (a) UART mode (UART6, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate MAX. Unit 261.9 kbps MAX. Unit 261.9 kbps MAX. Unit (b) UART mode (UART0, dedicated baud rate generator output) Parameter Symbol Conditions MIN. TYP. Transfer rate (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output) Parameter SCK1n cycle time Symbol tKCY1 Conditions 4.0 V VDD 5.5 V 3.3 V VDD < 4.0 V SCK1n high-/low-level width tKH1, MIN. TYP. 240 ns 400 ns tKCY1/2-10 ns 30 ns 30 ns tKL1 SI1n setup time (to SCK1n) tSIK1 SI1n hold time (from SCK1n) tKSI1 Delay time from SCK1n to tKSO1 Note C = 100 pF 30 ns MAX. Unit SO1n output Note C is the load capacitance of the SCK1n and SO1n output lines. (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input) Parameter Symbol Conditions MIN. TYP. SCK1n cycle time tKCY2 400 ns SCK1n high-/low-level width tKH2, tKCY2/2 ns 80 ns 50 ns tKL2 SI1n setup time (to SCK1n) tSIK2 SI1n hold time (from SCK1n) tKSI2 Delay time from SCK1n to tKSO2 Note C = 100 pF SO1n output Note C is the load capacitance of the SO1n output line. Remark 544 PD780131(A2), 780132(A2) n = 0, 1: PD780133(A2), 780134(A2), 780136(A2), 780138(A2) n = 0: User's Manual U16228EJ3V1UD 120 ns CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) AC Timing Test Points (Excluding X1 Input) 0.8VDD 0.8VDD Test points 0.2VDD 0.2VDD Clock Timing 1/fXP tXPL tXPH VIH6 (MIN.) VIL6 (MAX.) X1 input 1/fXT tXTL tXTH VIH6 (MIN.) XT1 input VIL6 (MAX.) TI Timing tTIL0 tTIH0 TI000, TI010, TI001Note, TI011Note 1/fTI5 tTIL5 tTIH5 TI50, TI51 Interrupt Request Input Timing tINTL tINTH INTP0 to INTP7 Note PD780133(A2), 780134(A2), 780136(A2), and 780138(A2) only. User's Manual U16228EJ3V1UD 545 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) RESET Input Timing tRSL RESET Serial Transfer Timing 3-wire serial I/O mode: tKCYm tKLm tKHm SCK1n tSIKm SI1n tKSIm Input data tKSOm Output data SO1n Remark m = 1, 2 n = 0: PD780131(A2), 780132(A2) n = 0, 1: PD780133(A2), 780134(A2), 780136(A2), and 780138(A2) 546 User's Manual U16228EJ3V1UD CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) A/D Converter Characteristics (TA = -40 to +125C, 3.3 V VDD = EVDD 5.5 V, 3.3 V AVREF VDD, VSS = EVSS = AVSS = 0 V) Parameter Symbol Conditions MIN. TYP. MAX. Unit 10 10 10 bit 4.0 V AVREF 5.5 V 0.2 0.7 %FSR 3.3 V AVREF < 4.0 V 0.3 0.9 %FSR 48 s 48 s Resolution Notes 1, 2 Overall error Conversion time tCONV Notes 1, 2 Zero-scale error Full-scale error Notes 1, 2 Note 1 Integral non-linearity error Differential non-linearity error Analog input voltage Notes 1. 2. Note 1 4.0 V AVREF 5.5 V 16 3.3 V AVREF < 4.0 V 19 4.0 V AVREF 5.5 V 0.7 %FSR 3.3 V AVREF < 4.0 V 0.9 %FSR 4.0 V AVREF 5.5 V 0.7 %FSR 3.3 V AVREF < 4.0 V 0.9 %FSR 4.0 V AVREF 5.5 V 5.5 LSB 3.3 V AVREF < 4.0 V 7.5 LSB 4.0 V AVREF 5.5 V 2.5 LSB 3.3 V AVREF < 4.0 V 3.0 LSB AVREF V VIAN AVSS Excludes quantization error (1/2 LSB). This value is indicated as a ratio (%FSR) to the full-scale value. POC Circuit Characteristics (TA = -40 to +125C) Parameter Symbol Detection voltage Power supply rise time Response delay time 1 Note 1 Conditions VPOC0 Mask option = 3.5 V tPTH VDD: 0 V 3.3 V tPTHD When power supply rises, after reaching MIN. TYP. MAX. Unit 3.3 3.5 3.76 V 0.002 ms 3.0 ms 1.0 ms detection voltage (MAX.) Response delay time 2 Minimum pulse width Notes 1. 2. Note 2 tPD When VDD falls tPW 0.2 ms Time required from voltage detection to reset release. Time required from voltage detection to internal reset output. POC Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tPW tPTH tPTHD tPD Time User's Manual U16228EJ3V1UD 547 CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) LVI Circuit Characteristics (TA = -40 to +125C) Parameter Symbol Detection voltage Note 1 MIN. TYP. MAX. Unit VLVI0 4.1 4.3 4.56 V VLVI1 3.9 4.1 4.36 V VLVI2 3.7 3.9 4.16 V VLVI3 3.5 3.7 3.96 V VLVI4 3.3 3.5 3.76 V 0.2 2.0 ms Response time tLD Minimum pulse width tLW Conditions 0.2 Reference voltage stabilization wait tLWAIT0 time ms 0.5 2.0 ms 0.1 0.2 ms Note 2 Operation stabilization wait time Notes 1. 2. Note 3 tLWAIT1 Time required from voltage detection to interrupt output or internal reset output. Time required from setting LVIE to 1 to reference voltage stabilization when POC-OFF is selected by the mask option. 3. Time required from setting LVION to 1 to operation stabilization. Remarks 1. VLVI0 > VLVI1 > VLVI2 > VLVI3 > VLVI4 2. VPOC0 < VLVIm (m = 0 to 4) LVI Circuit Timing Supply voltage (VDD) Detection voltage (MAX.) Detection voltage (TYP.) Detection voltage (MIN.) tLW tLWAIT0 tLWAIT1 tLD LVIE 1 LVION 1 Time Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to +125C) Parameter Data retention supply voltage Symbol VDDDR Conditions When POC-OFF is selected by mask MIN. 2.0 TYP. MAX. Unit 5.5 V option Release signal set time 548 tSREL 0 User's Manual U16228EJ3V1UD s CHAPTER 33 PACKAGE DRAWINGS 64-PIN PLASTIC LQFP (10x10) A B 48 detail of lead end 33 32 49 S P C T D R 64 U 17 Q 16 1 L F G J H I M ITEM A K B S N S M MILLIMETERS 12.00.2 10.00.2 C 10.00.2 D 12.00.2 F 1.25 G 1.25 H 0.220.05 I 0.08 J 0.5 (T.P.) NOTE K 1.00.2 Each lead centerline is located within 0.08 mm of its true position (T.P.) at maximum material condition. L 0.5 M 0.17 +0.03 -0.07 N 0.08 P 1.4 Q 0.10.05 R 3 +4 -3 S 1.50.10 T 0.25 U 0.60.15 S64GB-50-8EU-2 User's Manual U16228EJ3V1UD 549 CHAPTER 33 PACKAGE DRAWINGS 64-PIN PLASTIC LQFP (14x14) A B 48 49 33 32 detail of lead end S P C D T R 64 1 L 17 16 U Q F G J H I M ITEM K S N M S MILLIMETERS A 17.20.2 B 14.00.2 C 14.00.2 D 17.20.2 F 1.0 G 1.0 H 0.37 +0.08 -0.07 I 0.20 J K 0.8 (T.P.) 1.60.2 NOTE L 0.8 Each lead centerline is located within 0.20 mm of its true position (T.P.) at maximum material condition. M 0.17 +0.03 -0.06 N 0.10 P 1.40.1 Q 0.1270.075 +4 3 -3 R S T U 1.7 MAX. 0.25 0.8860.15 P64GC-80-8BS 550 User's Manual U16228EJ3V1UD CHAPTER 33 PACKAGE DRAWINGS 64-PIN PLASTIC TQFP (12x12) A B 48 detail of lead end 33 32 49 S P T C D R L U 64 Q 17 16 1 F G J H I M ITEM K S M N S NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. MILLIMETERS A B 14.00.2 12.00.2 C 12.00.2 D F 14.00.2 1.125 G 1.125 H 0.32 +0.06 -0.10 I 0.13 J 0.65 (T.P.) K 1.00.2 L 0.5 M 0.17 +0.03 -0.07 N 0.10 P 1.0 Q 0.10.05 R +4 3 -3 S 1.10.1 T 0.25 U 0.60.15 P64GK-65-9ET-3 User's Manual U16228EJ3V1UD 551 CHAPTER 33 PACKAGE DRAWINGS 64-PIN PLASTIC FBGA (6x6) A ZE w S A D SE ZD 8 7 6 5 4 3 2 1 B E SD HGF EDCB A INDEX MARK w S B A y1 S A2 (UNIT:mm) S y S e b A1 x M S AB ITEM DIMENSIONS D 6.000.10 E w 6.000.10 0.20 A 1.430.10 A1 0.300.05 A2 1.13 e 0.65 SD 0.325 SE b 0.325 0.400.05 x 0.08 y 0.10 y1 0.20 ZD 0.725 ZE 0.725 P64F1-65-BA2 552 User's Manual U16228EJ3V1UD CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS These products should be soldered and mounted under the following recommended conditions. For soldering methods and conditions other than those recommended below, please contact an NEC Electronics sales representative. For technical information, see the following website. Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html) Table 34-1. Surface Mounting Type Soldering Conditions (1/7) (1) PD780131GB-xxx-8EU, 780132GB-xxx-8EU, 780133GB-xxx-8EU, PD780134GB-xxx-8EU, 780136GB-xxx-8EU, 780138GB-xxx-8EU, PD780131GB(A)-xxx-8EU, 780132GB(A)-xxx-8EU, 780133GB(A)-xxx-8EU, PD780134GB(A)-xxx-8EU, 780136GB(A)-xxx-8EU, 780138GB(A)-xxx-8EU, PD780131GB(A1)-xxx-8EU, 780132GB(A1)-xxx-8EU, 780133GB(A1)-xxx-8EU, PD780134GB(A1)-xxx-8EU, 780136GB(A1)-xxx-8EU, 780138GB(A1)-xxx-8EU, PD780131GB(A2)-xxx-8EU, 780132GB(A2)-xxx-8EU, 780133GB(A2)-xxx-8EU, PD780134GB(A2)-xxx-8EU, 780136GB(A2)-xxx-8EU, 780138GB(A2)-xxx-8EU Soldering Method Soldering Conditions Recommended Condition Symbol Infrared reflow Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 7 days Note IR35-107-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 7 days Note VP15-107-2 (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). User's Manual U16228EJ3V1UD 553 CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (2/7) (2) PD780131GC-xxx-8BS, 780132GC-xxx-8BS, 780133GC-xxx-8BS, PD780134GC-xxx-8BS, 780136GC-xxx-8BS, 780138GC-xxx-8BS, PD780131GC(A)-xxx-8BS, 780132GC(A)-xxx-8BS, 780133GC(A)-xxx-8BS, PD780134GC(A)-xxx-8BS, 780136GC(A)-xxx-8BS, 780138GC(A)-xxx-8BS, PD780131GC(A1)-xxx-8BS, 780132GC(A1)-xxx-8BS, 780133GC(A1)-xxx-8BS, PD780134GC(A1)-xxx-8BS, 780136GC(A1)-xxx-8BS, 780138GC(A1)-xxx-8BS, PD780131GC(A2)-xxx-8BS, 780132GC(A2)-xxx-8BS, 780133GC(A2)-xxx-8BS, PD780134GC(A2)-xxx-8BS, 780136GC(A2)-xxx-8BS, 780138GC(A2)-xxx-8BS Soldering Method Infrared reflow Soldering Conditions Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 3 days Note Recommended Condition Symbol IR35-103-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 3 days Note VP15-103-2 (after that, prebake at 125C for 10 hours) Wave soldering Solder bath temperature: 260C max., Time: 10 seconds max., Count: Once, WS60-103-1 Preheating temperature: 120C max. (package surface temperature), Exposure Note limit: 3 days (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). 554 User's Manual U16228EJ3V1UD CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (3/7) (3) PD780131GK-xxx-9ET, 780132GK-xxx-9ET, 780133GK-xxx-9ET, PD780134GK-xxx-9ET, 780136GK-xxx-9ET, 780138GK-xxx-9ET, PD780131GK(A)-xxx-9ET, 780132GK(A)-xxx-9ET, 780133GK(A)-xxx-9ET, PD780134GK(A)-xxx-9ET, 780136GK(A)-xxx-9ET, 780138GK(A)-xxx-9ET, PD780131GK(A1)-xxx-9ET, 780132GK(A1)-xxx-9ET, 780133GK(A1)-xxx-9ET, PD780134GK(A1)-xxx-9ET, 780136GK(A1)-xxx-9ET, 780138GK(A1)-xxx-9ET, PD780131GK(A2)-xxx-9ET, 780132GK(A2)-xxx-9ET, 780133GK(A2)-xxx-9ET, PD780134GK(A2)-xxx-9ET, 780136GK(A2)-xxx-9ET, 780138GK(A2)-xxx-9ET Soldering Method Infrared reflow Soldering Conditions Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 7 days Note Recommended Condition Symbol IR35-107-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 7 days Note VP15-107-2 (after that, prebake at 125C for 10 hours) Wave soldering Solder bath temperature: 260C max., Time: 10 seconds max., Count: Once, WS60-107-1 Preheating temperature: 120C max. (package surface temperature), Exposure Note limit: 7 days (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). User's Manual U16228EJ3V1UD 555 CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (4/7) (4) PD78F0134M1GB-8EU, 78F0134M2GB-8EU, 78F0134M3GB-8EU, PD78F0134M4GB-8EU, 78F0134M5GB-8EU, 78F0134M6GB-8EU, PD78F0134M1GB(A)-8EU, 78F0134M2GB(A)-8EU, 78F0134M3GB(A)-8EU, PD78F0134M4GB(A)-8EU, 78F0134M5GB(A)-8EU, 78F0134M6GB(A)-8EU, PD8F0134M1GB(A1)-8EU, 78F0134M2GB(A1)-8EU, 78F0134M5GB(A1)-8EU, 78F0134M6GB(A1)-8EU, PD78F0138M1GB-8EU, 78F0138M2GB-8EU, 78F0138M3GB-8EU, PD78F0138M4GB-8EU, 78F0138M5GB-8EU, 78F0138M6GB-8EU, PD78F0138M1GB(A)-8EU, 78F0138M2GB(A)-8EU, 78F0138M3GB(A)-8EU, PD78F0138M4GB(A)-8EU, 78F0138M5GB(A)-8EU, 78F0138M6GB(A)-8EU, PD78F0138M1GB(A1)-8EU, 78F0138M2GB(A1)-8EU, 78F0138M5GB(A1)-8EU, 78F0138M6GB(A1)-8EU Soldering Method Soldering Conditions Recommended Condition Symbol Infrared reflow Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 3 days Note IR35-103-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 3 days Note VP15-103-2 (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). 556 User's Manual U16228EJ3V1UD CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (5/7) (5) PD78F0134M1GC-8BS, 78F0134M2GC-8BS, 78F0134M3GC-8BS, PD78F0134M4GC-8BS, 78F0134M5GC-8BS, 78F0134M6GC-8BS, PD78F0134M1GC(A)-8BS, 78F0134M2GC(A)-8BS, 78F0134M3GC(A)-8BS, PD78F0134M4GC(A)-8BS, 78F0134M5GC(A)-8BS, 78F0134M6GC(A)-8BS, PD78F0134M1GC(A1)-8BS, 78F0134M2GC(A1)-8BS, 78F0134M5GC(A1)-8BS, 78F0134M6GC(A1)-8BS, PD78F0138M1GC-8BS, 78F0138M2GC-8BS, 78F0138M3GC-8BS, PD78F0138M4GC-8BS, 78F0138M5GC-8BS, 78F0138M6GC-8BS, PD78F0138M1GC(A)-8BS, 78F0138M2GC(A)-8BS, 78F0138M3GC(A)-8BS, PD78F0138M4GC(A)-8BS, 78F0138M5GC(A)-8BS, 78F0138M6GC(A)-8BS, PD78F0138M1GC(A1)-8BS, 78F0138M2GC(A1)-8BS, 78F0138M5GC(A1)-8BS, 78F0138M6GC(A1)-8BS Soldering Method Soldering Conditions Recommended Condition Symbol Infrared reflow Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 3 days Note IR35-103-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 3 days Note VP15-103-2 (after that, prebake at 125C for 10 hours) Wave soldering Solder bath temperature: 260C max., Time: 10 seconds max., Count: Once, WS60-103-1 Preheating temperature: 120C max. (package surface temperature), Exposure Note limit: 3 days (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). User's Manual U16228EJ3V1UD 557 CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (6/7) (6) PD78F0134M1GK-9ET, 78F0134M2GK-9ET, 78F0134M3GK-9ET, PD78F0134M4GK-9ET, 78F0134M5GK-9ET, 78F0134M6GK-9ET, PD78F0134M1GK(A)-9ET, 78F0134M2GK(A)-9ET, 78F0134M3GK(A)-9ET, PD78F0134M4GK(A)-9ET, 78F0134M5GK(A)-9ET, 78F0134M6GK(A)-9ET, PD78F0134M1GK(A1)-9ET, 78F0134M2GK(A1)-9ET, 78F0134M5GK(A1)-9ET, 78F0134M6GK(A1)-9ET, PD78F0138M1GK-9ET, 78F0138M2GK-9ET, 78F0138M3GK-9ET, PD78F0138M4GK-9ET, 78F0138M5GK-9ET, 78F0138M6GK-9ET, PD78F0138M1GK(A)-9ET, 78F0138M2GK(A)-9ET, 78F0138M3GK(A)-9ET, PD78F0138M4GK(A)-9ET, 78F0138M5GK(A)-9ET, 78F0138M6GK(A)-9ET, PD78F0138M1GK(A1)-9ET, 78F0138M2GK(A1)-9ET, 78F0138M5GK(A1)-9ET, 78F0138M6GK(A1)-9ET Soldering Method Soldering Conditions Recommended Condition Symbol Infrared reflow Package peak temperature: 235C, Time: 30 seconds max. (at 210C or higher), Count: Twice or less, Exposure limit: 3 days Note IR35-103-2 (after that, prebake at 125C for 10 hours) VPS Package peak temperature: 215C, Time: 40 seconds max. (at 200C or higher), Count: Twice or less, Exposure limit: 3 days Note VP15-103-2 (after that, prebake at 125C for 10 hours) Wave soldering Solder bath temperature: 260C max., Time: 10 seconds max., Count: Once, WS60-103-1 Preheating temperature: 120C max. (package surface temperature), Exposure Note limit: 3 days (after that, prebake at 125C for 10 hours) Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). 558 User's Manual U16228EJ3V1UD CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS Table 34-1. Surface Mounting Type Soldering Conditions (7/7) (7) PD780131GB-xxx-8EU-A, 780132GB-xxx-8EU-A, 780133GB-xxx-8EU-A, PD780134GB-xxx-8EU-A, 780136GB-xxx-8EU-A, 780138GB-xxx-8EU-A, PD780131GC-xxx-8BS-A, 780132GC-xxx-8BS-A, 780133GC-xxx-8BS-A, PD780134GC-xxx-8BS-A, 780136GC-xxx-8BS-A, 780138GC-xxx-8BS-A, PD780131GK-xxx-9ET-A, 780132GK-xxx-9ET-A, 780133GK-xxx-9ET-A, PD780134GK-xxx-9ET-A, 780136GK-xxx-9ET-A, 780138GK-xxx-9ET-A, PD780134F1-xxx-BA2-A, PD78F0134M1GB-8EU-A, 78F0134M2GB-8EU-A, 78F0134M3GB-8EU-A, PD78F0134M4GB-8EU-A, 78F0134M5GB-8EU-A, 78F0134M6GB-8EU-A, PD78F0138M1GB-8EU-A, 78F0138M2GB-8EU-A, 78F0138M3GB-8EU-A, PD78F0138M4GB-8EU-A, 78F0138M5GB-8EU-A, 78F0138M6GB-8EU-A, PD78F0134M1GC-8BS-A, 78F0134M2GC-8BS-A, 78F0134M3GC-8BS-A, PD78F0134M4GC-8BS-A, 78F0134M5GC-8BS-A, 78F0134M6GC-8BS-A, PD78F0138M1GC-8BS-A, 78F0138M2GC-8BS-A, 78F0138M3GC-8BS-A, PD78F0138M4GC-8BS-A, 78F0138M5GC-8BS-A, 78F0138M6GC-8BS-A, PD78F0134M1GK-9ET-A, 78F0134M2GK-9ET-A, 78F0134M3GK-9ET-A, PD78F0134M4GK-9ET-A, 78F0134M5GK-9ET-A, 78F0134M6GK-9ET-A, PD78F0138M1GK-9ET-A, 78F0138M2GK-9ET-A, 78F0138M3GK-9ET-A, PD78F0138M4GK-9ET-A, 78F0138M5GK-9ET-A, 78F0138M6GK-9ET-A Soldering Method Soldering Conditions Package peak temperature: 260C, Time: 60 seconds max. (at 220C or higher), Infrared reflow Recommended Condition Symbol IR60-207-3 Count: Three times or less, Exposure limit: 7 daysNote (after that, prebake at 125C for 20 to 72 hours) Wave soldering When the pin pitch of the package is 0.65 mm or more, wave soldering can also be performed. - For details, contact an NEC Electronics sales representative. Partial heating Pin temperature: 350C max., Time: 3 seconds max. (per pin row) - Note After opening the dry pack, store it at 25C or less and 65% RH or less for the allowable storage period. Caution Do not use different soldering methods together (except for partial heating). Remark Products that have the part numbers suffixed by "-A" are lead-free products. User's Manual U16228EJ3V1UD 559 CHAPTER 35 CAUTIONS FOR WAIT 35.1 Cautions for Wait This product has two internal system buses. One is a CPU bus and the other is a peripheral bus that interfaces with the low-speed peripheral hardware. Because the clock of the CPU bus and the clock of the peripheral bus are asynchronous, unexpected illegal data may be passed if an access to the CPU conflicts with an access to the peripheral hardware. When accessing the peripheral hardware that may cause a conflict, therefore, the CPU repeatedly executes processing, until the correct data is passed. As a result, the CPU does not start the next instruction processing but waits. If this happens, the number of execution clocks of an instruction increases by the number of wait clocks (for the number of wait clocks, refer to Table 35-1). This must be noted when real-time processing is performed. 560 User's Manual U16228EJ3V1UD CHAPTER 35 CAUTIONS FOR WAIT 35.2 Peripheral Hardware That Generates Wait Table 35-1 lists the registers that issue a wait request when accessed by the CPU, and the number of CPU wait clocks. Table 35-1. Registers That Generate Wait and Number of CPU Wait Clocks Peripheral Hardware Register Access Number of Wait Clocks Watchdog timer WDTM Write 3 clocks (fixed) Serial interface UART0 ASIS0 Read 1 clock (fixed) Serial interface UART6 ASIS6 Read 1 clock (fixed) A/D converter ADM Write 2 to 5 clocks ADS Write (when ADM.5 flag = "1") PFM Write PFT Write ADCR Read Note Note 2 to 9 clocks (when ADM.5 flag = "0") 1 to 5 clocks (when ADM.5 flag = "1") 1 to 9 clocks (when ADM.5 flag = "0") {(1/fMACRO) x 2/(1/fCPU)} + 1 *The result after the decimal point is truncated if it is less than tCPUL after it has been multiplied by (1/fCPU), and is rounded up if it exceeds tCPUL. fMACRO: Macro operating frequency 2 (When bit 5 (FR2) of ADM = "1": fX/2, when bit 5 (FR2) of ADM = "0": fX/2 ) fCPU: CPU clock frequency tCPUL: Low-level width of CPU clock Note No wait cycle is generated for the CPU if the number of wait clocks calculated by the above expression is 1. Caution When the CPU is operating on the subsystem clock and the X1 input clock is stopped (MCC = 1), do not access the registers listed above using an access method in which a wait request is issued. Remark The clock is the CPU clock (fCPU). User's Manual U16228EJ3V1UD 561 CHAPTER 35 CAUTIONS FOR WAIT 35.3 Example of Wait Occurrence <1> Watchdog timer Number of execution clocks: 8 (5 clocks when data is written to a register that does not issue a wait (MOV sfr, A).) Number of execution clocks: 10 (7 clocks when data is written to a register that does not issue a wait (MOV sfr, #byte).) <2> Serial interface UART6 Number of execution clocks: 6 (5 clocks when data is read from a register that does not issue a wait (MOV A, sfr).) <3> A/D converter Table 35-2. Number of Wait Clocks and Number of Execution Clocks on Occurrence of Wait (A/D Converter) * When fX = 10 MHz, tCPUL = 50 ns Value of Bit 5 (FR2) 0 fX 9 clocks fX/2 1 Number of Wait Clocks fCPU of ADM Register 14 clocks 5 clocks 10 clocks fX/2 2 3 clocks 8 clocks fX/2 3 2 clocks fX/2 4 fX fX/2 fX/2 2 fX/2 3 fX/2 4 0 clocks (1 clock 7 clocks Note ) 10 clocks 3 clocks 8 clocks 2 clocks 0 clocks (1 clock 0 clocks (1 clock Note ) ) X1 input clock oscillation frequency tCPUL: Low-level width of CPU clock 562 ) 7 clocks Note The clock is the CPU clock (fCPU). fX: Note 5 clocks (6 clocks 5 clocks Note On execution of MOV A, ADCR Remark Number of Execution Clocks User's Manual U16228EJ3V1UD Note 5 clocks (6 clocks ) Note 5 clocks (6 clocks ) APPENDIX A DEVELOPMENT TOOLS The following development tools are available for the development of systems that employ the 78K0/KE1. Figure A-1 shows the development tool configuration. * Support for PC98-NX series Unless otherwise specified, products supported by IBM PC/ATTM compatibles are compatible with PC98-NX series computers. When using PC98-NX series computers, refer to the explanation for IBM PC/AT compatibles. * WindowsTM Unless otherwise specified, "Windows" means the following OSs. * Windows 3.1 * Windows 95 * Windows 98 * Windows NTTM Ver. 4.0 * Windows 2000 * Windows XP User's Manual U16228EJ3V1UD 563 APPENDIX A DEVELOPMENT TOOLS Figure A-1. Development Tool Configuration (1/3) (1) When using the in-circuit emulators IE-78K0-NS, IE-78K0-NS-A Software package * Software package Debugging software Language processing software * Assembler package * Integrated debugger * C compiler package * System simulator * Device file * C library source fileNote 1 Control software * Project manager (Windows only)Note 2 Host machine (PC or EWS) Interface adapter, PC card interface, etc. Power supply unit Flash memory writing environment In-circuit emulatorNote 3 Emulation board Flash programmer Performance board Flash memory writing adapter Flash memory Emulation probe Conversion socket or conversion adapter Target system Notes 1. 2. The C library source file is not included in the software package. The project manager PM plus is included in the assembler package. PM plus is only used for Windows. 3. 564 Products other than in-circuit emulators IE-78K0-NS and IE-78K0-NS-A are all sold separately. User's Manual U16228EJ3V1UD APPENDIX A DEVELOPMENT TOOLS Figure A-1. Development Tool Configuration (2/3) (2) When using the in-circuit emulator IE-78K0K1-ET Software package * Software package Debugging software Language processing software * Assembler package * Integrated debugger * C compiler package * System simulator * Device file * C library source fileNote 1 Control software * Project manager (Windows only)Note 2 Host machine (PC or EWS) Interface adapter Power supply unit Flash memory writing environment Flash programmer In-circuit emulatorNote 3 Flash memory writing adapter Emulation probe Flash memory Conversion socket or conversion adapter Target system Notes 1. The C library source file is not included in the software package. 2. The project manager PM plus is included in the assembler package. 3. In-circuit emulator IE-78K0K1-ET is supplied with integrated debugger ID78K0-NS, a device file, power PM plus is only used for Windows. supply unit, and PCI bus interface adapter IE-70000-PCI-IF-A. Any other products are sold separately. User's Manual U16228EJ3V1UD 565 APPENDIX A DEVELOPMENT TOOLS Figure A-1. Development Tool Configuration (3/3) (3) When using the in-circuit emulator QB-78K0KX1H Software package * Software package Debugging software Language processing software * Assembler package * Integrated debugger * C compiler package * System simulator * Device file * C library source fileNote 1 Control software * Project manager (Windows only)Note 2 Host machine (PC or EWS) USB interface cable Power supply unit Flash memory writing environment Flash programmer In-circuit emulatorNote 3 Flash memory writing adapter Emulation probe Flash memory Conversion socket or conversion adapter Target system Notes 1. 2. The C library source file is not included in the software package. The project manager PM plus is included in the assembler package. PM plus is only used for Windows. 3. In-circuit emulator QB-78K0KX1H is supplied with integrated debugger ID78K0-QB, flash memory programmer PG-FPL (unsupported in the 78K0/Kx1 products), power supply unit, and USB interface cable. Any other products are sold separately. 566 User's Manual U16228EJ3V1UD APPENDIX A DEVELOPMENT TOOLS A.1 Software Package SP78K0 Development tools (software) common to the 78K/0 Series are combined in this package. 78K/0 Series software package Part number: SxxxxSP78K0 Remark xxxx in the part number differs depending on the host machine and OS used. SxxxxSP78K0 xxxx Host Machine OS AB17 PC-9800 series, Windows (Japanese version) BB17 IBM PC/AT compatibles Windows (English version) Supply Medium CD-ROM A.2 Language Processing Software RA78K0 This assembler converts programs written in mnemonics into object codes executable Assembler package with a microcontroller. This assembler is also provided with functions capable of automatically creating symbol tables and branch instruction optimization. This assembler should be used in combination with a device file (DF780138) (sold separately). This assembler package is a DOS-based application. It can also be used in Windows, however, by using the Project Manager (included in assembler package) on Windows. Part number: SxxxxRA78K0 CC78K0 This compiler converts programs written in C language into object codes executable with C compiler package a microcontroller. This compiler should be used in combination with an assembler package and device file (both sold separately). This C compiler package is a DOS-based application. It can also be used in Windows, however, by using the Project Manager (included in assembler package) on Windows. Part number: SxxxxCC78K0 Note 1 DF780138 This file contains information peculiar to the device. Device file This device file should be used in combination with a tool (RA78K0, CC78K0, SM78K0, ID78K0-NS, ID78K0, and ID78K0-QB) (all sold separately). The corresponding OS and host machine differ depending on the tool to be used (all sold separately). Part number: SxxxxDF780138 CC78K/0-L Note 2 This is a source file of the functions that configure the object library included in the C C library source file compiler package (CC78K0). This file is required to match the object library included in the C compiler package to the user's specifications. Part number: SxxxxCC78K0-L Notes 1. The DF780138 can be used in common with the RA78K0, CC78K0, SM78K0, ID78K0-NS, ID78K0, and ID78K0-QB. 2. The CC78K0-L is not included in the software package (SP78K0). User's Manual U16228EJ3V1UD 567 APPENDIX A DEVELOPMENT TOOLS Remark xxxx in the part number differs depending on the host machine and OS used. SxxxxRA78K0 SxxxxCC78K0 SxxxxCC78K0-L xxxx Host Machine AB17 PC-9800 series, BB17 IBM PC/AT compatibles 3P17 HP9000 series 700 3K17 SPARCstation OS Windows (Japanese version) TM TM Supply Medium CD-ROM Windows (English version) HP-UX TM SunOS TM TM Solaris (Rel. 10.10) (Rel. 4.1.4) (Rel. 2.5.1) SxxxxDF780138 xxxx Host Machine OS AB13 PC-9800 series, Windows (Japanese version) BB13 IBM PC/AT compatibles Windows (English version) Supply Medium 3.5-inch 2HD FD A.3 Control Software PM plus This is control software designed to enable efficient user program development in the Project manager Windows environment. All operations used in development of a user program, such as starting the editor, building, and starting the debugger, can be performed from PM plus. The project manager is included in the assembler package (RA78K0). It can only be used in Windows. A.4 Flash Memory Writing Tools Flashpro III Flash programmer dedicated to microcontrollers with on-chip flash memory. (part number: FL-PR3, PG-FP3) Flashpro IV (part number: FL-PR4, PG-FP4) Flash programmer FA-64GB-8EU FA-64GC-8BS Flash memory writing adapter used connected to the Flashpro III/Flashpro IV. * FA-64GB-8EU: For 64-pin plastic LQFP (GB-8EU type) FA-64GK-9ET * FA-64GC-8BS: For 64-pin plastic LQFP (GC-8BS type) Flash memory writing adapter * FA-64GK-9ET: For 64-pin plastic TQFP (GK-9ET type) Remark FL-PR3, FL-PR4, FA-64GB-8EU, FA-64GC-8BS, and FA-64GK-9ET are products of Naito Densei Machida Mfg. Co., Ltd. TEL: +81-45-475-4191 Naito Densei Machida Mfg. Co., Ltd. 568 User's Manual U16228EJ3V1UD APPENDIX A DEVELOPMENT TOOLS A.5 Debugging Tools (Hardware) A.5.1 When using in-circuit emulator IE-78K0-NS or IE-78K0-NS-A Remark Operations where the oscillation frequencies exceed 10 MHz are only supported in IE-78K0-NS control code N or later, IE-78K0-NS-A control code G or later, and IE-780148-NS-EM1 control code E or later. IE-78K0-NS The in-circuit emulator serves to debug hardware and software when developing In-circuit emulator application systems using a 78K/0 Series product. It corresponds to the integrated debugger (ID78K0-NS). This emulator should be used in combination with a power supply unit, emulation probe, and the interface adapter required to connect this emulator to the host machine. IE-78K0-NS-PA This board is connected to the IE-78K0-NS to expand its functions. Adding this board Performance board adds a coverage function and enhances debugging functions such as tracer and timer functions. IE-78K0-NS-A Product that combines the IE-78K0-NS and IE-78K0-NS-PA In-circuit emulator IE-70000-MC-PS-B This adapter is used for supplying power from a 100 V to 240 V AC outlet. Power supply unit IE-70000-98-IF-C This adapter is required when using a PC-9800 series computer (except notebook type) Interface adapter as the host machine (C bus compatible). IE-70000-CD-IF-A This is PC card and interface cable required when using a notebook-type computer as PC card interface the host machine (PCMCIA socket compatible). IE-70000-PC-IF-C This adapter is required when using an IBM PC compatible computer as the host Interface adapter machine (ISA bus compatible). IE-70000-PCI-IF-A This adapter is required when using a computer with a PCI bus as the host machine. Interface adapter IE-780148-NS-EM1 This board emulates the operations of the peripheral hardware peculiar to a device. It Emulation board should be used in combination with an in-circuit emulator. NP-64GB-TQ This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GB-TQ designed for a 64-pin plastic LQFP (GB-8EU type). Emulation probe TGB-064SDP Conversion adapter This conversion adapter is used to connect the NP-64GB-TQ or NP-H64GB-TQ and target system board to which a 64-pin plastic LQFP (GB-8EU type) can be connected. NP-64GC-TQ This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GC-TQ designed for a 64-pin plastic LQFP (GC-8BS type). Emulation probe TGC-064SAP Conversion adapter This conversion adapter is used to connect the NP-64GC-TQ or NP-H64GC-TQ and target system board to which a 64-pin plastic LQFP (GC-8BS type) can be connected. NP-64GK This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GK-TQ designed for a 64-pin plastic TQFP (GK-9ET type). Emulation probe TGK-064SBW Conversion adapter This conversion adapter is used to connect the NP-64GK or NP-H64GK-TQ and target system board to which a 64-pin plastic TQFP (GK-9ET type) can be connected. Remarks 1. NP-64GB-TQ, NP-H64GB-TQ, NP-64GC-TQ, NP-H64GC-TQ, NP-64GK, and NP-H64GK-TQ are products of Naito Densei Machida Mfg. Co., Ltd. TEL: +81-45-475-4191 Naito Densei Machida Mfg. Co., Ltd. 2. TGB-064SDP, TGC-064-SAP, and TGK-064SBW are products made by TOKYO ELETECH CORPORATION. For further information, contact: Daimaru Kogyo, Ltd. Tokyo Electronics Department (TEL +81-3-3820-7112) Osaka Electronics Department (TEL +81-6-6244-6672) User's Manual U16228EJ3V1UD 569 APPENDIX A DEVELOPMENT TOOLS A.5.2 When using in-circuit emulator IE-78K0K1-ET Remark Operations where the oscillation frequencies exceed 10 MHz are only supported in IE-78K0K1-ET control code C or later. Note IE-78K0K1-ET The in-circuit emulator serves to debug hardware and software when developing In-circuit emulator application systems using a 78K0/Kx1 product. It corresponds to the integrated debugger (ID78K0-NS). This emulator should be used in combination with a power supply unit, emulation probe, and the interface adapter required to connect this emulator to the host machine. IE-70000-98-IF-C This adapter is required when using a PC-9800 series computer (except notebook type) Interface adapter as the host machine (C bus compatible). IE-70000-CD-IF-A This is PC card and interface cable required when using a notebook-type computer as PC card interface the host machine (PCMCIA socket compatible). IE-70000-PC-IF-C This adapter is required when using an IBM PC/AT compatible computer as the host Interface adapter machine (ISA bus compatible). IE-70000-PCI-IF-A This adapter is required when using a computer with a PCI bus as the host machine. Interface adapter This is supplied with IE-78K0K1-ET. NP-64GB-TQ This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GB-TQ designed for a 64-pin plastic LQFP (GB-8EU type). Emulation probe TGB-064SDP This conversion adapter is used to connect the NP-64GB-TQ or NP-H64GB-TQ and Conversion adapter target system board to which a 64-pin plastic LQFP (GB-8EU type) can be connected. NP-64GC-TQ This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GC-TQ designed for a 64-pin plastic LQFP (GC-8BS type). Emulation probe TGC-064SAP This conversion adapter is used to connect the NP-64GC-TQ or NP-H64GC-TQ and Conversion adapter target system board to which a 64-pin plastic LQFP (GC-8BS type) can be connected. NP-64GK This emulation probe is used to connect the in-circuit emulator and target system, and is NP-H64GK-TQ designed for a 64-pin plastic TQFP (GK-9ET type). Emulation probe TGK-064SBW This conversion adapter is used to connect the NP-64GK or NP-H64GK-TQ and target Conversion adapter system board to which a 64-pin plastic TQFP (GK-9ET type) can be connected. Note IE-78K0K1-ET is supplied with a power supply unit and PCI bus interface adapter IE-70000-PCI-IF-A. It is also supplied with integrated debugger ID78K0-NS and a device file as control software. Remarks 1. NP-64GB-TQ, NP-H64GB-TQ, NP-64GC-TQ, NP-H64GC-TQ, NP-64GK, and NP-H64GK-TQ are products of Naito Densei Machida Mfg. Co., Ltd. TEL: +81-45-475-4191 Naito Densei Machida Mfg. Co., Ltd. 2. TGB-064SDP, TGC-064SAP, and TGK-064SBW are products made by TOKYO ELETECH CORPORATION. For further information, contact: Daimaru Kogyo, Ltd. Tokyo Electronics Department (TEL +81-3-3820-7112) Osaka Electronics Department (TEL +81-6-6244-6672) 570 User's Manual U16228EJ3V1UD APPENDIX A DEVELOPMENT TOOLS A.5.3 When using in-circuit emulator QB-78K0KX1H Note 1 QB-78K0KX1H The in-circuit emulator serves to debug hardware and software when developing application In-circuit emulator systems using the 78K0/Kx1 or 78K0/Kx1+. It supports the integrated debugger (ID78K0QB). This emulator should be used in combination with a power supply unit and emulation probe. USB is used to connect this emulator to the host machine. Note 2 QB-144-CA-01 This adapter is used in waveform monitoring using the oscilloscope, etc. Check pin adapter QB-80-EP-01T This is a flexible type probe used to connect the in-circuit emulator to the target system. Emulation probe QB-64GB-EA-01T This adapter is used to perform the pin conversion from the in-circuit emulator to the target QB-64GC-EA-01T connector. * QB-64GB-EA-01T: For 64-pin plastic LQFP (GB-8EU type) QB-64GK-EA-01T Exchange adapter * QB-64GC-EA-01T: For 64-pin plastic LQFP (GC-8BS type) * QB-64GK-EA-01T: For 64-pin plastic TQFP (GK-9ET type) QB-64GB-YS-01T This adapter is used to adjust the height between the target system and in-circuit emulator if QB-64GC-YS-01T required. * QB-64GB-YS-01T: For 64-pin plastic LQFP (GB-8EU type) QB-64GK-YS-01T Space adapter * QB-64GC-YS-01T: For 64-pin plastic LQFP (GC-8BS type) * QB-64GK-YS-01T: For 64-pin plastic TQFP (GK-9ET type) QB-64GB-YQ-01T QB-64GC-YQ-01T This connector is used to connect the target connector to the exchange adapter. * QB-64GB-YQ-01T: For 64-pin plastic LQFP (GB-8EU type) QB-64GK-YQ-01T * QB-64GC-YQ-01T: For 64-pin plastic LQFP (GC-8BS type) YQ connector * QB-64GK-YQ-01T: For 64-pin plastic TQFP (GK-9ET type) QB-64GB-HQ-01T QB-64GC-HQ-01T This adapter is used to mount the target device onto the target device with socket. * QB-64GB-HQ-01T: For 64-pin plastic LQFP (GB-8EU type) QB-64GK-HQ-01T * QB-64GC-HQ-01T: For 64-pin plastic LQFP (GC-8BS type) QB-64GK-HQ-02T * QB-64GK-HQ-01T: For 64-pin plastic TQFP (GK-9ET type) without on-chip debug function Mount adapter * QB-64GK-HQ-02T: For 64-pin plastic TQFP (GK-9ET type) with on-chip debug function QB-64GB-NQ-01T QB-64GC-NQ-01T This connector is used to mount the in-circuit emulator onto the target system. * QB-64GB-NQ-01T: For 64-pin plastic LQFP (GB-8EU type) QB-64GK-NQ-01T * QB-64GC-NQ-01T: For 64-pin plastic LQFP (GC-8BS type) Target connector * QB-64GK-NQ-01T: For 64-pin plastic TQFP (GK-9ET type) Notes 1. The QB-78K0KX1H is supplied with a power supply unit, USB interface cable, and flash memory programmer PG-FPL. It is also supplied with integrated debugger ID78K0-QB as control software. 2. Under development Remark The package contents differ depending on the part number. * QB-78K0KX1H-ZZZ: In-circuit emulator only * QB-78K0KX1H-T64GB, QB-78K0KX1H-T64GC, QB-78K0KX1H-T64GK: In-circuit emulator and accessories (emulation probe, exchange adapter, YQ connector, target connector). User's Manual U16228EJ3V1UD 571 APPENDIX A DEVELOPMENT TOOLS A.6 Debugging Tools (Software) SM78K0 This is a system simulator for the 78K/0 Series. The SM78K0 is Windows-based System simulator software. It is used to perform debugging at the C source level or assembler level while simulating the operation of the target system on a host machine. Use of the SM78K0 allows the execution of application logical testing and performance testing on an independent basis from hardware development, thereby providing higher development efficiency and software quality. The SM78K0 should be used in combination with the device file (DF780138) (sold separately). Part number: SxxxxSM78K0 ID78K0-NS This debugger supports the in-circuit emulators for the 78K/0 Series. The ID78K0-NS (supporting in-circuit emulators and ID78K0-QB are Windows-based software. IE-78K0-NS, IE-78K0-NS-A, and It has improved C-compatible debugging functions and can display the results of tracing IE-78K0K1-ET), with the source program using an integrating window function that associates the source ID78K0-QB program, disassemble display, and memory display with the trace result. It should be (supporting in-circuit emulator QB- used in combination with the device file (sold separately). 78K0KX1H) Part number: SxxxxID78K0-NS, SxxxxID78K0-QB Integrated debugger Remark xxxx in the part number differs depending on the host machine and OS used. SxxxxSM78K0 SxxxxID78K0-NS SxxxxID78K0-QB xxxx 572 Host Machine OS AB17 PC-9800 series, Windows (Japanese version) BB17 IBM PC/AT compatibles Windows (English version) User's Manual U16228EJ3V1UD Supply Medium CD-ROM APPENDIX B NOTES ON TARGET SYSTEM DESIGN B.1 When Using IE-78K0-NS, IE-78K0-NS-A, or IE-78K0K1-ET The following shows a diagram of the connection conditions between the emulation probe and conversion adapter. Design your system making allowances for conditions such as the shape of parts mounted on the target system, as shown below. Table B-1. Distance Between IE System and Conversion Adapter Emulation Probe Conversion Adapter Distance Between IE System and Conversion Adapter NP-64GB-TQ TGB-064SDP 155 mm NP-H64GB-TQ NP-64GC-TQ 355 mm TGC-064SAP 155 mm NP-H64GC-TQ 355 mm TGK-064SBW NP-64GK 155 mm NP-H64GK-TQ 355 mm Figure B-1. Distance Between In-Circuit Emulator and Conversion Adapter In-circuit emulator IE-78K0-NS, IE-78K0-NS-A, or IE-78K0K1-ET Target system Emulation board IE-780148-NS-EM1 155 mmNote CN1 Emulation probe NP-64GB-TQ, NP-H64GB-TQ, NP-64GC-TQ, NP-H64GC-TQ, NP-64GK, NP-H64GK-TQ Conversion adapter TGB-064SDP, TGC-064SAP, TGK-064SBW 78013X PROBE Board Note Distance when using NP-64GB-TQ, NP-64GC-TQ, or NP-64GK. This is 355 mm when using NP-H64GBTQ, NP-H64GC-TQ, or NP-H64GK-TQ. Remark The NP-64GB-TQ, NP-H64GB-TQ, NP-64GC-TQ, NP-H64GC-TQ, NP-64GK, and NP-H64GK-TQ are products of Naito Densei Machida Mfg. Co., Ltd. The TGB-064SDP, TGC-064SAP, and TGK-064SBW are products of TOKYO ELETECH CORPORATION. User's Manual U16228EJ3V1UD 573 APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-2. Connection Conditions of Target System (When Using NP-64GB-TQ) Emulation board IE-780148-NS-EM1 Emulation probe NP-64GB-TQ 22 mm Conversion adapter TGB-064SDP 11 mm 16 mm 40 mm Pin 1 16 mm 34 mm Target system 574 User's Manual U16228EJ3V1UD APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-3. Connection Conditions of Target System (When Using NP-H64GB-TQ) Emulation board IE-780148-NS-EM1 Emulation probe NP-H64GB-TQ 21.4 mm Conversion adapter TGB-064SDP 11 mm 16 mm 42.6 mm Pin 1 16 mm 45 mm Target system User's Manual U16228EJ3V1UD 575 APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-4. Connection Conditions of Target System (When Using NP-64GC-TQ) Emulation board IE-780148-NS-EM1 Emulation probe NP-64GC-TQ 23 mm Conversion adapter TGC-064SAP 11 mm 25 mm 20.65 mm 40 mm Pin 1 20.65 mm 34 mm Target system 576 User's Manual U16228EJ3V1UD APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-5. Connection Conditions of Target System (When Using NP-H64GC-TQ) Emulation board IE-780148-NS-EM1 Emulation probe NP-H64GC-TQ 23 mm Conversion adapter: TGC-064SAP 11 mm 23 mm 20.65 mm 42 mm Pin 1 20.65 mm 45 mm Target system User's Manual U16228EJ3V1UD 577 APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-6. Connection Conditions of Target System (When Using NP-64GK) Emulation board IE-780148-NS-EM1 Emulation probe NP-64GK 21.95 mm Conversion adapter TGK-064SBW 11 mm 25 mm 18.4 mm 40 mm Pin 1 18.4 mm 34 mm Target system 578 User's Manual U16228EJ3V1UD APPENDIX B NOTES ON TARGET SYSTEM DESIGN Figure B-7. Connection Conditions of Target System (When Using NP-H64GK-TQ) Emulation board IE-780148-NS-EM1 Emulation probe NP-H64GK-TQ 21.95 mm Conversion adapter TGK-064SBW 23 mm 18.4 mm 42 mm 11 mm Pin 1 18.4 mm 45 mm Target system User's Manual U16228EJ3V1UD 579 APPENDIX B NOTES ON TARGET SYSTEM DESIGN B.2 When Using QB-78K0KX1H The following shows areas on the target system where component mounting is prohibited and areas where there are component mounting height restrictions. (a) 64-pin GB package 15 10.5 10 10.5 10 Figure B-8. Restricted Area on Target System (64-Pin GB Package) 15 13.375 17.375 : Exchange adapter area: Components up to 17.45 mm in height can be mountedNote : Emulation probe tip area: Components up to 24.45 mm in height can be mountedNote Note Height can be regulated by using space adapters (each adds 2.4 mm) (b) 64-pin GK package 15 13.375 10.5 10 10 15 17.375 : Exchange adapter area: Components up to 17.45 mm in height can be mountedNote : Emulation probe tip area: Components up to 24.45 mm in height can be mountedNote Note Height can be regulated by using space adapters (each adds 2.4 mm) 580 10.5 Figure B-9. Restricted Area on Target System (64-Pin GK Package) User's Manual U16228EJ3V1UD APPENDIX B NOTES ON TARGET SYSTEM DESIGN (c) 64-pin GC package 15 11.85 10 11.85 10 Figure B-10. Restricted Area on Target System (64-Pin GC Package) 15 13.375 17.375 : Exchange adapter area: Components up to 17.45 mm in height can be mountedNote : Emulation probe tip area: Components up to 24.45 mm in height can be mountedNote Note Height can be regulated by using space adapters (each adds 2.4 mm) User's Manual U16228EJ3V1UD 581 APPENDIX C REGISTER INDEX C.1 Register Index (In Alphabetical Order with Respect to Register Names) [A] A/D conversion result register (ADCR)........................................................................................................................265 A/D converter mode register (ADM) ............................................................................................................................262 Analog input channel specification register (ADS) ......................................................................................................264 Asynchronous serial interface control register 6 (ASICL6) ..........................................................................................314 Asynchronous serial interface operation mode register 0 (ASIM0) .............................................................................284 Asynchronous serial interface operation mode register 6 (ASIM6) .............................................................................308 Asynchronous serial interface reception error status register 0 (ASIS0) .....................................................................286 Asynchronous serial interface reception error status register 6 (ASIS6) .....................................................................310 Asynchronous serial interface transmission status register 6 (ASIF6) ........................................................................311 [B] Baud rate generator control register 0 (BRGC0) .........................................................................................................287 Baud rate generator control register 6 (BRGC6) .........................................................................................................313 [C] Capture/compare control register 00 (CRC00)............................................................................................................158 Capture/compare control register 01 (CRC01)............................................................................................................159 Clock monitor mode register (CLM) ............................................................................................................................410 Clock output selection register (CKS) .........................................................................................................................256 Clock selection register 6 (CKSR6).............................................................................................................................312 Correction address register 0 (CORAD0)....................................................................................................................435 Correction address register 1 (CORAD1)....................................................................................................................435 Correction control register (CORCN) ..........................................................................................................................436 [E] 8-bit timer compare register 50 (CR50) .......................................................................................................................196 8-bit timer compare register 51 (CR51) .......................................................................................................................196 8-bit timer counter 50 (TM50)......................................................................................................................................195 8-bit timer counter 51 (TM51)......................................................................................................................................195 8-bit timer H carrier control register 1 (TMCYC1)........................................................................................................220 8-bit timer H compare register 00 (CMP00).................................................................................................................214 8-bit timer H compare register 01 (CMP01).................................................................................................................214 8-bit timer H compare register 10 (CMP10).................................................................................................................214 8-bit timer H compare register 11 (CMP11).................................................................................................................214 8-bit timer H mode register 0 (TMHMD0) ....................................................................................................................215 8-bit timer H mode register 1 (TMHMD1) ....................................................................................................................215 8-bit timer mode control register 50 (TMC50)..............................................................................................................199 8-bit timer mode control register 51 (TMC51)..............................................................................................................200 External interrupt falling edge enable register (EGN)..................................................................................................377 External interrupt rising edge enable register (EGP)...................................................................................................377 582 User's Manual U16228EJ3V1UD APPENDIX C REGISTER INDEX [I] Input switch control register (ISC) ...............................................................................................................................315 Internal expansion RAM size switching register (IXS).................................................................................................446 Internal memory size switching register (IMS) ............................................................................................................445 Internal oscillation mode register (RCM).....................................................................................................................126 Interrupt mask flag register 0H (MK0H) ......................................................................................................................375 Interrupt mask flag register 0L (MK0L)........................................................................................................................375 Interrupt mask flag register 1H (MK1H) ......................................................................................................................375 Interrupt mask flag register 1L (MK1L)........................................................................................................................375 Interrupt request flag register 0H (IF0H) .....................................................................................................................374 Interrupt request flag register 0L (IF0L) ......................................................................................................................374 Interrupt request flag register 1H (IF1H) .....................................................................................................................374 Interrupt request flag register 1L (IF1L) ......................................................................................................................374 [K] Key return mode register (KRM) .................................................................................................................................387 [L] Low-voltage detection level selection register (LVIS)..................................................................................................423 Low-voltage detection register (LVIM) ........................................................................................................................422 [M] Main clock mode register (MCM) ................................................................................................................................127 Main OSC control register (MOC) ...............................................................................................................................128 Multiplication/division data register A0 (MDA0H, MDA0L) ..........................................................................................361 Multiplication/division data register B0 (MDB0)...........................................................................................................362 Multiplier/divider control register 0 (DMUC0) ..............................................................................................................363 [O] Oscillation stabilization time counter status register (OSTC) ..............................................................................129, 390 Oscillation stabilization time select register (OSTS)............................................................................................130, 391 [P] Port mode register 0 (PM0)......................................................................................................................... 117, 165, 347 Port mode register 1 (PM1)................................................................................................. 117, 201, 220, 288, 315, 347 Port mode register 12 (PM12).....................................................................................................................................117 Port mode register 14 (PM14).............................................................................................................................117, 258 Port mode register 3 (PM3).................................................................................................................................117, 201 Port mode register 4 (PM4).........................................................................................................................................117 Port mode register 5 (PM5).........................................................................................................................................117 Port mode register 6 (PM6).........................................................................................................................................117 Port mode register 7 (PM7).........................................................................................................................................117 Port register 0 (P0)......................................................................................................................................................119 Port register 1 (P1)......................................................................................................................................................119 Port register 12 (P12)..................................................................................................................................................119 Port register 13 (P13)..................................................................................................................................................119 Port register 14 (P14)..................................................................................................................................................119 Port register 2 (P2)......................................................................................................................................................119 User's Manual U16228EJ3V1UD 583 APPENDIX C REGISTER INDEX Port register 3 (P3)......................................................................................................................................................119 Port register 4 (P4)......................................................................................................................................................119 Port register 5 (P5)......................................................................................................................................................119 Port register 6 (P6)......................................................................................................................................................119 Port register 7 (P7)......................................................................................................................................................119 Power-fail comparison mode register (PFM) ...............................................................................................................266 Power-fail comparison threshold register (PFT) ..........................................................................................................266 Prescaler mode register 00 (PRM00)..........................................................................................................................162 Prescaler mode register 01 (PRM01)..........................................................................................................................162 Priority specification flag register 0H (PR0H) ..............................................................................................................376 Priority specification flag register 0L (PR0L) ...............................................................................................................376 Priority specification flag register 1H (PR1H) ..............................................................................................................376 Priority specification flag register 1L (PR1L) ...............................................................................................................376 Processor clock control register (PCC) .......................................................................................................................124 Pull-up resistor option register 0 (PU0) .......................................................................................................................120 Pull-up resistor option register 1 (PU1) .......................................................................................................................120 Pull-up resistor option register 12 (PU12) ...................................................................................................................120 Pull-up resistor option register 14 (PU14) ...................................................................................................................120 Pull-up resistor option register 3 (PU3) .......................................................................................................................120 Pull-up resistor option register 4 (PU4) .......................................................................................................................120 Pull-up resistor option register 5 (PU5) .......................................................................................................................120 Pull-up resistor option register 7 (PU7) .......................................................................................................................120 [R] Receive buffer register 0 (RXB0) ................................................................................................................................283 Receive buffer register 6 (RXB6) ................................................................................................................................307 Remainder data register 0 (SDR0)..............................................................................................................................361 Reset control flag register (RESF) ..............................................................................................................................408 [S] Serial clock selection register 10 (CSIC10) .................................................................................................................344 Serial clock selection register 11 (CSIC11) .................................................................................................................344 Serial I/O shift register 10 (SIO10) ..............................................................................................................................341 Serial I/O shift register 11 (SIO11) ..............................................................................................................................341 Serial operation mode register 10 (CSIM10) ...............................................................................................................342 Serial operation mode register 11 (CSIM11) ...............................................................................................................342 16-bit timer capture/compare register 000 (CR000) ....................................................................................................152 16-bit timer capture/compare register 001 (CR001) ....................................................................................................152 16-bit timer capture/compare register 010 (CR010) ....................................................................................................154 16-bit timer capture/compare register 011 (CR011) ....................................................................................................154 16-bit timer counter 00 (TM00)....................................................................................................................................152 16-bit timer counter 01 (TM01)....................................................................................................................................152 16-bit timer mode control register 00 (TMC00)............................................................................................................155 16-bit timer mode control register 01 (TMC01)............................................................................................................155 16-bit timer output control register 00 (TOC00)...........................................................................................................159 16-bit timer output control register 01 (TOC01)...........................................................................................................159 584 User's Manual U16228EJ3V1UD APPENDIX C REGISTER INDEX [T] Timer clock selection register 50 (TCL50) ..................................................................................................................197 Timer clock selection register 51 (TCL51) ..................................................................................................................197 Transmit buffer register 10 (SOTB10).........................................................................................................................341 Transmit buffer register 11 (SOTB11).........................................................................................................................341 Transmit buffer register 6 (TXB6)................................................................................................................................307 Transmit shift register 0 (TXS0) ..................................................................................................................................283 [W] Watch timer operation mode register (WTM) ..............................................................................................................239 Watchdog timer enable register (WDTE) ....................................................................................................................249 Watchdog timer mode register (WDTM) .....................................................................................................................247 User's Manual U16228EJ3V1UD 585 APPENDIX C REGISTER INDEX C.2 Register Index (In Alphabetical Order with Respect to Register Symbol) [A] ADCR: A/D conversion result register .................................................................................................................265 ADM: A/D converter mode register....................................................................................................................262 ADS: Analog input channel specification register .............................................................................................264 ASICL6: Asynchronous serial interface control register 6......................................................................................314 ASIF6: Asynchronous serial interface transmission status register 6 ..................................................................311 ASIM0: Asynchronous serial interface operation mode register 0........................................................................284 ASIM6: Asynchronous serial interface operation mode register 6........................................................................308 ASIS0: Asynchronous serial interface reception error status register 0...............................................................286 ASIS6: Asynchronous serial interface reception error status register 6...............................................................310 [B] BRGC0: Baud rate generator control register 0 .....................................................................................................287 BRGC6: Baud rate generator control register 6 .....................................................................................................313 [C] CKS: Clock output selection register ................................................................................................................256 CKSR6: Clock selection register 6 ........................................................................................................................312 CLM: Clock monitor mode register....................................................................................................................410 CMP00: 8-bit timer H compare register 00 ............................................................................................................214 CMP01: 8-bit timer H compare register 01 ............................................................................................................214 CMP10: 8-bit timer H compare register 10 ............................................................................................................214 CMP11: 8-bit timer H compare register 11 ............................................................................................................214 CORAD0: Correction address register 0 ..................................................................................................................435 CORAD1: Correction address register 1 ..................................................................................................................435 CORCN: Correction control register .......................................................................................................................436 CR000: 16-bit timer capture/compare register 000...............................................................................................152 CR001: 16-bit timer capture/compare register 001...............................................................................................152 CR010: 16-bit timer capture/compare register 010...............................................................................................154 CR011: 16-bit timer capture/compare register 011...............................................................................................154 CR50: 8-bit timer compare register 50................................................................................................................196 CR51: 8-bit timer compare register 51................................................................................................................196 CRC00: Capture/compare control register 00 .......................................................................................................158 CRC01: Capture/compare control register 01 .......................................................................................................159 CSIC10: Serial clock selection register 10 .............................................................................................................344 CSIC11: Serial clock selection register 11 .............................................................................................................344 CSIM10: Serial operation mode register 10............................................................................................................342 CSIM11: Serial operation mode register 11............................................................................................................342 [D] DMUC0: Multiplier/divider control register 0 ...........................................................................................................363 [E] EGN: External interrupt falling edge enable register .........................................................................................377 EGP: External interrupt rising edge enable register ..........................................................................................377 586 User's Manual U16228EJ3V1UD APPENDIX C REGISTER INDEX [I] IF0H: Interrupt request flag register 0H.............................................................................................................374 IF0L: Interrupt request flag register 0L .............................................................................................................374 IF1H: Interrupt request flag register 1H.............................................................................................................374 IF1L: Interrupt request flag register 1L .............................................................................................................374 IMS: Internal memory size switching register ..................................................................................................445 ISC: Input switch control register.....................................................................................................................315 IXS: Internal expansion RAM size switching register ......................................................................................446 [K] KRM: Key return mode register.........................................................................................................................387 [L] LVIM: Low-voltage detection register ................................................................................................................422 LVIS: Low-voltage detection level selection register .........................................................................................423 [M] MCM: Main clock mode register ........................................................................................................................127 MDA0H: Multiplication/division data register A0 ....................................................................................................361 MDA0L: Multiplication/division data register A0 ....................................................................................................361 MDB0: Multiplication/division data register B0 ....................................................................................................362 MK0H: Interrupt mask flag register 0H ................................................................................................................375 MK0L: Interrupt mask flag register 0L.................................................................................................................375 MK1H: Interrupt mask flag register 1H ................................................................................................................375 MK1L: Interrupt mask flag register 1L.................................................................................................................375 MOC: Main OSC control register .......................................................................................................................128 [O] OSTC: Oscillation stabilization time counter status register ........................................................................129, 390 OSTS: Oscillation stabilization time select register .....................................................................................130, 391 [P] P0: Port register 0..........................................................................................................................................119 P1: Port register 1..........................................................................................................................................119 P12: Port register 12........................................................................................................................................119 P13: Port register 13........................................................................................................................................119 P14: Port register 14........................................................................................................................................119 P2: Port register 2..........................................................................................................................................119 P3: Port register 3..........................................................................................................................................119 P4: Port register 4..........................................................................................................................................119 P5: Port register 5..........................................................................................................................................119 P6: Port register 6..........................................................................................................................................119 P7: Port register 7..........................................................................................................................................119 PCC: Processor clock control register ..............................................................................................................124 PFM: Power-fail comparison mode register ......................................................................................................266 PFT: Power-fail comparison threshold register ................................................................................................266 PM0: Port mode register 0................................................................................................................ 117, 165, 347 PM1: Port mode register 1........................................................................................ 117, 201, 220, 288, 315, 347 User's Manual U16228EJ3V1UD 587 APPENDIX C REGISTER INDEX PM12: Port mode register 12 ..............................................................................................................................117 PM14: Port mode register 14 ......................................................................................................................117, 258 PM3: Port mode register 3 ........................................................................................................................117, 201 PM4: Port mode register 4 ................................................................................................................................117 PM5: Port mode register 5 ................................................................................................................................117 PM6: Port mode register 6 ................................................................................................................................117 PM7: Port mode register 7 ................................................................................................................................117 PR0H: Priority specification flag register 0H .......................................................................................................376 PR0L: Priority specification flag register 0L ........................................................................................................376 PR1H: Priority specification flag register 1H .......................................................................................................376 PR1L: Priority specification flag register 1L ........................................................................................................376 PRM00: Prescaler mode register 00 .....................................................................................................................162 PRM01: Prescaler mode register 01 .....................................................................................................................162 PU0: Pull-up resistor option register 0 ..............................................................................................................120 PU1: Pull-up resistor option register 1 ..............................................................................................................120 PU12: Pull-up resistor option register 12 ............................................................................................................120 PU14: Pull-up resistor option register 14 ............................................................................................................120 PU3: Pull-up resistor option register 3 ..............................................................................................................120 PU4: Pull-up resistor option register 4 ..............................................................................................................120 PU5: Pull-up resistor option register 5 ..............................................................................................................120 PU7: Pull-up resistor option register 7 ..............................................................................................................120 [R] RCM: Internal oscillation mode register .............................................................................................................126 RESF: Reset control flag register........................................................................................................................408 RXB0: Receive buffer register 0 .........................................................................................................................283 RXB6: Receive buffer register 6 .........................................................................................................................307 [S] SDR0: Remainder data register 0 .......................................................................................................................361 SIO10: Serial I/O shift register 10 ........................................................................................................................341 SIO11: Serial I/O shift register 11 ........................................................................................................................341 SOTB10: Transmit buffer register 10 ......................................................................................................................341 SOTB11: Transmit buffer register 11 ......................................................................................................................341 [T] TCL50: Timer clock selection register 50 .............................................................................................................197 TCL51: Timer clock selection register 51 .............................................................................................................197 TM00: 16-bit timer counter 00.............................................................................................................................152 TM01: 16-bit timer counter 01.............................................................................................................................152 TM50: 8-bit timer counter 50...............................................................................................................................195 TM51: 8-bit timer counter 51...............................................................................................................................195 TMC00: 16-bit timer mode control register 00 .......................................................................................................155 TMC01: 16-bit timer mode control register 01 .......................................................................................................155 TMC50: 8-bit timer mode control register 50 .........................................................................................................199 TMC51: 8-bit timer mode control register 51 .........................................................................................................200 TMCYC1: 8-bit timer H carrier control register 1 ......................................................................................................220 588 User's Manual U16228EJ3V1UD APPENDIX C REGISTER INDEX TMHMD0: 8-bit timer H mode register 0...................................................................................................................215 TMHMD1: 8-bit timer H mode register 1...................................................................................................................215 TOC00: 16-bit timer output control register 00......................................................................................................159 TOC01: 16-bit timer output control register 01......................................................................................................159 TXB6: Transmit buffer register 6 ........................................................................................................................307 TXS0: Transmit shift register 0...........................................................................................................................283 [W] WDTE: Watchdog timer enable register ..............................................................................................................249 WDTM: Watchdog timer mode register ................................................................................................................247 WTM: Watch timer operation mode register ......................................................................................................239 User's Manual U16228EJ3V1UD 589 APPENDIX D LIST OF CAUTIONS This appendix lists cautions described in this document. "Classification (hard/soft)" in table is as follows. Hard: Cautions for microcontroller internal/external hardware Soft: Cautions for software such as register settings or programs Hard Classification Chapter 1 Chapter (1/22) Function Operating frequency rating 590 Cautions Page Peripheral function: Count clock, base clock The specifications of the peripheral functions (timer, serial interface, A/D converter, etc.) are conventional when operating at VDD = 2.7 to 5.5 V. Therefore, to select the count clock or base clock of a peripheral function, satisfy the following conditions. * VDD = 4.0 to 5.5 V: Count clock or base clock 10 MHz * VDD = 3.3 to 4.0 V: Count clock or base clock 8.38 MHz * VDD = 2.7 to 3.3 V: Count clock or base clock 5 MHz * VDD = 2.5 to 2.7 V: Count clock or base clock 2.5 MHz p. 18 Flash memory Rewrite the flash memory in the ranges of fX = 2 to 10 MHz and VDD = 2.7 to 5.5 V as ever. p. 18 Connect the IC (Internally Connected) pin directly to VSS. pp. 28, 30 Connect the AVSS pin to VSS. pp. 28, 30 Connect the REGC pin as follows. pp. 28, 30 p. 28 Hard A regulator cannot be used with (A1) grade products and (A2) grade products. Be sure to connect the REGC pin of these products directly to VDD. p. 49 Memory space IMS: Internal memory size switching register, IXS: Internal expansion RAM size switching register Regardless of the internal memory capacity, the initial values of the internal memory size switching register (IMS) and internal expansion RAM size switching register (IXS) of all 78K0/KE1 products are fixed (IMS = CFH, IXS = 0CH). Therefore, set the value corresponding to each product as indicated below. p. 54 Soft Connect the VPP pin to EVSS or VSS during normal operation. REGC pin Soft - Pin functions Soft Hard Chapter 4 Chapter 3 Chapter 2 Pin connection Details of Function Port functions SFR area: Do not access addresses to which SFRs are not assigned. Special function register p. 64 SP: Stack pointer Since RESET input makes the SP contents undefined, be sure to initialize the SP before using the stack. p. 74 P02, P03, P04 When P02/SO11, P03/SI11, and P04/SCK11 are used as general-purpose ports, do not write to serial clock selection register 11 (CSIC11). p. 98 P10, P11, P12 When P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 are used as generalpurpose ports, do not write to serial clock selection register 10 (CSIC10). p. 102 P60 to P63 Use of a pull-up resistor can be specified for P60 to P63 pins by a mask option only in the mask ROM versions. p. 120 In the case of a 1-bit memory manipulation instruction, although a single bit is manipulated, the port is accessed as an 8-bit unit. Therefore, on a port with a mixture of input and output pins, the output latch contents for pins specified as input are undefined, even for bits other than the manipulated bit. p. 121 - User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification - Details of Function Cautions Page Be sure to clear bit 3 to 0. PCC: Processor clock control register (PCC) p. 125 RCM: Internal oscillation mode register p. 126 Hard Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1 before setting RSTOP. Main clock MCM: Main clock mode register p. 127 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the divided clock of the internal oscillator output (fX) is supplied to the peripheral hardware (fX = 240 kHz (TYP.)). Operation of the peripheral hardware with the internal oscillation clock cannot be guaranteed. Therefore, when the internal oscillation clock is selected as the clock supplied to the CPU, do not use peripheral hardware. In addition, stop the peripheral hardware before switching the clock supplied to the CPU from the X1 input clock to the internal oscillation clock. Note, however, that the following peripheral hardware can be used when the CPU operates on the internal oscillation clock. * Watchdog timer * Clock monitor 7 * 8-bit timer H1 when fR/2 is selected as count clock * Peripheral hardware selecting external clock as the clock source (Except when external count clock of TM0n (n = 0, 1) is selected (TI00n valid edge)) Soft Internal oscillator Subsystem clock Set MCS = 1 and MCM0 = 1 before switching subsystem clock operation to X1 input clock operation (bit 4 (CSS) of the processor clock control register (PCC) is changed from 1 to 0). p. 127 Main clock MOC: Main OSC control Subsystem register Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 0 before setting MSTOP. p. 128 clock Main clock OSTC: Oscillation stabilization time counter status register To stop X1 oscillation when the CPU is operating on the subsystem clock, set bit 7 p. 128 (MCC) of the processor clock control register (PCC) to 1 (setting by MSTOP is not possible). After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1. p. 129 If the STOP mode is entered and then released while the internal oscillation clock p. 129 is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. The wait time when STOP mode is released does not include the time after STOP p. 129 mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. Hard Soft Chapter 5 Chapter (2/22) Function OSTS: Oscillation stabilization time select register To set the STOP mode while the X1 input clock is used as the CPU clock, set OSTS before executing the STOP instruction. p. 130 Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed. p. 130 User's Manual U16228EJ3V1UD 591 APPENDIX D LIST OF CAUTIONS Soft Classification Main clock Details of Function OSTS: Oscillation stabilization time select register Soft Soft Hard Chapter 6 592 Cautions If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released. Page p. 130 The wait time when STOP mode is released does not include the time after STOP p. 130 mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. Hard Chapter 5 Chapter (3/22) Function X1 oscillator, subsystem clock oscillator - When using the X1 oscillator and subsystem clock oscillator, wire as follows in the p. 132 area enclosed by the broken lines in Figures 5-8 and 5-9 to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. Note that the subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption. Prescaler - When the internal oscillation clock is selected as the clock supplied to the CPU, the prescaler generates various clocks by dividing the internal oscillator output (fX = 240 kHz (TYP.)). p. 134 Internal oscillator - The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by a mask option. p. 141 To calculate the maximum time, set fR = 120 kHz. p. 142 CPU clock - 16-bit timer/ event counters 00, 01 (TM00, TM01) CR00n: 16-bit timer capture/ compare register 00n p. 143 Selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the X1 input clock to the subsystem clock (changing CSS from 0 to 1) should not be set simultaneously. Simultaneous setting is possible, however, for selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the subsystem clock to the X1 input clock (changing CSS from 1 to 0). Setting the following values is prohibited when the CPU operates on the internal oscillation clock. * CSS, PCC2, PCC1, PCC0 = 0, 0, 0, 1 (settable only for standard products and (A) grade products) * CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 0 * CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 1 * CSS, PCC2, PCC1, PCC0 = 0, 1, 0, 0 p. 143 Set a value other than 0000H to CR00n in the mode in which clear & start occurs on a match of TM0n and CR00n. p. 153 If CR00n is set to 0000H in the free-running mode and in the clear mode using the p. 153 valid edge of the TI00n pin, an interrupt request (INTTM00n) is generated when the value of CR00n changes from 0000H to 0001H following TM0n overflow (FFFFH). Moreover, INTTM00n is generated after a match of TM0n and CR00n is detected, a valid edge of the TI01n pin is detected, or the timer is cleared by a one-shot trigger. When P01 or P06 is used as the valid edge input pin of TI01n, it cannot be used as the timer output (TO0n) pin. Moreover, when P01 or P06 is used as TO0n, it cannot be used as the valid edge of TI01n. User's Manual U16228EJ3V1UD p. 153 APPENDIX D LIST OF CAUTIONS Hard Classification Page Do not rewrite CR00n during TM0n operation. pp. 153, 166, 171, 183 If the CR01n register is cleared to 0000H, an interrupt request (INTTM01n) is generated when the value changes from 0000H to 0001H after an overflow (FFFFH) of TM0n. Moreover, INTTM01n is generated after a match of TM0n and CR01n is detected, a valid edge of the TI00n pin is detected, or the timer is cleared by a one-shot trigger. p. 154 When CR01n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If count stop input and capture trigger input conflict, the captured data is undefined. p. 154 CR01n can be rewritten during TM0n operation. For details, see Caution 2 in Figure 6-20. p. 154 TMC0n: 16-bit timer mode control register 0n 16-bit timer counter 0n (TM0n) starts operation at the moment TMC0n2 and TMC0n3 are set to values other than 0, 0 (operation stop mode), respectively. Clear TMC0n2 and TMC0n3 to 0, 0 to stop the operation. p. 155 TMC00: 16-bit timer mode control register 00 Timer operation must be stopped before writing to bits other than the OVF00 flag. p. 156 Set the valid edge of the TI000/P00 pin using prescaler mode register 00 (PRM00). p. 156 Soft p. 153 Hard Cautions Soft Details of Function When CR00n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If timer count stop and capture trigger input conflict, the captured data is undefined. 16-bit timer/ event counters 00, 01 (TM00, TM01) CR00n: 16-bit timer capture/ compare register 00n CR01n: 16-bit timer capture/ compare register 01n TMC01: 16-bit timer mode control register 01 Soft Hard CRC00: Capture/ compare control register 00 Hard Chapter 6 Chapter (4/22) Function CRC01: Capture/ compare control register 01 p. 156 If any of the following modes is selected: the mode in which clear & start occurs on match between TM00 and CR000, the mode in which clear & start occurs at the TI000 valid edge, or free-running mode, when the set value of CR000 is FFFFH and the TM00 value changes from FFFFH to 0000H, the OVF00 flag is set to 1. Timer operation must be stopped before writing to bits other than the OVF01 flag. p. 157 Set the valid edge of the TI001/P05 pin using prescaler mode register 01 (PRM01). p. 157 p. 157 If any of the following modes is selected: the mode in which clear & start occurs on match between TM01 and CR001, the mode in which clear & start occurs at the TI001 valid edge, or free-running mode, when the set value of CR001 is FFFFH and the TM01 value changes from FFFFH to 0000H, the OVF01 flag is set to 1. Timer operation must be stopped before setting CRC00. p. 158 When the mode in which clear & start occurs on a match between TM00 and CR000 is selected with 16-bit timer mode control register 00 (TMC00), CR000 should not be specified as a capture register. p. 158 To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 00 (PRM00). p. 158 Timer operation must be stopped before setting CRC01. p. 159 When the mode in which clear & start occurs on a match between TM01 and CR001 is selected with 16-bit timer mode control register 01 (TMC01), CR001 should not be specified as a capture register. p. 159 To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 01 (PRM01). p. 159 User's Manual U16228EJ3V1UD 593 APPENDIX D LIST OF CAUTIONS Soft Classification Soft Hard Chapter 6 Chapter (5/22) Function 16-bit timer/ event counters 00, 01 (TM00, TM01) Details of Function TOC00: 16-bit timer output control register 00 Hard Soft Hard Soft Hard TOC01: 16-bit timer output control register 01 Cautions Page Timer operation must be stopped before setting other than TOC004. p. 160 If LVS00 and LVR00 are read, 0 is read. p. 160 OSPT00 is automatically cleared after data is set, so 0 is read. p. 160 Do not set OSPT00 to 1 other than in one-shot pulse output mode. p. 160 A write interval of two cycles or more of the count clock selected by prescaler mode register 00 (PRM00) is required to write to OSPT00 successively. p. 160 Do not set LVS00 to 1 before TOE00, and do not set LVS00 and TOE00 to 1 simultaneously. p. 160 Perform <1> and <2> below in the following order, not at the same time. <1> Set TOC001, TOC004, TOE00, OSPE00: Timer output operation setting <2> Set LVS00, LVR00: Timer output F/F setting p. 160 Timer operation must be stopped before setting other than TOC014. p. 161 If LVS01 and LVR01 are read, 0 is read. p. 161 OSPT01 is automatically cleared after data is set, so 0 is read. p. 161 Do not set OSPT01 to 1 other than in one-shot pulse output mode. p. 161 A write interval of two cycles or more of the count clock selected by prescaler mode register 01 (PRM01) is required to write to OSPT01 successively. p. 161 Do not set LVS01 to 1 before TOE01, and do not set LVS01 and TOE01 to 1 simultaneously. p. 161 Perform <1> and <2> below in the following order, not at the same time. <1> Set TOC011, TOC014, TOE01, OSPE01: Timer output operation setting <2> Set LVS01, LVR01: Timer output F/F setting p. 161 p. 163 PRM00: When the internal oscillation clock is selected as the clock to be supplied to the Prescaler mode CPU, the clock of the internal oscillator is divided and supplied as the count clock. register 00 If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 00 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 00 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. Always set data to PRM00 after stopping the timer operation. p. 163 If the valid edge of TI000 is to be set for the count clock, do not set the clear & start mode using the valid edge of TI000 and the capture trigger. p. 163 If the TI000 or TI010 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI000 pin or TI010 pin to enable the operation of 16-bit timer counter 00 (TM00). Care is therefore required when pulling up the TI000 or TI010 pin. However, if the TI000 pin or TI010 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. p. 163 When P01 is used as the TI010 valid edge, it cannot be used as the timer output (TO00), and when used as TO00, it cannot be used as the TI010 valid edge. p. 163 Soft PRM01: p. 164 When the internal oscillation clock is selected as the clock to be supplied to the Prescaler mode CPU, the clock of the internal oscillator is divided and supplied as the count clock. register 01 If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 01 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 01 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. 594 Always set data to PRM01 after stopping the timer operation. p. 164 If the valid edge of TI001 is to be set for the count clock, do not set the clear & start mode using the valid edge of TI001 and the capture trigger. p. 164 User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification Soft Hard 16-bit timer/ event counters 00, 01 (TM00, TM01) Details of Function Cautions Page PRM01: If the TI001 or TI011 pin is high level immediately after system reset, the rising Prescaler mode edge is immediately detected after the rising edge or both the rising and falling register 01 edges are set as the valid edge(s) of the TI001 pin or TI011 pin to enable the operation of 16-bit timer counter 01 (TM01). Care is therefore required when pulling up the TI001 or TI011 pin. However, if the TI001 pin or TI011 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. p. 164 When P06 is used as the TI011 valid edge, it cannot be used as the timer output (TO01), and when used as TO01, it cannot be used as the TI011 valid edge. p. 164 CR01n: 16-bit timer capture/ compare register 01n To change the value of the duty factor (the value of the CR01n register) during operation, see Caution 2 in Figure 6-20 PPG Output Operation Timing. p. 169 CR00n, CR01n: 16-bit timer capture/compare registers 00n, 01n Values in the following range should be set in CR00n and CR01n: 0000H CR01n < CR00n FFFFH p. 170 PPG output In the PPG output operation, change the pulse width (rewrite CR01n) during TM0n p. 171 operation using the following procedure. <1> Disable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 0) <2> Disable the INTTM01n interrupt (TMMK01n = 1) <3> Rewrite CR01n <4> Wait for 1 cycle of the TM0n count clock <5> Enable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 1) <6> Clear the interrupt request flag of INTTM01n (TMIF01n = 0) <7> Enable the INTTM01n interrupt (TMMK01n = 0) Pulse width measurement To use two capture registers, set the TI00n and TI01n pins. p. 172 External event counter When reading the external event counter count value, TM0n should be read. p. 182 The pulse generated through PPG output has a cycle of [CR00n setting value + 1], p. 170 and has a duty of [(CR01n setting value + 1)/(CR00n setting value + 1)]. Hard Do not set the CR00n and CR01n registers to 0000H. p. 186 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits. p. 187 One-shot pulse Do not input the external trigger again while a one-shot pulse is being output. To output: External output the one-shot pulse again, wait until the current one-shot pulse output is trigger completed. Soft Hard p. 185 When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate-function port pin. Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate-function port pin, resulting in the output of a pulse at an undesired timing. Soft One-shot pulse Do not set the OSPT0n bit to 1 again while the one-shot pulse is being output. To p. 185 output: output the one-shot pulse again, wait until the current one-shot pulse output is Software trigger completed. Hard Chapter 6 Chapter (6/22) Function Timer start errors p. 187 Do not set the CR00n and CR01n registers to 0000H. p. 188 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits. p. 189 An error of up to one clock may occur in the time required for a match signal to be p. 190 generated after timer start. This is because 16-bit timer counter 0n (TM0n) is started asynchronously to the count clock. User's Manual U16228EJ3V1UD 595 APPENDIX D LIST OF CAUTIONS Soft Classification 16-bit timer capture/ compare register 00n, 01n setting Cautions Page In the mode in which clear & start occurs on a match between TM0n and CR00n, p. 190 set 16-bit timer capture/compare registers 00n, 01n (CR00n, CR01n) to other than 0000H. This means a 1-pulse count operation cannot be performed when 16-bit timer/event counter 0n is used as an external event counter. Capture register The values of 16-bit timer capture/compare registers 00n and 01n (CR00n and data retention CR01n) are not guaranteed after 16-bit timer/event counter 0n has been stopped. timing p. 190 Valid edge setting p. 190 Set the valid edge of the TI00n pin after clearing bits 2 and 3 (TMC0n2 and TMC0n3) of 16-bit timer mode control register 0n (TMC0n) to 0, 0, respectively, and then stopping timer operation. The valid edge is set using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n). One-shot pulse Do not set the OSPT0n bit to 1 again while a one-shot pulse is being output. To output: output the one-shot pulse again, wait until the current one-shot pulse output is Software trigger completed. p. 190 One-shot pulse Do not input the external trigger again while a one-shot pulse is being output. To output: External output the one-shot pulse again, wait until the current one-shot pulse output is trigger completed. p. 190 Hard 16-bit timer/ event counters 00, 01 (TM00, TM01) Details of Function One-shot pulse output function p. 190 When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate-function port pin. Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate-function port pin, resulting in the output of a pulse at an undesired timing. Soft Chapter 6 Chapter (7/22) Function Operation of OVF0n flag The OVF0n flag is also set to 1 in the following case. When any of the following modes is selected: the mode in which clear & start occurs on a match between TM0n and CR00n, the mode in which clear & start occurs at the TI00n valid edge, or the free-running mode CR00n is set to FFFFH TM0n is counted up from FFFFH to 0000H. p. 191 Even if the OVF0n flag is cleared before the next count clock is counted (before TM0n becomes 0001H) after the occurrence of TM0n overflow, the OVF0n flag is re-set newly so this clear is invalid. p. 191 Conflicting operations p. 191 If a conflict occurs between the read period of the 16-bit timer capture/compare register (CR00n/CR01n) and capture trigger input (CR00n/CR01n used as capture register), the priority is given to the capture trigger input. The data read from CR00n/CR01n is undefined. p. 192 Regardless of the CPU's operation mode, when the timer stops, the input signals to the TI00n/TI01n pins are not acknowledged. p. 192 Hard Timer operation Even if 16-bit timer counter 0n (TM0n) is read, the value is not captured by 16-bit timer capture/compare register 01n (CR01n). The one-shot pulse output mode operates correctly only in the free-running mode p. 192 and the mode in which clear & start occurs at the TI00n valid edge. In the mode in which clear & start occurs on a match between the TM0n register and CR00n register, one-shot pulse output is not possible because an overflow does not occur. Capture operation Compare operation 596 If TI00n valid edge is specified as the count clock, a capture operation by the capture register specified as the trigger for TI00n is not possible. p. 192 To ensure the reliability of the capture operation, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 0n (PRM0n). p. 192 The capture operation is performed at the falling edge of the count clock. An interrupt request input (INTTM00n/INTTM01n), however, is generated at the rise of the next count clock. p. 192 A capture operation may not be performed for CR00n/CR01n set in compare mode even if a capture trigger has been input. p. 192 User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Hard Classification Chapter 6 Chapter (8/22) Function 16-bit timer/ event counters 00, 01 (TM00, TM01) Details of Function Edge detection Cautions If the TI00n or TI01n pin is high level immediately after system reset and the rising p. 192 edge or both the rising and falling edges are specified as the valid edge of the TI00n or TI01n pin to enable the 16-bit timer counter 0n (TM0n) operation, a rising edge is detected immediately after the operation is enabled. Be careful therefore when pulling up the TI00n or TI01n pin. However, if the TI00n pin or TI01n pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. Soft CR5n: 8-bit timer compare register 5n TCL50: Timer clock selection register 50 Soft Hard Chapter 7 The sampling clock used to eliminate noise differs when the TI00n valid edge is used as the count clock and when it is used as a capture trigger. In the former case, the count clock is fX, and in the latter case the count clock is selected by prescaler mode register 0n (PRM0n). The capture operation is only performed when a valid level is detected twice by sampling the valid edge, thus eliminating noise with a short pulse width. 8-bit timer/ event counters 50, 51 (TM50, TM51) TCL51: Timer clock selection register 51 In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more. p. 196 p. 197 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 50 is not guaranteed. When rewriting TCL50 to other data, stop the timer operation beforehand. p. 197 Be sure to clear bits 3 to 7 to 0. p. 197 p. 198 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 51 is not guaranteed. p. 198 Be sure to clear bits 3 to 7 to 0. p. 198 The settings of LVS5n and LVR5n are valid in other than PWM mode. p. 200 Perform <1> to <4> below in the following order, not at the same time. <1> Set TMC5n1, TMC5n6: Operation mode setting <2> Set TOE5n to enable output: Timer output enable <3> Set LVS5n, LVR5n (see Caution 1): Timer F/F setting <4> Set TCE5n p. 200 Stop operation before rewriting TMC5n6. p. 200 Interval timer/squarewave output Do not write other values to CR5n during operation. pp. 202, 205 PWM output In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more. p. 206 When reading from CR5n between <1> and <2> in Figure 7-15, the value read differs from the actual value (read value: M, actual value of CR5n: N). p. 209 Timer start error An error of up to one clock may occur in the time required for a match signal to be p. 210 generated after timer start. This is because 8-bit timer counters 50 and 51 (TM50, TM51) are started asynchronously to the count clock. Hard Soft Chapter 8 p. 192 In the mode in which clear & start occurs on a match of TM5n and CR5n (TMC5n6 p. 196 = 0), do not write other values to CR5n during operation. When rewriting TCL51 to other data, stop the timer operation beforehand. TMC5n: 8-bit timer mode control register 5n Page 8-bit timers H0, H1 (TMH0, TMH1) CMP0n: 8-bit timer H compare register 0n CMP0n cannot be rewritten during timer count operation. CMP1n: 8-bit timer H compare register 1n In the PWM output mode and carrier generator mode, be sure to set CMP1n when p. 214 starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to CMP1n). User's Manual U16228EJ3V1UD p. 214 597 APPENDIX D LIST OF CAUTIONS Hard Classification Details of Function 8-bit TMHMD0: 8-bit timers H0, timer H mode H1 register 0 (TMH0, TMH1) Cautions Page p. 217 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H0 is not guaranteed. When TMHE0 = 1, setting the other bits of the TMHMD0 register is prohibited. p. 217 p. 217 In the PWM output mode, be sure to set 8-bit timer H compare register 10 (CMP10) when starting the timer count operation (TMHE0 = 1) after the timer count operation was stopped (TMHE0 = 0) (be sure to set again even if setting the same value to CMP10). TMHMD1: 8-bit timer H mode register 1 Soft Hard Soft Chapter 8 Chapter (9/22) Function p. 219 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H1 is 7 not guaranteed (except when CKS12, CKS11, CKS10 = 1, 0, 1 (fR/2 )). When TMHE1 = 1, setting the other bits of the TMHMD1 register is prohibited. p. 219 In the PWM output mode and carrier generator mode, be sure to set 8-bit timer H compare register 11 (CMP11) when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to CMP11). p. 219 When the carrier generator mode is used, set so that the count clock frequency of p. 219 TMH1 becomes more than 6 times the count clock frequency of TM51. Hard PWM output In PWM output mode, three operation clocks (signal selected using the CKSn2 to CKSn0 bits of the TMHMDn register) are required to transfer the CMP1n register value after rewriting the register. p. 225 Soft Be sure to set the CMP1n register when starting the timer count operation p. 225 (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to the CMP1n register). Make sure that the CMP1n register setting value (M) and CMP0n register setting value (N) are within the following range. 00H CMP1n (M) < CMP0n (N) FFH p. 226 Carrier Do not rewrite the NRZB1 bit again until at least the second clock after it has been p. 231 generator mode rewritten, or else the transfer from the NRZB1 bit to the NRZ1 bit is not (TMH1 only) guaranteed. When 8-bit timer/event counter 51 is used in the carrier generator mode, an interrupt is generated at the timing of <1>. When 8-bit timer/event counter 51 is used in a mode other than the carrier generator mode, the timing of the interrupt generation differs. p. 231 Be sure to set the CMP11 register when starting the timer count operation p. 233 (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to the CMP11 register). Set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51. p. 233 Set the values of the CMP01 and CMP11 registers in a range of 01H to FFH. p. 233 598 Soft Hard Chapter 9 In the carrier generator mode, three operating clocks (signal selected by CKS12 to p. 233 CKS10 bits of TMHMD1 register) or more are required from when the CMP11 register value is changed to when the value is transferred to the register. Watch timer Be sure to set the RMC1 bit before the count operation is started. p. 233 WTM: Watch timer operation mode register Do not change the count clock and interval time (by setting bits 4 to 7 (WTM4 to WTM7) of WTM) during watch timer operation. p. 240 Interrupt request When operation of the watch timer and 5-bit counter is enabled by the watch timer p. 243 mode control register (WTM) (by setting bits 0 (WTM0) and 1 (WTM1) of WTM to 1), the interval until the first interrupt request (INTWT) is generated after the register is set does not exactly match the specification made with bits 2 and 3 (WTM2 and WTM3) of WTM. Subsequently, however, the INTWT signal is generated at the specified intervals. User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification Chapter 10 Chapter (10/22) Function Details of Function Cautions Watchdog WDTM: If data is written to WDTM, a wait cycle is generated. Do not write data to WDTM timer Watchdog timer when the CPU is operating on the subsystem clock and the X1 input clock is mode register stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. Page p. 248 Set bits 7, 6, and 5 to 0, 1, and 1, respectively (when "Internal oscillator cannot be p. 248 stopped" is selected by a mask option, other values are ignored). After reset is released, WDTM can be written only once by an 8-bit memory manipulation instruction. If writing is attempted a second time, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation. p. 248 WDTM cannot be set by a 1-bit memory manipulation instruction. p. 248 If "Internal oscillator can be stopped by software" is selected by the mask option and the watchdog timer is stopped by setting WDCS4 to 1, the watchdog timer does not resume operation even if WDCS4 is cleared to 0. In addition, the internal reset signal is not generated. p. 248 WDTE: If a value other than ACH is written to WDTE, an internal reset signal is Watchdog timer generated. If the source clock to the watchdog timer is stopped, however, an enable register internal reset signal is generated when the source clock to the watchdog timer resumes operation. p. 249 If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset p. 249 signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation. Soft Soft Hard Chapter 12 Hard The value read from WDTE is 9AH (this differs from the written value (ACH)). A/D converter p. 249 When "Internal oscillator cannot be stopped" is selected by mask option In this mode, operation of the watchdog timer absolutely cannot be stopped even p. 250 during STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the internal oscillation clock can be selected as the count source, so clear the watchdog timer using the interrupt request of TMH1 before the watchdog timer overflows after STOP instruction execution. If this processing is not performed, an internal reset signal is generated when the watchdog timer overflows after STOP instruction execution. When "Internal oscillator can be stopped by software" is selected by mask option In this mode, watchdog timer operation is stopped during HALT/STOP instruction execution. After HALT/STOP mode is released, counting is started again using the operation clock of the watchdog timer set before HALT/STOP instruction execution by WDTM. At this time, the counter is not cleared to 0 but holds its value. p. 251 ADM: A/D A/D conversion must be stopped before rewriting bits FR0 to FR2 to values other converter mode than the identical data. register For the sampling time of the A/D converter and the A/D conversion start delay time, see (11) in 12.6 Cautions for A/D Converter. p. 263 If data is written to ADM, a wait cycle is generated. Do not write data to ADM when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. ADS: Analog input channel specification register ADCR: A/D conversion result register p. 263 p. 263 Be sure to clear bits 3 to 7 of ADS to 0. p. 264 If data is written to ADS, a wait cycle is generated. Do not write data to ADS when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. p. 264 When writing to the A/D converter mode register (ADM) and analog input channel p. 265 specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using timing other than the above may cause an incorrect conversion result to be read. If data is read from ADCR, a wait cycle is generated. Do not read data from ADCR when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. User's Manual U16228EJ3V1UD p. 265 599 APPENDIX D LIST OF CAUTIONS Soft Classification Chapter 12 Chapter (11/22) Function Details of Function A/D converter PFM: Power-fail comparison mode register If data is written to PFM, a wait cycle is generated. Do not write data to PFM when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. p. 266 PFT: Power-fail comparison threshold register If data is written to PFT, a wait cycle is generated. Do not write data to PFT when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. p. 266 A/D conversion operation Make sure the period of <1> to <3> is 14 s or more. p. 272 Power-fail detection function Cautions Page It is no problem if the order of <1> and <2> is reversed. p. 272 <1> can be omitted. However, do not use the first conversion result after <3> in this case. p. 272 The period from <4> to <7> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <6> to <7> is the conversion time set using FR2 to FR0. p. 272 Make sure the period of <3> to <6> is 14 s or more. p. 272 It is no problem if order of <3>, <4>, and <5> is changed. p. 272 <3> must not be omitted if the power-fail function is used. p. 272 Hard Soft Hard The period from <7> to <11> differs from the conversion time set using bits 5 to 3 p. 272 (FR2 to FR0) of ADM. The period from <9> to <11> is the conversion time set using FR2 to FR0. Operating current in standby mode The A/D converter stops operating in the standby mode. At this time, the operating current can be reduced by clearing bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 (see Figure 12-2). p. 275 Input range of ANI0 to ANI7 Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of AVREF or higher and AVSS or lower (even in the range of absolute maximum ratings) is input to an analog input channel, the converted value of that channel becomes undefined. In addition, the converted values of the other channels may also be affected. p. 275 Conflicting operations ADCR read has priority. After the read operation, the new conversion result is written to ADCR. p. 275 ADM or ADS write has priority. ADCR write is not performed, nor is the conversion end interrupt signal (INTAD) generated. p. 275 Noise To maintain the 10-bit resolution, attention must be paid to noise input to the countermeasures AVREF pin and pins ANI0 to ANI7. Because the effect increases in proportion to the output impedance of the analog input source, it is recommended that a capacitor be connected externally, as shown in Figure 12-19, to reduce noise. ANI0/P20 to ANI7/P27 p. 276 p. 276 The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27). When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access port 2 while conversion is in progress; otherwise the conversion resolution may be degraded. If a digital pulse is applied to the pins adjacent to the pins currently used for A/D p. 276 conversion, the expected value of the A/D conversion may not be obtained due to coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin undergoing A/D conversion. Input impedance In this A/D converter, the internal sampling capacitor is charged and sampling is of ANI0 to ANI7 performed for approx. one sixth of the conversion time. pins Since only the leakage current flows other than during sampling and the current for charging the capacitor also flows during sampling, the input impedance fluctuates and has no meaning. To perform sufficient sampling, however, it is recommended to make the output impedance of the analog input source 10 k or lower, or attach a capacitor of around 100 pF to the ANI0 to ANI7 pins (see Figure 12-19). 600 User's Manual U16228EJ3V1UD p. 276 APPENDIX D LIST OF CAUTIONS AVREF pin input impedance A series resistor string of several tens of k is connected between the AVREF and p. 276 AVSS pins. Therefore, if the output impedance of the reference voltage source is high, this will result in a series connection to the series resistor string between the AVREF and AVSS pins, resulting in a large reference voltage error. Interrupt request flag (ADIF) p. 277 The interrupt request flag (ADIF) is not cleared even if the analog input channel specification register (ADS) is changed. Therefore, if an analog input pin is changed during A/D conversion, the A/D conversion result and ADIF for the pre-change analog input may be set just before the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the post-change analog input has not ended. When A/D conversion is stopped and then resumed, clear ADIF before the A/D conversion operation is resumed. Conversion results just after A/D conversion start The A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADCS bit is set to 1 within 14 s after the ADCE bit was set to 1, or if the ADCS bit is set to 1 with the ADCE bit = 0. Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first conversion result. A/D conversion result register (ADCR) read operation p. 277 When a write operation is performed to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using a timing other than the above may cause an incorrect conversion result to be read. Hard Hard Classification A/D converter A/D converter sampling time and A/D conversion start delay time p. 278 The A/D converter sampling time differs depending on the set value of the A/D converter mode register (ADM). The delay time exists until actual sampling is started after A/D converter operation is enabled. When using a set in which the A/D conversion time must be strictly observed, care is required for the contents shown in Figure 12-21 and Table 12-3. Register generating wait cycle Do not read data from the ADCR register and do not write data to the ADM, ADS, PFM, and PFT registers while the CPU is operating on the subsystem clock and while oscillation of the clock input to X1 is stopped. UART mode If clock supply to serial interface UART0 is not stopped (e.g., in the HALT mode), p. 280 normal operation continues. If clock supply to serial interface UART0 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TxD0 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER0 = 0, RXE0 = 0, and TXE0 = 0. Soft Chapter 13 Soft Details of Function Soft Chapter 12 Chapter (12/22) Function Serial interface UART0 Cautions Set POWER0 = 1 and then set TXE0 = 1 (transmission) or RXE0 = 1 (reception) to start communication. Page p. 277 p. 278 p. 280 p. 280 TXE0 and RXE0 are synchronized by the base clock (fXCLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized. TXS0: Transmit Do not write the next transmit data to TXS0 before the transmission completion shift register 0 interrupt signal (INTST0) is generated. ASIM0: Asynchronous serial interface operation mode register 0 p. 283 At startup, set POWER0 to 1 and then set TXE0 to 1. To stop the operation, clear p. 285 TXE0 to 0, and then clear POWER0 to 0. At startup, set POWER0 to 1 and then set RXE0 to 1. To stop the operation, clear p. 285 RXE0 to 0, and then clear POWER0 to 0. Set POWER0 to 1 and then set RXE0 to 1 while a high level is input to the RxD0 pin. If POWER0 is set to 1 and RXE0 is set to 1 while a low level is input, reception is started. User's Manual U16228EJ3V1UD p. 285 601 APPENDIX D LIST OF CAUTIONS Soft Classification Chapter 13 Chapter (13/22) Function Serial interface UART0 Details of Function ASIM0: Asynchronous serial interface operation mode register 0 Cautions Page p. 285 TXE0 and RXE0 are synchronized by the base clock (fXCLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized. Clear the TXE0 and RXE0 bits to 0 before rewriting the PS01, PS00, and CL0 bits. p. 285 Make sure that TXE0 = 0 when rewriting the SL0 bit. Reception is always performed with "number of stop bits = 1", and therefore, is not affected by the set value of the SL0 bit. ASIS0: Asynchronous serial interface reception error status register 0 Be sure to set bit 0 to 1. p. 285 The operation of the PE0 bit differs depending on the set values of the PS01 and PS00 bits of asynchronous serial interface operation mode register 0 (ASIM0). p. 286 Only the first bit of the receive data is checked as the stop bit, regardless of the number of stop bits. p. 286 If an overrun error occurs, the next receive data is not written to receive buffer register 0 (RXB0) but discarded. p. 286 If data is read from ASIS0, a wait cycle is generated. Do not read data from ASIS0 when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. p. 286 Soft Make sure that bit 6 (TXE0) and bit 5 (RXE0) of the ASIM0 register = 0 when rewriting the MDL04 to MDL00 bits. p. 288 The baud rate value is the output clock of the 5-bit counter divided by 2. p. 288 POWER0, TXE0, RXE0: Bits 7, 6, and 5 of ASIM0 Clear POWER0 to 0 after clearing TXE0 and RXE0 to 0 to set the operation stop mode. To start the operation, set POWER0 to 1, and then set TXE0 and RXE0 to 1. p. 289 UART mode Take relationship with the other party of communication when setting the port mode register and port register. p. 290 UART transmission After transmit data is written to TXS0, do not write the next transmit data before the transmission completion interrupt signal (INTST0) is generated. p. 293 Error of baud rate Hard Serial interface UART6 UART mode p. 294 Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored. p. 294 Be sure to read asynchronous serial interface reception error status register 0 (ASIS0) before reading RXB0. p. 294 Keep the baud rate error during transmission to within the permissible error range at the reception destination. p. 297 Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception. p. 297 Make sure that the baud rate error during reception is within the permissible error Permissible baud rate range range, by using the calculation expression shown below. during reception Chapter 14 p. 288 Soft Hard Hard BRGC0: Baud When the internal oscillation clock is selected as the clock to be supplied to the rate generator CPU, the clock of the internal oscillator is divided and supplied as the count clock. control register 0 If the base clock is the internal oscillation clock, the operation of serial interface UART0 is not guaranteed. UART reception Be sure to read receive buffer register 0 (RXB0) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist. 602 p. 285 p. 299 The TXD6 output inversion function inverts only the transmission side and not the p. 301 reception side. To use this function, the reception side must be ready for reception of inverted data. User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification Serial interface UART6 Details of Function UART mode Cautions p. 301 TXB6: Transmit Do not write data to TXB6 when bit 1 (TXBF6) of asynchronous serial interface buffer register 6 transmission status register 6 (ASIF6) is 1. p. 307 Do not refresh (write the same value to) TXB6 by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) are 1 or when bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 are 1). p. 307 ASIM6: Asynchronous serial interface operation mode register 6 ASIS6: Asynchronous serial interface reception error status register 6 ASIF6: Asynchronous serial interface transmission status register 6 Hard Page If clock supply to serial interface UART6 is not stopped (e.g., in the HALT mode), p. 301 normal operation continues. If clock supply to serial interface UART6 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TXD6 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER6 = 0, RXE6 = 0, and TXE6 = 0. If data is continuously transmitted, the communication timing from the stop bit to the next start bit is extended two operating clocks of the macro. However, this does not affect the result of communication because the reception side initializes the timing when it has detected a start bit. Do not use the continuous transmission function if UART6 is used in the LIN communication operation. Soft Chapter 14 Chapter (14/22) Function CKSR6: Clock selection register 6 At startup, set POWER6 to 1 and then set TXE6 to 1. To stop the operation, clear p. 309 TXE6 to 0, and then clear POWER6 to 0. At startup, set POWER6 to 1 and then set RXE6 to 1. To stop the operation, clear RXE6 to 0, and then clear POWER6 to 0. p. 309 Set POWER6 to 1 and then set RXE6 to 1 while a high level is input to the RxD6 pin. If POWER6 is set to 1 and RXE6 is set to 1 while a low level is input, reception is started. p. 309 Clear the TXE6 and RXE6 bits to 0 before rewriting the PS61, PS60, and CL6 bits. p. 309 Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation. p. 309 Make sure that TXE6 = 0 when rewriting the SL6 bit. Reception is always performed with "the number of stop bits = 1", and therefore, is not affected by the set value of the SL6 bit. p. 309 Make sure that RXE6 = 0 when rewriting the ISRM6 bit. p. 309 The operation of the PE6 bit differs depending on the set values of the PS61 and PS60 bits of asynchronous serial interface operation mode register 6 (ASIM6). p. 310 The first bit of the receive data is checked as the stop bit, regardless of the number of stop bits. p. 310 If an overrun error occurs, the next receive data is not written to receive buffer register 6 (RXB6) but discarded. p. 310 If data is read from ASIS6, a wait cycle is generated. Do not read data from ASIS6 when the CPU is operating on the subsystem clock and the X1 input clock is stopped. For details, see CHAPTER 35 CAUTIONS FOR WAIT. p. 310 To transmit data continuously, write the first transmit data (first byte) to the TXB6 p. 311 register. Be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed. To initialize the transmission unit upon completion of continuous transmission, be p. 311 sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed. p. 312 When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART6 is not guaranteed. Make sure POWER6 = 0 when rewriting TPS63 to TPS60. User's Manual U16228EJ3V1UD p. 312 603 APPENDIX D LIST OF CAUTIONS Soft Classification Soft Hard Chapter 14 Chapter (15/22) Function Serial interface UART6 Details of Function Cautions BRGC6: Baud Make sure that bit 6 (TXE6) and bit 5 (RXE6) of the ASIM6 register = 0 when rate generator rewriting the MDL67 to MDL60 bits. control register 6 The baud rate is the output clock of the 8-bit counter divided by 2. ASICL6: Asynchronous serial interface control register 6 Page p. 313 p. 313 ASICL6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Note, however, that communication is started by the refresh operation because bit 6 (SBRT6) of ASICL6 is cleared to 0 when communication is completed (when an interrupt signal is generated). p. 314 In the case of an SBF reception error, return the mode to the SBF reception mode. The status of the SBRF6 flag is held (1). p. 314 Before setting the SBRT6 bit, make sure that bit 7 (POWER6) and bit 5 (RXE6) of p. 314 ASIM6 = 1. The read value of the SBRT6 bit is always 0. SBRT6 is automatically cleared to 0 p. 314 after SBF reception has been correctly completed. Before rewriting the DIR6 and TXDLV6 bits, clear the TXE6 and RXE6 bits to 0. p. 314 POWER6, TXE6, RXE6: Bits 7, 6, and 5 of ASIM6 Clear POWER6 to 0 after clearing TXE6 and RXE6 to 0 to set the operation stop mode. To start the operation, set POWER6 to 1, and then set TXE6 and RXE6 to 1. p. 316 UART mode Take relationship with the other party of communication when setting the port mode register and port register. p. 317 Parity types and Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation operation. Continuous transmission p. 321 The TXBF6 and TXSF6 flags of the ASIF6 register change from "10" to "11", and p. 323 to "01" during continuous transmission. To check the status, therefore, do not use a combination of the TXBF6 and TXSF6 flags for judgment. Read only the TXBF6 flag when executing continuous transmission. p. 323 When the device is incorporated in a LIN, the continuous transmission function cannot be used. Make sure that asynchronous serial interface transmission status register 6 (ASIF6) is 00H before writing transmit data to transmit buffer register 6 (TXB6). TXBF6 during continuous transmission: Bit 1 of ASIF6 To transmit data continuously, write the first transmit data (first byte) to the TXB6 p. 323 register. Be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed. TXSF6 during continuous transmission: Bit 1 of ASIF6 To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed. p. 323 During continuous transmission, an overrun error may occur, which means that the next transmission was completed before execution of INTST6 interrupt servicing after transmission of one data frame. An overrun error can be detected by developing a program that can count the number of transmit data and by referencing the TXSF6 flag. p. 323 Be sure to read receive buffer register 6 (RXB6) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist. p. 327 Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored. p. 327 Be sure to read asynchronous serial interface reception error status register 6 (ASIS6) before reading RXB6. p. 327 Normal reception 604 User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification Chapter 14 Chapter (16/22) Function Serial interface UART6 Details of Function Generation of serial clock Cautions Page Keep the baud rate error during transmission to within the permissible error range at the reception destination. p. 334 Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception. p. 334 Soft Serial SOTB1n: interfaces Transmit buffer CSI10, register 1n CSI11 SIO1n: Serial I/O shift register 1n p. 341 The SSI11 pin can be used in the slave mode. For details of the transmission/reception operation, see 15.4.2 (2) Communication operation. p. 341 p. 341 The SSI11 pin can be used in the slave mode. For details of the reception operation, see 15.4.2 (2) Communication operation. p. 341 CSIM10: Serial operation mode register 10 Be sure to clear bit 5 to 0. p. 342 CSIC10: Serial clock selection register 10 When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI10 is not guaranteed. p. 345 Do not write to CSIC10 while CSIE10 = 1 (operation enabled). p. 345 Clear CKP10 to 0 to use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose port pins. p. 345 CSIC11: Serial clock selection register 11 Soft Hard Do not access SOTB1n when CSOT1n = 1 (during serial communication). Do not access SIO1n when CSOT1n = 1 (during serial communication). Soft Hard Chapter 15 Permissible Make sure that the baud rate error during reception is within the permissible error p. 336 baud rate range range, by using the calculation expression shown below. during reception The phase type of the data clock is type 1 after reset. p. 345 When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI11 is not guaranteed. p. 346 Do not write to CSIC11 while CSIE11 = 1 (operation enabled). p. 346 Clear CKP11 to 0 to use P02/SO11, P03/SI11, and P04/SCK11 as generalpurpose port pins. p. 346 The phase type of the data clock is type 1 after reset. p. 349 Communication operation Do not access the control register and data register when CSOT1n = 1 (during serial communication). p. 352 When using serial interface CSI11, wait for the duration of at least one clock before the clock operation is started to change the level of the SSI11 pin in the slave mode; otherwise, malfunctioning may occur. p. 352 If a value is written to TRMD1n, DAP1n, and DIR1n, the output value of SO1n changes. p. 358 Multiplier/ SDR0: The value read from SDR0 during operation processing (while bit 7 (DMUE) of divider Remainder data multiplier/divider control register 0 (DMUC0) is 1) is not guaranteed. register 0 SDR0 is reset when the operation is started (when DMUE is set to 1). p. 361 Soft SO1n output Chapter 16 p. 346 3-wire serial I/O Take relationship with the other party of communication when setting the port mode mode register and port register. MDA0H, MDA0L: Multiplication/ division data register A0 p. 361 MDA0H is cleared to 0 when an operation is started in the multiplication mode (when multiplier/divider control register 0 (DMUC0) is set to 81H). p. 361 Do not change the value of MDA0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined. p. 361 The value read from MDA0 during operation processing (while DMUE is 1) is not p. 361 guaranteed. User's Manual U16228EJ3V1UD 605 APPENDIX D LIST OF CAUTIONS Soft Classification Chapter 16 Chapter (17/22) Function Details of Function Multiplier/ MDB0: divider Multiplication/ division data register B0 Cautions Page Do not change the value of MDB0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined. p. 362 Do not clear MDB0 to 0000H in the division mode. If set, undefined operation results are stored in MDA0 and SDR0. p. 362 If DMUE is cleared to 0 during operation processing (when DMUE is 1), the DMUC0: Multiplier/divider operation result is not guaranteed. If the operation is completed while the control register 0 clearing instruction is being executed, the operation result is guaranteed, provided that the interrupt flag is set. p. 363 606 Soft Chapter 17 Do not change the value of DMUSEL0 during operation processing (while DMUE p. 363 is 1). If it is changed, undefined operation results are stored in multiplication/division data register A0 (MDA0) and remainder data register 0 (SDR0). Interrupt If DMUE is cleared to 0 during operation processing (while DMUE is 1), the operation processing is stopped. To execute the operation again, set multiplication/division data register A0 (MDA0), multiplication/division data register B0 (MDB0), and multiplier/divider control register 0 (DMUC0), and start the operation (by setting DMUE to 1). p. 363 IF1H: Interrupt request flag register Be sure to clear bits 5 to 7 of IF1H to 0. p. 374 IF0L, IF0H, IF1L, IF1H: Interrupt request flag registers When operating a timer, serial interface, or A/D converter after standby release, operate it once after clearing the interrupt request flag. An interrupt request flag may be set by noise. p. 374 MK1H: Interrupt mask flag register Be sure to set bits 6 and 7 of MK1H to 1 and clear bit 5 to 0. p. 375 PR1H: Priority specification flag register Be sure to set bits 5 to 7 of PR1H to 1. p. 376 Use the 1-bit memory manipulation instruction (CLR1) for manipulating the flag of p. 375 the interrupt request flag register. A 1-bit manipulation instruction such as "IF0L.0 = 0;" and "_asm("clr1 IF0L, 0");" should be used when describing in C language, because assembly instructions after compilation must be 1-bit memory manipulation instructions (CLR1). If an 8-bit memory manipulation instruction "IF0L & = 0xfe;" is described in C language, for example, it is converted to the following three assembly instructions after compilation: mov a, IF0L and a, #0FEH mov IF0L, a In this case, at the timing between "mov a, IF0L" and "mov IF0L, a", if the request flag of another bit of the identical interrupt request flag register (IF0L) is set to 1, it is cleared to 0 by "mov IF0L, a". Therefore, care must be exercised when using an 8-bit memory manipulation instruction in C language. Select the port mode after clearing EGPn and EGNn to 0 because an edge may EGP, EGN: External interrupt be detected when the external interrupt function is switched to the port function. rising/falling edge enable registers p. 377 Software interrupt request acknowledgment p. 381 Do not use the RETI instruction for restoring from the software interrupt. User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Cautions Page Interrupt Interrupt request hold The BRK instruction is not one of the above-listed interrupt request hold instructions. However, the software interrupt activated by executing the BRK instruction causes the IE flag to be cleared to 0. Therefore, even if a maskable interrupt request is generated during execution of the BRK instruction, the interrupt request is not acknowledged. p. 385 Key interrupt function KRM: Key return mode register If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of the corresponding pull-up resistor register 7 (PU7) to 1. p. 387 If KRM is changed, the interrupt request flag may be set. Therefore, disable interrupts and then change the KRM register. After that, clear the interrupt request flag and then enable interrupts. p. 387 The bits not used in the key interrupt mode can be used as normal ports. p. 387 Standby function - The RSTOP setting is valid only when "Can be stopped by software" is set for the p. 388 internal oscillator by a mask option. STOP mode can be used only when the CPU is operating on the X1 input clock p. 389 or internal oscillation clock. HALT mode can be used when the CPU is operating on the X1 input clock, internal oscillation clock, or subsystem clock. However, when the STOP instruction is executed during internal oscillation clock operation, the X1 oscillator stops, but the internal oscillator does not stop. Soft STOP mode, HALT mode The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the HALT or STOP instruction. p. 389 Hard STOP mode p. 389 If the internal oscillator is operating before the STOP mode is set, oscillation of the internal oscillation clock cannot be stopped in the STOP mode. However, when the internal oscillation clock is used as the CPU clock, the CPU operation is stopped for 17/fR (s) after STOP mode is released. OSTC: Oscillation stabilization time counter status register After the above time has elapsed, the bits are set to 1 in order from MOST11 and p. 390 remain 1. Soft Hard p. 389 Soft Hard Soft Details of Function When shifting to the STOP mode, be sure to stop the peripheral hardware operation before executing STOP instruction. OSTS: Oscillation stabilization time select register If the STOP mode is entered and then released while the internal oscillation clock p. 390 is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. p. 390 To set the STOP mode while the X1 input clock is used as the CPU clock, set OSTS before executing the STOP instruction. p. 391 Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed. p. 391 If the STOP mode is entered and then released while the internal oscillation clock p. 391 is being used as the CPU clock, set the oscillation stabilization time as follows. * Desired OSTC oscillation stabilization time Oscillation stabilization time set by OSTS The X1 oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released. Hard Chapter 19 Chapter 18 Chapter 17 Cha t Soft Clas (18/22) Function The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation. User's Manual U16228EJ3V1UD p. 391 607 APPENDIX D LIST OF CAUTIONS Soft Classification Standby function Hard Reset function Soft Soft Soft Chapter 23 Chapter 22 Chapter 21 Soft Chapter 20 Chapter 19 Chapter (19/22) Function Clock monitor Poweron-clear circuit (POC) Lowvoltage detector (LVI) Details of Function STOP mode setting and operating statuses - Page Because the interrupt request signal is used to release the standby mode, if there p. 397 is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately released if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed. For an external reset, input a low level for 10 s or more to the RESET pin. p. 401 During reset input, the X1 input clock and the internal oscillation clock stop oscillating. p. 401 When the STOP mode is released by a reset, the STOP mode contents are held during reset input. However, the port pins become high-impedance, except for P130, which is set to low-level output. p. 401 An LVI circuit internal reset does not reset the LVI circuit. p. 402 Timing of reset due to watchdog timer overflow A watchdog timer internal reset resets the watchdog timer. p. 403 RESF: Reset control flag register Do not read data using a 1-bit memory manipulation instruction. p. 408 CLM: Clock monitor mode register Once bit 0 (CLME) is set to 1, it cannot be cleared to 0 except by RESET input or the internal reset signal. p. 410 If the reset signal is generated by the clock monitor, CLME is cleared to 0 and bit 1 p. 410 (CLMRF) of the reset control flag register (RESF) is set to 1. Power-on-clear circuit functions If an internal reset signal is generated in the POC circuit, the reset control flag register (RESF) is cleared to 00H. p. 416 Cautions for power-on-clear circuit In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the POC detection voltage (VPOC), the system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking the following action. p. 418 LVIM: Lowvoltage detection register To stop LVI, follow either of the procedures below. * When using 8-bit memory manipulation instruction: Write 00H to LVIM. * When using 1-bit memory manipulation instruction: Clear LVION to 0 first and then clear LVIE to 0. p. 422 LVIS: Lowvoltage detection level selection register Be sure to clear bits 3 to 7 to 0. p. 423 When used as reset <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <5>. p. 424 If "POC used" is selected by a mask option, procedures <3> and <4> are not required. p. 424 If supply voltage (VDD) > detection voltage (VLVI) when LVIMD is set to 1, an internal reset signal is not generated. p. 424 If "use POC" is selected by a mask option, procedures <3> and <4> are not required. p. 426 When used as interrupt 608 Cautions User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Soft Classification Hard Soft Hard Chapter 26 Chapter 24 Chapter 23 Chapter (20/22) Function Details of Function Low-voltage Cautions for detector low-voltage (LVI) detector Regulator ROM correction - - CORAD0, CORAD1: Correction address registers 0 and 1 Cautions Page p. 428 In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the LVI detection voltage (VLVI), the operation is as follows depending on how the low-voltage detector is used. (1) When used as reset The system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking action (a) below. (2) When used as interrupt Interrupt requests may be frequently generated. Take action (b) below. Directly connect the REGC pin of standard products and (A) grade products to VDD p. 431 when the regulator is not used. The regulator cannot be used with (A1) and (A2) grade products. Be sure to connect the REGC pin of these products directly to VDD. p. 431 ROM correction cannot be emulated by the in-circuit emulator. p. 434 Set the CORAD0 and CORAD1 when bit 1 (COREN0) and bit 3 (COREN1) of the p. 435 correction control register (CORCN: see Figure 26-3) are 0. Only addresses where operation codes are stored can be set in CORAD0 and CORAD1. p. 435 Do not set the following addresses to CORAD0 and CORAD1. p. 435 * Address value in table area of table reference instruction (CALLT instruction): 0040H to 007FH. Hard Soft Hard - 78F0138 p. 444 There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the commercial samples (not engineering samples) of the mask ROM versions. IMS: Internal memory size switching register The initial value of IMS is CFH. Be sure to set the value of the relevant mask ROM version at initialization. p. 445 The PD78F0134 does not support the PD780136 and 780138. p. 445 IXS: Internal expansion RAM size switching register The initial value of IXS is 0CH. Be sure to set the value of the relevant mask ROM version at initialization. p. 446 The PD78F0134 does not support the PD780136 and 780138. p. 446 REGC pin Be sure to connect the REGC pin in either of the following ways. * To GND via a 1 F capacitor * Directly to VDD When using a mask ROM version, be sure to set the value indicated in Table 27-2 p. 445 to IMS. When using a mask ROM version, be sure to set the value indicated in Table 27-3 p. 446 to IXS. pp. 447, 448 When connecting the REGC pin to GND via a 1 F capacitor, the clock cannot be pp. 447, 448 supplied from the CLK pin of the flash programmer. Create an oscillator on the board to supply a clock. Soft Chapter 27 * Address value in vector table area: 0000H to 003FH PD78F0134, UART0, UART6 When UART0 or UART6 is selected, the receive clock is calculated based on the p. 461 reset command sent from the dedicated flash programmer after the VPP pulse has been received. User's Manual U16228EJ3V1UD 609 APPENDIX D LIST OF CAUTIONS Hard Classification Chapters 29, 30, 31, 32 Chapter (21/22) Function Details of Function Electrical Absolute specifications maximum ratings X1 oscillator Subsystem clock oscillator Recommended oscillator constants (X1 oscillation) 610 Cautions Page Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. pp. 477, 497, 516, 517, 535, 536 When using the X1 oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. pp. 478, 498, 518, 537 Since the CPU is started by the internal oscillation clock after reset is released, check the oscillation stabilization time of the X1 input clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. pp. 478, 498, 518, 537 When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance. * Keep the wiring length as short as possible. * Do not cross the wiring with the other signal lines. * Do not route the wiring near a signal line through which a high fluctuating current flows. * Always make the ground point of the oscillator capacitor the same potential as VSS. * Do not ground the capacitor to a ground pattern through which a high current flows. * Do not fetch signals from the oscillator. pp. 479, 499, 519, 538 The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the X1 oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. pp. 479, 499, 519, 538 For the resonator selection of the PD780131(A), 780132(A), 780133(A), 780134(A), 780136(A), 780138(A), 78F0134(A), and 78F0138(A) and oscillator constants, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. pp. 480, 500 The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KE1 so that the internal operation conditions are within the specifications of the DC and AC characteristics. pp. 480, 481, 500, 501 User's Manual U16228EJ3V1UD APPENDIX D LIST OF CAUTIONS Hard Classification Page Electrical specifications ((A1) grade products) - Be sure to connect the REGC pin of (A1) grade products directly to VDD. p. 516 Hard Cautions Electrical specifications ((A2) grade products) - Be sure to connect the REGC pin of (A2) grade products directly to VDD. p. 535 Hard Details of Function Recommended soldering conditions - Do not use different soldering methods together (except for partial heating). pp. 553 to 559 Soft Chapter 35 Chapter 34 Chapter 32 Chapter 31 Chapter (22/22) Function Wait - When the CPU is operating on the subsystem clock and the X1 input clock is stopped (MCC = 1), do not access the registers listed above using an access method in which a wait request is issued. p. 561 User's Manual U16228EJ3V1UD 611 APPENDIX E REVISION HISTORY E.1 Major Revisions in This Edition (1/2) Page Description U16228EJ2V0UD00 U16228EJ3V0UD00 Throughout Addition of description on expanded-specification products of standard products and (A) grade products p. 8 Addition of Differences Between 78K0/KE1 and 78K0/KE1+ to INTRODUCTION p. 18 Addition of 1.1 Expanded-Specification Products and Conventional Products (Standard Products, (A) Grade Products Only) p. 21 Addition of PD780134F1-xxx-BA2 to 1.4 Ordering Information p. 31 Modification of 1.6 Kx1 Series Lineup p. 51 Modification of connection of RESET pin and XT1 pin when unused in Table 2-2 Pin I/O Circuit Types p. 125 Modification of Note 3 and addition of Note 5 to Figure 5-2 Format of Processor Clock Control Register (PCC) p. 126 Addition of minimum instruction execution time of X1 input clock at 12 MHz operation and addition of Notes 2 and 3 to Table 5-2 Relationship Between CPU Clock and Minimum Instruction Execution Time p. 129 Addition of oscillation stabilization time status when fXP = 12 MHz to Figure 5-6 Format of Oscillation Stabilization Time Counter Status Register (OSTC) p. 130 Addition of oscillation stabilization time when fXP = 12 MHz and addition of Cautions 1 and 2 to Figure 5-7 Format of Oscillation Stabilization Time Select Register (OSTS) p. 134 Modification of connection of XT1 pin when unused and addition of Note to 5.4.3 When subsystem clock is not used p. 142 Addition of Note and modification of Table 5-5 Maximum Time Required to Switch Between Internal Oscillation Clock and X1 Input Clock p. 143 p. 156 Addition of Caution 2 and modification of Table 5-6 Maximum Time Required for CPU Clock Switchover Addition of description on using capture register to Interrupt request generation column in Figure 6-6 Format of 16-Bit Timer Mode Control Register 00 (TMC00) p. 157 Addition of description on using capture register to Interrupt request generation column in Figure 6-7 Format of 16-Bit Timer Mode Control Register 01 (TMC01) p. 160 Addition of Caution 7 to Figure 6-10 Format of 16-Bit Timer Output Control Register 00 (TOC00) p. 161 Addition of Caution 7 to Figure 6-11 Format of 16-Bit Timer Output Control Register 01 (TOC01) p. 162 Addition of Note 1 to Figure 6-12 Format of Prescaler Mode Register 00 (PRM00) p. 164 Addition of Note 1 to Figure 6-13 Format of Prescaler Mode Register 01 (PRM01) p. 187 Modification of TMC0n set value in Figure 6-37 Timing of One-Shot Pulse Output Operation with Software Trigger p. 197 Addition of Note to Figure 7-5 Format of Timer Clock Selection Register 50 (TCL50) p. 198 Addition of Note to Figure 7-6 Format of Timer Clock Selection Register 51 (TCL51) p. 200 Modification of Caution 2 in Figure 7-7 Format of 8-Bit Timer Mode Control Register 50 (TMC50) and Figure 7-8 Format of 8-Bit Timer Mode Control Register 51 (TMC51) p. 216 Addition of Note 1 and modification of Note 2 in Figure 8-5 Format of 8-Bit Timer H Mode Register 0 (TMHMD0) p. 218 Addition of Note to Figure 8-6 Format of 8-Bit Timer H Mode Register 1 (TMHMD1) p. 248 Modification of Caution 3 and addition of Caution 5 to Figure 10-2 Format of Watchdog Timer Mode Register (WDTM) p. 249 612 Modification of Cautions 1 and 2 in Figure 10-3 Format of Watchdog Timer Enable Register (WDTE) User's Manual U16228EJ3V1UD APPENDIX E REVISION HISTORY (2/2) Page p. 249 Description Addition of Table 10-4 Relationship Between Watchdog Timer Operation and Internal Reset Signal Generated by Watchdog Timer p. 287 Addition of Note 1 and modification of Note 2 in Figure 13-4 Format of Baud Rate Generator Control Register 0 (BRGC0) p. 312 Addition of Note 1 and modification of Note 2 in Figure 14-8 Format of Clock Selection Register 6 (CKSR6) p. 344 Addition of Note to Figure 15-5 Format of Serial Clock Selection Register 10 (CSIC10) p. 346 Addition of Note to Figure 15-6 Format of Serial Clock Selection Register 11 (CSIC11) p. 375 Modification of Caution 3 in Figure 17-2 Format of Interrupt Request Flag Registers (IF0L, IF0H, IF1L, IF1H) p. 390 Addition of oscillation stabilization time status when fXP = 12 MHz to Figure 19-1 Format of Oscillation Stabilization Time Counter Status Register (OSTC) p. 391 Addition of oscillation stabilization time when fXP = 12 MHz and addition of Cautions 1 and 2 to Figure 19-2 Format of Oscillation Stabilization Time Select Register (OSTS) p. 402 Modification of Figure 20-1 Block Diagram of Reset Function p. 403 Modification of Figure 20-2 Timing of Reset by RESET Input p. 403 Modification of Figure 20-3 Timing of Reset Due to Watchdog Timer Overflow p. 404 Modification of Figure 20-4 Timing of Reset in STOP Mode by RESET Input p. 420 Modification of Note in 23.1 Functions of Low-Voltage Detector p. 423 Addition of Notes 3 and 4 to Figure 23-3 Format of Low-Voltage Detection Level Selection Register (LVIS) p. 461 Modification of Table 27-7 Communication Modes p. 476 Addition of CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (EXPANDED-SPECIFICATION PRODUCTS) p. 496 Modification of description of target products in CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) (CONVENTIONAL PRODUCTS) p. 521 DC Characteristics in CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) * Addition of condition 4.0 V VDD 5.5 V for low-level output voltage (VOL2) pp. 522, 525 * Addition of value of supply current (IDD4) during internal oscillation in HALT mode p. 540 DC Characteristics in CHAPTER 32 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) * Addition of condition 4.0 V VDD 5.5 V for low-level output voltage (VOL2) p. 541 * Addition of value of supply current (IDD4) during internal oscillation in HALT mode p. 552 Addition of package drawing for 64-pin plastic FBGA (6 x 6) to CHAPTER 33 PACKAGE DRAWINGS p. 566 Addition of (3) When using the in-circuit emulator QB-78K0KX1H to Figure A-1 Development Tool Configuration p. 571 Addition of A.5.3 When using in-circuit emulator QB-78K0KX1H p. 580 Addition of B.2 When Using QB-78K0KX1H p. 590 Addition of APPENDIX D LIST OF CAUTIONS p. 614 Addition of E.2 Revision History up to Previous Edition U16228EJ3V0UD00 U16228EJ3V1UD00 p.21 Addition of lead-free products to 1.4 Ordering Information p.559 Addition of lead-free products to CHAPTER 34 RECOMMENDED SOLDERING CONDITIONS User's Manual U16228EJ3V1UD 613 APPENDIX E REVISION HISTORY E.2 Revision History up to Previous Edition The following table shows the revision history up to this edition. The "Applied to:" column indicates the chapters of each edition in which the revision was applied. (1/4) Edition 2nd edition Description Addition of products PD78F0134(A1), 78F0138(A1), 780131(A2), 780132(A2), 780133(A2), 780134(A2), Applied to: Throughout 780136(A2), 780138(A2) Under development Under mass production PD780131, 780132, 780133, 780134, 780136, 780138, 78F0134, 78F0138, 780131(A), 780132(A), 780133(A), 780134(A), 780136(A), 780138(A), 78F0134(A), 78F0138(A), 780131(A1), 780132(A1), 780133(A1), 780134(A1), 780136(A1), 780138(A1) Modification of names of the following special function registers (SFRs) * Ports 0 to 7, and 12 to 14 Port registers 0 to 7, and 12 to 14 Addition of Cautions 3 and 4 to 1.4 Pin Configuration (Top View) CHAPTER 1 OUTLINE Modification of 1.5 K1 Family Lineup Modification of outline of timer in and addition of Remark to 1.7 Outline of Functions Addition of Table 2-1 Pin I/O Buffer Power Supplies CHAPTER 2 PIN Modification of descriptions in 2.2.12 AVREF, 2.2.15 REGC, and 2.2.20 VPP (flash FUNCTIONS memory versions only) Modification of the following contents in Table 2-2 Pin I/O Circuit Types * Modification of recommended connection when P60 to P63 are not used * Modification of I/O circuit type of P62 and P63 * Addition of Note to AVREF * Modification of recommended connection when VPP is not used Modification of Figure 3-20 Data to Be Saved to Stack Memory CHAPTER 3 CPU Modification of Figure 3-21 Data to Be Restored from Stack Memory ARCHITECTURE Modification of [Description example] in 3.4.4 Short direct addressing Addition of [Illustration] to 3.4.7 Based addressing, 3.4.8 Based indexed addressing, and 3.4.9 Stack addressing Addition of Table 4-1 Pin I/O Buffer Power Supplies CHAPTER 4 PORT Modification of Table 4-3 Port Configuration FUNCTIONS Modification of Figure 4-11 Block Diagram of P20 to P27 Addition of Remark to Figure 4-19 Block Diagram of P130 Deletion of input switch control register (ISC) from and addition of port registers (P0 to P7, P12 to P14) to 4.3 Registers Controlling Port Function Partial modification of descriptions in 4.4.1 (1) Output mode, 4.4.3 (1) Output mode, and (2) Input mode 614 User's Manual U16228EJ3V1UD APPENDIX E REVISION HISTORY (2/4) Edition 2nd edition Description Applied to: Modification of Figure 5-1 Block Diagram of Clock Generator CHAPTER 5 CLOCK Addition of Note to 5.3 (1) Processor clock control register (PCC) GENERATOR Addition of Cautions 2 and 3 to Figure 5-6 Format of Oscillation Stabilization Time Counter Status Register (OSTC) Modification of Figure 5-8 Examples of External Circuit of X1 Oscillator, Figure 5-9 Examples of External Circuit of Subsystem Clock Oscillator, and Figure 5-10 Examples of Incorrect Resonator Connection Modification of Notes 4 and 5 in Figure 5-13 Status Transition Diagram (2) Modification of Note 4 and illustration in Figure 5-13 Status Transition Diagram (4) Modification of Table 5-3 Relationship Between Operation Clocks in Each Operation Status Modification of Note in Figure 5-14 Switching from Internal Oscillation Clock to X1 Input Clock (Flowchart) Addition of Note to Figure 5-16 Switching from X1 Input Clock to Subsystem Clock (Flowchart) Revision of CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01 Revision of CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51 Revision of CHAPTER 8 8-BIT TIMERS H0 AND H1 CHAPTER 8 8-BIT TIMERS H0 AND H1 Modification of Figure 9-1 Watch Timer Block Diagram CHAPTER 9 WATCH Addition of Figure 9-4 Example of Generation of Watch Timer Interrupt Request TIMER (INTWT) (When Interrupt Period = 0.5 s) Modification of Figure 11-1 Block Diagram of Clock Output/Buzzer Output Controller CHAPTER 11 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER Revision of CHAPTER 12 A/D CONVERTER CHAPTER 12 A/D CONVERTER Revision of CHAPTER 13 SERIAL INTERFACE UART0 CHAPTER 13 SERIAL INTERFACE UART0 Revision of CHAPTER 14 SERIAL INTERFACE UART6 CHAPTER 14 SERIAL INTERFACE UART6 Revision of CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 CHAPTER 15 SERIAL INTERFACES CSI10 AND CSI11 Revision of CHAPTER 16 MULTIPLIER/DIVIDER CHAPTER 16 MULTIPLIER/DIVIDER User's Manual U16228EJ3V1UD 615 APPENDIX E REVISION HISTORY (3/4) Edition 2nd edition Description Applied to: Addition of Note to INTVLI, POC, and LVI in Table 17-1 Interrupt Source List CHAPTER 17 Addition of Note 2 to Table 17-2 Flags Corresponding to Interrupt Request Sources INTERRUPT Addition of Caution 2 to Figure 17-2 Format of Interrupt Request Flag Registers FUNCTIONS (IF0L, IF0H, IF1L, IF1H) Addition of Caution to Table 17-3 Ports Corresponding to EGPn and EGNn Addition of software interrupt request item to Table 17-5 Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing Modification of Figure 18-1 Block Diagram of Key Interrupt CHAPTER 18 KEY INTERRUPT FUNCTION Modification of Table 19-1 Relationship Between HALT Mode, STOP Mode, and CHAPTER 19 Clock in old edition to Table 19-1 Relationship Between Operation Clocks in Each STANDBY FUNCTION Operation Status Addition of Cautions 2 and 3 to Figure 19-1 Format of Oscillation Stabilization Time Counter Status Register (OSTC) Modification of Table 19-2 Operating Statuses in HALT Mode Addition of (3) When subsystem clock is used as CPU clock to Figure 19-4 HALT Mode Release by RESET Input Modification of the following items in Table 19-4 Operating Statuses in STOP Mode * 8-bit timer H0 * Serial interfaces UART0 and UART6 Modification of Figure 20-1 Block Diagram of Reset Function to Figure 20-4 Timing CHAPTER 20 RESET of Reset in STOP Mode by RESET Input FUNCTION Modification of Figure 21-1 Block Diagram of Clock Monitor CHAPTER 21 CLOCK Addition of normal operation mode to Table 21-2 Operation Status of Clock Monitor MONITOR (When CLME = 1) Addition of (6) Clock monitor status after X1 input clock oscillation is stopped by software and (7) Clock monitor status after internal oscillation clock is stopped by software to Figure 21-3 Timing of Clock Monitor Addition of Note to description in 22.1 Functions of Power-on-Clear Circuit CHAPTER 22 POWER- Modification of Figure 22-1 Block Diagram of Power-on-Clear Circuit ON-CLEAR CIRCUIT Addition of Note to description in 23.1 Functions of Low-Voltage Detector CHAPTER 23 LOW- Modification of Figure 23-1 Block Diagram of Low-Voltage Detector VOLTAGE DETECTOR Modification of Note 5 in Figure 23-2 Format of Low-Voltage Detection Register (LVIM) Addition of Note 2 and Caution to Figure 23-3 Format of Low-Voltage Detection Level Selection Register (LVIS) Modification of Figure 23-4 Timing of Low-Voltage Detector Internal Reset Signal Generation and Figure 23-5 Timing of Low-Voltage Detector Interrupt Signal Generation Partial modification of description of (2) When used as interrupt under in 23.5 Cautions for Low-Voltage Detector 616 User's Manual U16228EJ3V1UD APPENDIX E REVISION HISTORY (4/4) Edition 2nd edition Description Revision of CHAPTER 24 REGULATOR Applied to: CHAPTER 24 REGULATOR Addition of Note to CHAPTER 25 MASK OPTIONS CHAPTER 25 MASK OPTIONS Modification of Figure 26-1 Block Diagram of ROM Correction CHAPTER 26 ROM Modification of Note in Figure 26-3 Format Correction Control Register CORRECTION Modification of Figure 26-5 Example of Storing to EEPROM (When One Place Is Corrected) Revision of CHAPTER 27 PD78F0134, 78F0138 (no modification of 27.1 Internal CHAPTER 27 Memory Size Switching Register and 27.2 Internal Expansion RAM Size Switching PD78F0134, 78F0138 Register) Partial modification of operation of "RETI" in 28.2 Operation List CHAPTER 28 INSTRUCTION SET Revision of CHAPTER 29 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, CHAPTER 29 (A) GRADE PRODUCTS) ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) Addition of CHAPTER 30 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) CHAPTER 30 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS) Addition of CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A2) GRADE PRODUCTS) Addition of CHAPTER 33 RECOMMENDED SOLDERING CONDITIONS CHAPTER 33 RECOMMENDED SOLDERING CONDITIONS Addition of A.3 Control Software APPENDIX A Addition of in-circuit emulator "IE-78K0K1-ET" to A.5 Debugging Tools (Hardware) DEVELOPMENT Modification of part number of RX78K0 in A.7 Embedded Software Addition of APPENDIX B NOTES ON TARGET SYSTEM DESIGN TOOLS APPENDIX B NOTES ON TARGET SYSTEM DESIGN Addition of APPENDIX D REVISION HISTORY APPENDIX D REVISION HISTORY User's Manual U16228EJ3V1UD 617