© Semiconductor Components Industries, LLC, 2014
August, 2014 − Rev. 14 1Publication Order Number:
MC14051B/D
MC14051B, MC14052B,
MC14053B
Analog
Multiplexers/Demultiplexers
The MC14051B, MC14052B, and MC14053B analog multiplexers
are digitally−controlled analog switches. The MC14051B effectively
implements an SP8T solid state switch, the MC14052B a DP4T, and
the MC14053B a Triple SPDT. All three devices feature low ON
impedance and very low OFF leakage current. Control of analog
signals up to the complete supply voltage range can be achieved.
Features
•Triple Diode Protection on Control Inputs
•Switch Function is Break Before Make
•Supply Voltage Range = 3.0 Vdc to 18 Vdc
•Analog Voltage Range (VDD − VEE) = 3.0 to 18 V
Note: VEE must be ≤ VSS
•Linearized Transfer Characteristics
•Low−noise − 12 nV/√Cycle, f ≥ 1.0 kHz Typical
•Pin−for−Pin Replacement for CD4051, CD4052, and CD4053
•For 4PDT Switch, See MC14551B
•For Lower RON, Use the HC4051, HC4052, or HC4053
High−Speed CMOS Devices
•NLV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q100
Qualified and PPAP Capable
•These Devices are Pb−Free and are RoHS Compliant
MAXIMUM RATINGS (Voltages Referenced to VSS)
Symbol Parameter Value Unit
VDD DC Supply Voltage Range
(Referenced to VEE, VSS ≥ VEE)−0.5 to +18.0 V
Vin,
Vout Input or Output Voltage Range
(DC or Transient) (Referenced to VSS for
Control Inputs and VEE for Switch I/O)
−0.5 to VDD + 0.5 V
Iin Input Current (DC or Transient)
per Control Pin +10 mA
ISW Switch Through Current ±25 mA
PDPower Dissipation per Package (Note 1) 500 mW
TAAmbient Temperature Range −55 to +125 °C
Tstg Storage Temperature Range −65 to +150 °C
TLLead Temperature (8−Second Soldering) 260 °C
Stresses exceeding those listed in the Maximum Ratings table may damage the
device. If any of these limits are exceeded, device functionality should not be
assumed, damage may occur and reliability may be af fected.
1. Temperature Derating: “ D/DW” Packages: –7.0 m W/_C From 6 5_C To 1 2 5_C
This device contains protection circuitry to guard against damage due to high
static voltages or electric fields. However, precautions must be taken to avoid
applications of any voltage higher than maximum rated voltages to this
high−impedance circuit. For proper operation, V in and V out should be constrained to
the range VSS ≤ (Vin or Vout) ≤ VDD.
Unused inputs must always be t ied to a n a ppropriate logic v oltage level ( e.g., e ither
VSS, VEE or VDD). Unused outputs must be left open.
http://onsemi.com
MARKING DIAGRAMS
SOIC−16
TSSOP−16
See detailed ordering and shipping information in the package
dimensions section on page 9 of this data sheet.
ORDERING INFORMATION
1405xBG
AWLYWW
14
05xB
ALYWG
G
1
1
16
1
1
16
x = 1, 2, or 3
A = Assembly Location
WL, L = Wafer Lot
Y = Year
WW, W = Work Week
G or G= Pb−Free Package
(Note: Microdot may be in either location)
SOIC−16
D SUFFIX
CASE 751B
TSSOP−16
DT SUFFIX
CASE 948F