50 dB GSM PA Controller AD8315 Data Sheet Its high sensitivity allows control at low signal levels, thus reducing the amount of power that must be coupled to the detector. FEATURES Complete RF detector/controller function >50 dB range at 0.9 GHz (-49 dBm to +2 dBm, re 50 ) Accurate scaling from 0.1 GHz to 2.5 GHz Temperature-stable linear-in-dB response Log slope of 23 mV/dB, intercept at -60 dBm at 0.9 GHz True integration function in control loop Low power: 20 mW at 2.7 V, 38 mW at 5 V Power-down to 10.8 W For convenience, the signal is internally ac-coupled. This high-pass coupling, with a corner at approximately 0.016 GHz, determines the lowest operating frequency. Therefore, the source can be dc grounded. The AD8315 provides a voltage output, VAPC, that has the voltage range and current drive to directly connect to most handset power amplifiers' gain control pin. VAPC can swing from 250 mV above ground to within 200 mV below the supply voltage. Load currents of up to 6 mA can be supported. APPLICATIONS Single, dual, and triple band mobile handset (GSM, DCS, EDGE) Transmitter power control The setpoint control input is applied to the VSET pin and has an operating range of 0.25 V to 1.4 V. The associated circuit determines the slope and intercept of the linear-in-dB measurement system; these are nominally 23 mV/dB and -60 dBm for a 50 termination (-73 dBV) at 0.9 GHz. Further simplifying the application of the AD8315, the input resistance of the setpoint interface is over 100 M, and the bias current is typically 0.5 A. GENERAL DESCRIPTION The AD8315 is a complete low cost subsystem for the precise control of RF power amplifiers operating in the frequency range 0.1 GHz to 2.5 GHz and over a typical dynamic range of 50 dB. It is intended for use in cellular handsets and other batteryoperated wireless devices. The log amp technique provides a much wider measurement range and better accuracy than controllers using diode detectors. In particular, the temperature stability is excellent over a specified range of -30C to +85C. The AD8315 is available in MSOP and LFCSP packages and consumes 8.5 mA from a 2.7 V to 5.5 V supply. When powered down, the sleep current is 4 A. FUNCTIONAL BLOCK DIAGRAM VPOS LOW NOISE BAND GAP REFERENCE LOW NOISE GAIN BIAS ENBL DET DET DET DET OUTPUT ENABLE DELAY DET HI-Z x1.35 VAPC LOW NOISE (25nV/Hz) RAIL-TO-RAIL BUFFER RFIN 10dB 10dB FLTR 10dB V-I OFFSET COMP'N INTERCEPT POSITIONING COMM VSET 23mV/dB 250mV TO 1.4V = 50dB 01520-001 10dB Figure 1. Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 (c)1999-2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com AD8315 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Practical Loop ............................................................................. 15 Applications ....................................................................................... 1 A Note About Power Equivalency ........................................... 15 General Description ......................................................................... 1 Basic Connections ...................................................................... 16 Functional Block Diagram .............................................................. 1 Range on VSET and RFIN ........................................................ 16 Revision History ............................................................................... 2 Transient Response .................................................................... 16 Specifications..................................................................................... 3 Mobile Handset Power Control Example ............................... 18 Absolute Maximum Ratings............................................................ 5 Enable and Power-On ................................................................ 18 ESD Caution .................................................................................. 5 Input Coupling Options ............................................................ 19 Pin Configuration and Function Descriptions ............................. 6 Using the Chip Scale Package ................................................... 19 Typical Performance Characteristics ............................................. 7 Evaluation Board ........................................................................ 19 Theory of Operation ...................................................................... 12 Outline Dimensions ....................................................................... 21 Basic Theory................................................................................ 12 Ordering Guide .......................................................................... 21 Controller-Mode Log Amps ..................................................... 13 Control Loop Dynamics ............................................................ 13 REVISION HISTORY 8/2016--Rev. C to Rev. D Changes to Figure 2 and Table 4 ..................................................... 6 Added Figure 3; Renumbered Sequentially .................................. 6 Updated Outline Dimensions ....................................................... 21 Changes to Ordering Guide .......................................................... 21 6/2006--Rev. B to Rev. C Updated Format .................................................................. Universal Changes to Ordering Guide .......................................................... 23 1/2003--Rev. 0 to Rev. B Edits to Product Description Section ............................................ 1 Edit to Functional Block Diagram ................................................. 1 Edits to Specifications ...................................................................... 2 Edits to Absolute Maximum Ratings ............................................. 3 Ordering Guide Updated ................................................................. 3 TPC 9 Replaced with New Figure .................................................. 5 Edits to TPC 27 ................................................................................. 8 Edit to Figure 1.................................................................................. 9 Edit to Figure 3 ............................................................................... 10 Edit to Equation 9 ........................................................................... 10 Edit to Equation 10......................................................................... 10 Edit to Equation 11......................................................................... 10 Edits to Example section ............................................................... 10 Edit to Basic Connections Section ............................................... 12 Edits to Input Coupling Options Section .................................... 14 Table III Becomes Table II ............................................................. 15 Table II Recommended Components Deleted ........................... 15 Using the Chip-Scale Package Section Added ............................ 15 Edits to Evaluation Board Section................................................ 15 Figure 12 Title Edited..................................................................... 16 Figure 13 Title Edited..................................................................... 16 8-Lead Chip Scale Package (CP-8) Added .................................. 17 Updated Outline Dimensions ....................................................... 17 10/1999--Revision 0: Initial Version Rev. D | Page 2 of 22 Data Sheet AD8315 SPECIFICATIONS VS = 2.7 V, T = 25C, 52.3 termination on RFIN, unless otherwise noted. Table 1. Parameter OVERALL FUNCTION Frequency Range1 Input Voltage Range Equivalent dBm Range Logarithmic Slope2 Logarithmic Intercept2 Equivalent dBm Level RF INPUT INTERFACE Input Resistance3 Input Capacitance3 OUTPUT Minimum Output Voltage Maximum Output Voltage vs. Temperature4 General Limit Output Current Drive Output Buffer Noise Output Noise Small Signal Bandwidth Slew Rate Response Time SETPOINT INTERFACE Nominal Input Range Logarithmic Scale Factor Input Resistance Slew Rate ENABLE INTERFACE Logic Level to Enable Power Input Current when Enable High Logic Level to Disable Power Enable Time Disable Time Power-On/Enable Time Test Conditions/Comments Min To meet all specifications 1 dB log conformance, 0.1 GHz 0.1 -57 -44 21.5 -79 -66 0.1 GH 0.1 GHz Pin RFIN 0.1 GHz 0.1 GHz Pin VAPC VSET 200 mV, ENBL high ENBL low RL 800 85C, VPOS = 3 V, IOUT = 6 mA 2.7 V VPOS 5.5 V, RL = Source/Sink RF input = 2 GHz, 0 dBm, fNOISE = 100 kHz, CFLT = 220 pF 0.2 V to 2.6 V swing 10% to 90%, 1.2 V step (VSET), open loop5 FLTR = open, see Figure 27 Pin VSET Corresponding to central 50 dB Typ Max Unit 24 -70 -57 2.5 -11 +2 25.5 -64 -51 GHz dBV dBm mV/dB dBV dBm 2.8 0.9 0.25 0.27 0.02 2.45 2.54 k pF 0.3 2.6 VPOS - 0.1 5/200 25 130 30 13 150 0.25 V V V V V mA/A nVHz nV/Hz MHz V/s ns 1.4 V dB/V k V/s VPOS V A 4 0.8 5 V s 8 9 s 2 3 s 100 200 ns 43.5 100 16 Pin ENBL 1.8 20 Time from ENBL high to VAPC within 1% of final value, VSET 200 mV, refer to Figure 24 Time from ENBL low to VAPC within 1% of final value, VSET 200 mV, refer to Figure 24 Time from VPOS/ENBL high to VAPC within 1% of final value, VSET 200 mV, refer to Figure 29 Time from VPOS/ENBL low to VAPC within 1% of final value, VSET 200 mV, refer to Figure 29 Rev. D | Page 3 of 22 AD8315 Parameter POWER INTERFACE Supply Voltage Quiescent Current Over Temperature Disable Current6 Over Temperature Data Sheet Test Conditions/Comments Pin VPOS Min Typ 2.7 ENBL high -30C TA +85C ENBL low -30C TA +85C 8.5 4 Max Unit 5.5 10.7 12.9 10 13 V mA mA A A 1 Operation down to 0.02 GHz is possible. Mean and standard deviation specifications are available in Table 2 See Figure 12 for plot of input impedance vs. frequency. 4 This parameter is guaranteed but not tested in production. Limit is -3 sigma from the mean. 5 Response time in a closed-loop system depends on the filter capacitor (CFLT) used and the response of the variable gain element. 6 This parameter is guaranteed but not tested in production. Maximum specified limit on this parameter is the 6 sigma value. 2 3 Table 2. Typical Specifications at Selected Frequencies at 25C (Mean and Sigma) Frequency (GHz) 0.1 0.9 1.9 2.5 Slope (mV/dB) Mean Sigma 23.8 0.3 23.2 0.4 22.2 0.3 22.3 0.4 Intercept (dBV) Mean Sigma -70.1 1.8 -72.6 1.8 -73.8 1.6 -75.6 1.5 Rev. D | Page 4 of 22 1 dB Dynamic Range Low Point (dBV) High Point (dBV) Mean Sigma Mean Sigma -57.7 1.3 -10.6 0.8 -61.0 1.3 -11.2 0.8 -62.9 0.9 -18.5 1.7 -64.0 1.1 -20.0 1.7 Data Sheet AD8315 ABSOLUTE MAXIMUM RATINGS Table 3. Parameter Supply Voltage VPOS Temporary Overvoltage VPOS (100 cycles, 2 sec duration, ENBL Low) VAPC, VSET, ENBL RFIN Equivalent Voltage Internal Power Dissipation JA (MSOP) JA (LFCSP, Paddle Soldered) JA (LFCSP, Paddle Not Soldered) Maximum Junction Temperature Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering 60 sec) MSOP LFCSP Rating 5.5 V 6.3 V 0 V, VPOS 17 dBm 1.6 V rms 60 mW 200C/W 80C/W 200C/W 125C -40C to +85C -65C to +150C Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ESD CAUTION 300C 240C Rev. D | Page 5 of 22 AD8315 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS ENBL 2 AD8315 8 VPOS RFIN 1 7 VAPC ENBL 2 VSET 3 TOP VIEW 6 NC (Not to Scale) FLTR 4 5 COMM VSET 3 FLTR 4 8 VPOS AD8315 7 VAPC TOP VIEW 6 NC (Not to Scale) 5 COMM 01520-046 NC = NO CONNECT NOTES 1. NC = NO CONNECTION. 2. THE EXPOSED PADDLE ON THE UNDERSIDE OF THE PACKAGE MUST BE SOLDERED TO A GROUND PLANE WITH LOW THERMAL AND ELECTRICAL CHARACTERISTICS. 01520-002 RFIN 1 Figure 3. MSOP Pin Configuration Figure 2. LFCSP Pin Configuration Table 4. Pin Function Descriptions Pin No. 1 2 3 4 5 6 7 8 Mnemonic RFIN ENBL VSET FLTR COMM NC VAPC VPOS EPAD Description RF Input. Connect to VPOS for Normal Operation Connect Pin to Ground for Disable Mode. Setpoint Input. Nominal input range 0.25 V to 1.4 V. Integrator Capacitor. Connect between FLTR and COMM. Device Common (Ground). No Connection. Output. Control voltage for gain control element. Positive Supply Voltage: 2.7 V to 5.5 V. Exposed Paddle. The exposed paddle, on the underside of the LFCSP package only, must be soldered to a ground plane with low thermal and electrical characteristics. Rev. D | Page 6 of 22 Data Sheet AD8315 10 23 4 0 13 3 -7 0.1GHz -17 -27 -40 2.5GHz -37 -47 -60 1.2 1.4 -4 0.2 0.4 0.6 10 +25C 4 3 0 3 2 (+3dBm) -10 +85C 1 0 +25C -40 -1 -50 -2 RF INPUT AMPLITUDE (dBV) -30C -20 -30 2 +85C 0 -30 +25C -40 0.3 0.5 0.7 0.9 VSET (V) 1.1 (-47dBm) -60 -4 1.5 1.3 01520-004 -70 0.1 +85C 0 -2 +25C -20 1 -30 0 +25C -40 -1 -70 0.1 0.3 0.5 0.7 0.9 VSET (V) 1.1 1.3 0.7 0.9 VSET (V) 1.1 1.3 -4 1.5 4 0 3 2 -30C -20 +85C 1 0 -30 +25C -40 -1 -2 +25C -30C +85C -4 1.5 -3 10 (-47dBm) -60 -3 01520-005 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C (-47dBm) -60 -30C 0.5 -50 -2 -50 0.3 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C (+3dBm) -10 2 -30C RF INPUT AMPLITUDE (dBV) +85C 4 ERROR (dB) RF INPUT AMPLITUDE (dBV) (+3dBm) -10 +85C -70 0.1 3 -30C -1 Figure 8. Input Amplitude and Log Conformance vs. VSET at 1.9 GHz Figure 5. Input Amplitude and Log Conformance vs. VSET at 0.1 GHz 10 1 -50 -3 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C -30C -20 +25C (-47dBm) -60 1.6 10 ERROR (dB) RF INPUT AMPLITUDE (dBV) +85C 1.4 4 -30C (+3dBm) -10 1.2 Figure 7. Log Conformance vs. VSET Figure 4. Input Amplitude vs. VSET 0 0.8 1.0 VSET (V) ERROR (dB) 0.8 1.0 VSET (V) 01520-007 0.6 01520-003 -67 0.4 -1 -3 -57 -80 0.2 0 -2 1.9GHz -70 1 Figure 6. Input Amplitude and Log Conformance vs. VSET at 0.9 GHz Rev. D | Page 7 of 22 ERROR (dB) 0.9GHz -50 0.9GHz -70 0.1 0.3 0.5 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C 0.7 0.9 VSET (V) 1.1 1.3 -3 -4 1.5 Figure 9. Input Amplitude and Log Conformance vs. VSET at 2.5 GHz 01520-008 -30 1.9GHz 0.1GHz 01520-006 -20 2.5GHz 2 ERROR (dB) -10 3 RF INPUT AMPLITUDE (dBm) RF INPUT AMPLITUDE (dBV) TYPICAL PERFORMANCE CHARACTERISTICS AD8315 Data Sheet 4 3 3 2 2 1 1 0 -1 +85C -2 -70 -60 -50 -40 -30 -20 RF INPUT AMPLITUDE (dBV) (-47dBm) -10 0 (+3dBm) 2 1 1 0 (+3dBm) -1 +85C -3 -60 -50 -40 -30 -20 -10 RF INPUT AMPLITUDE (dBV) (-47dBm) (+3dBm) 0 2700 -200 2400 -400 FREQUENCY MSOP CHIP SCALE (LFCSP) R - jX (GHz) R - jX -600 2900 - j1900 2700 - j1500 0.1 700 - j240 0.9 730 - j220 -800 130 - j80 1.9 460 - j130 170 - j70 2.5 440 - j110 -1000 X (LFCSP) 1500 1200 R X -1400 X (MSOP) R (LFCSP) 600 300 1.0 1.5 FREQUENCY (GHz) 0 (+3dBm) 6 4 DECREASING VENBL INCREASING VENBL 2 -1600 -1800 R (MSOP) 0.5 -1200 -10 8 2.0 -2000 2.5 01520-011 1800 -50 -40 -30 -20 RF INPUT AMPLITUDE (dBV) (-47dBm) -60 10 SUPPLY CURRENT (mA) 0 -70 +85C Figure 14. Distribution of Error at Temperature After Ambient Normalization vs. Input Amplitude, 3 Sigma to Either Side of Mean, 2.5 GHz REACTANCE () 3000 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C -4 -80 Figure 11. Distribution of Error at Temperature After Ambient Normalization vs. Input Amplitude, 3 Sigma to Either Side of Mean, 0.9 GHz 2100 -30C Figure 12. Input Impedance 0 1.3 1.4 1.5 VENBL (V) 1.6 Figure 15. Supply Current vs. VENBL Rev. D | Page 8 of 22 1.7 01520-014 -70 -1 -2 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C -4 -80 0 01520-013 ERROR (dB) 2 01520-010 ERROR (dB) -10 3 -30C -2 RESISTANCE () -60 -50 -40 -30 -20 RF INPUT AMPLITUDE (dBV) (-47dBm) 0 0 -70 4 3 0 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C Figure 13. Distribution of Error at Temperature After Ambient Normalization vs. Input Amplitude, 3 Sigma to Either Side of Mean, 1.9 GHz 4 -3 -30C -4 -80 Figure 10. Distribution of Error at Temperature After Ambient Normalization vs. Input Amplitude, 3 Sigma to Either Side of Mean, 0.1 GHz 900 -1 -3 01520-009 -4 -80 0 -2 ERROR AT +85C AND -30C BASED ON DEVIATION FROM SLOPE AND INTERCEPT AT +25C -3 +85C 01520-012 -30C ERROR (dB) ERROR (dB) 4 Data Sheet AD8315 25 -66 -68 24 +85C INTERCEPT (dBV) SLOPE (mV/dB) -70 +85C 23 -30C 22 +25C -72 +25C -74 -30C -76 21 0 0.5 1.0 1.5 FREQUENCY (GHz) 2.0 2.5 -80 01520-015 20 Figure 16. Slope vs. Frequency; -30C, +25C, and +85C 24 0 0.5 1.5 1.0 FREQUENCY (GHz) 2.0 2.5 01520-018 -78 Figure 19. Intercept vs. Frequency; -30C, +25C, and +85C -68 0.1GHz 0.1GHz -70 1.9GHz 22 -72 0.9GHz -74 1.9GHz -76 2.5GHz 2.5GHz -78 3.5 4.0 VS (V) 4.5 5.0 5.5 -80 2.5 CFLT = 220pF 100 1k 10k 100k FREQUENCY (Hz) 1M 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 -110 -120 -130 10M 10000 NOISE SPECTRAL DENSITY (nV/Hz) CFLT = 0pF PHASE (Degrees) 45 40 35 30 25 20 15 10 5 0 -5 -10 -15 -20 -25 -30 -35 -40 10 3.5 4.0 VS (V) 4.5 5.0 5.5 Figure 20. Intercept vs. Supply Voltage 01520-017 AMPLITUDE (dB) Figure 17. Slope vs. Supply Voltage 3.0 Figure 18. AC Response from VSET to VAPC CFLT = 220pF, RF INPUT = 2GHz RF INPUT -51dBV -48dBV -33dBV -43dBV 1000 -23dBV -13dBV 100 -53dBV AND -63dBV 10 100 1k 10k 100k FREQUENCY (Hz) 1M Figure 21. VAPC Noise Spectral Density Rev. D | Page 9 of 22 10M 01520-020 3.0 01520-016 21 2.5 01520-019 23 INTERCEPT (dBV) SLOPE (mV/dB) 0.9GHz AD8315 Data Sheet 2.8 3.5 3.3 2mA 2.9 VAPC (V) VAPC (V) 2.7 0mA 3.1 4mA 2.6 6mA 2.7 2.5 2.5 2.9 3.0 3.1 3.2 SUPPLY VOLTAGE (V) 3.3 3.4 3.5 2.4 2.7 Figure 22. Maximum VAPC Voltage vs. Supply Voltage by Load Current 2.8 2.9 SUPPLY VOLTAGE (V) 01520-024 2.8 01520-021 2.3 2.7 SHADING INDICATES 3 SIGMA 3.0 Figure 25. Maximum VAPC Voltage vs. Supply Voltage with 4 mA Load Current AVERAGE = 16 SAMPLES AVERAGE = 16 SAMPLES VAPC 200mV PER VERTICAL DIVISION 1V PER VERTICAL DIVISION VAPC GND GND 2s PER HORIZONTAL DIVISION GND PULSED RF 0.1GHz, -13dBV RF INPUT 100ns PER HORIZONTAL DIVISION VENBL 01520-022 GND Figure 23. ENBL Response Time TIMEBASE Figure 26. VAPC Response Time, Full-Scale Amplitude Change, Open-Loop R AND S SMT03 10MHz REF OUTPUT SIGNAL GENERATOR PULSE PULSE MODE IN MODULATION MODE RF OUT TRIG STANFORD DS345 OUT PULSE GENERATOR PULSE OUT RF OUT AD8315 52.3 RFIN TEK P6205 FET PROBE 2 ENBL VAPC 7 3 VSET NC 6 4 FLTR COMM 5 TEK P6205 FET PROBE NC = NO CONNECT PULSE OUT 2.7V AD8315 TEK TDS694C SCOPE 220pF TRIG OUT 0.1F TRIG VPOS 8 PICOSECOND PULSE LABS PULSE GENERATOR -3dB 52.3 01520-023 1 OUT RF SPLITTER -3dB 2.7V 0.1F EXT TRIG Figure 24. Test Setup for ENBL Response Time 1 RFIN VPOS 8 2.7V 2 ENBL VAPC 7 0.3V 3 VSET NC 6 NC 4 FLTR COMM 5 TRIG TEK P6205 FET PROBE TEK TDS694C SCOPE NC = NO CONNECT Figure 27. Test Setup for VAPC Response Time Rev. D | Page 10 of 22 01520-026 10MHz REF R AND S OUTPUT SMT03 SIGNAL GENERATOR 01520-025 1V PER VERTICAL DIVISION Data Sheet AD8315 AVERAGE = 16 SAMPLES 500mV PER VERTICAL DIVISION VAPC 200mV PER VERTICAL DIVISION VAPC GND GND VS AND VENBL 1V PER VERTICAL DIVISION 2s PER HORIZONTAL DIVISION 1V PER VERTICAL DIVISION VS AVERAGE = 16 SAMPLES Figure 30. Power-On and Power-Off Response with VSET and ENBL Grounded EXT TRIG STANFORD DS345 PULSE GENERATOR 10MHz REF R AND S OUTPUT SMT03 SIGNAL GENERATOR TRIG OUT PULSE OUT RF OUT AD811 AD811 49.9 RFIN VPOS 8 2 ENBL VAPC 7 3 VSET NC 6 4 FLTR COMM 5 220pF NC = NO CONNECT AD8315 TRIG 52.3 TEK P6205 FET PROBE TEK TDS694C SCOPE 01520-028 1 TEK P6205 FET PROBE Figure 29. Test Setup for Power-On and Power-Off Response with VSET Grounded Rev. D | Page 11 of 22 TRIG OUT PULSE OUT RF OUT 732 AD8315 EXT TRIG STANFORD DS345 PULSE GENERATOR 1 RFIN VPOS 8 2 ENBL VAPC 7 3 VSET NC 6 4 FLTR COMM 5 49.9 732 TEK P6205 FET PROBE TEK P6205 FET PROBE TRIG TEK TDS694C SCOPE 220pF NC = NO CONNECT Figure 31. Test Setup for Power-On and Power-Off Response with VSET and ENBL Grounded 01520-030 Figure 28. Power-On and Power-Off Response with VSET Grounded 10MHz REF R AND S OUTPUT SMT03 SIGNAL GENERATOR 01520-029 GND 01520-027 GND 52.3 2s PER HORIZONTAL DIVISION AD8315 Data Sheet THEORY OF OPERATION This corresponds to a power level of -57 dBm when the net resistive part of the input impedance of the log amp is 50 . However, both the slope and the intercept are dependent on frequency (see Figure 16 and Figure 19). The AD8315 is a wideband logarithmic amplifier (log amp) similar in design to the AD8313 and AD8314. However, it is strictly optimized for use in power control applications rather than as a measurement device. Figure 32 shows the main features in block schematic form. The output (Pin 7, VAPC) is intended to be applied directly to the automatic power-control (APC) pin of a power amplifier module. Keeping in mind that log amps do not respond to power but only to voltages and that the calibration of the intercept is waveform dependent and is only quoted for a sine wave signal, the equivalent power response can be written as BASIC THEORY VOUT = VDB (PIN - PZ) Logarithmic amplifiers provide a type of compression in which a signal having a large range of amplitudes is converted to one of smaller range. The use of the logarithmic function uniquely results in the output representing the decibel value of the input. The fundamental mathematical form is: VIN VZ where: PIN, the input power, and PZ, the equivalent intercept, are both expressed in dBm (thus, the quantity in parentheses is simply a number of decibels). VDB is the slope expressed as so many mV/dB. For a log amp having a slope VDB of 24 mV/dB and an intercept at -57 dBm, the output voltage for an input power of -30 dBm is 0.024 [-30 - (-57)] = 0.648 V. (1) Here VIN is the input voltage, VZ is called the intercept (voltage) because when VIN = VZ the argument of the logarithm is unity and thus the result is zero, and VSLP is called the slope (voltage), which is the amount by which the output changes for a certain change in the ratio (VIN/VZ). When BASE-10 logarithms are used, denoted by the function log10, VSLP represents the volts/decade, and since a decade corresponds to 20 dB, VSLP/20 represents the volts/dB. For the AD8315, a nominal (low frequency) slope of 24 mV/dB was chosen, and the intercept VZ was placed at the equivalent of -70 dBV for a sine wave input (316 V rms). Further details about the structure and function of log amps can be found in data sheets for other log amps produced by Analog Devices, Inc. Refer to the AD640 data sheet and AD8307 data sheet, both of which include a detailed discussion of the basic principles of operation and explain why the intercept depends on waveform, an important consideration when complex modulation is imposed on an RF carrier. (PRECISE GAIN CONTROL) (PRECISE SLOPE CONTROL) (ELIMINATES GLITCH) LOW NOISE GAIN BIAS LOW NOISE BAND GAP REFERENCE OUTPUT ENABLE DELAY VPOS ENBL (CURRENT-MODE SIGNAL) DET DET DET DET DET x1.35 VAPC LOW NOISE (25nV/Hz) RAIL-TO-RAIL BUFFER RFIN 10dB COMM (PADDLE) HI-Z 10dB OFFSET COMP'N 10dB 10dB FLTR (CURRENTNULLING MODE) INTERCEPT POSITIONING (WEAK GM STAGE) Figure 32. Block Schematic Rev. D | Page 12 of 22 (CURRENT-MODE FEEDBACK) V-I (SMALL INTERNAL FILTER CAPACITOR FOR GHz RIPPLE) VSET 23mV/dB 250mV TO 1.4V = 50dB 01520-031 VOUT VSLP log10 (2) Data Sheet AD8315 1.5 dB 1.416V @ -11dBV SL O PE VSET = 24 m V/ 1.0 ACTUAL 0.5 -70dBV IDEAL 0 1mV 100V -80dBV -60dBV -67dBm -47dBm 10mV -40dBV -27dBm VIN, dBVIN, PIN 100mV -20dBV -7dBm 1V (RMS) 0dBV +13dBm (RE 50) 01520-032 0.288V @ -58dBV Figure 33. Basic Calibration of the AD8315 at 0.1 GHz CONTROLLER-MODE LOG AMPS The AD8315 combines the two key functions required for the measurement and control of the power level over a moderately wide dynamic range. First, it provides the amplification needed to respond to small signals in a chain of four amplifier/limiter cells (see Figure 32), each having a small signal gain of 10 dB and a bandwidth of approximately 3.5 GHz. At the output of each of these amplifier stages is a full-wave rectifier, essentially a square law detector cell that converts the RF signal voltages to a fluctuating current having an average value that increases with signal level. A further passive detector stage is added before the first stage. These five detectors are separated by 10 dB, spanning some 50 dB of dynamic range. Their outputs are each in the form of a differential current, making summation a simple matter. It is readily shown that the summed output can closely approximate a logarithmic function. The overall accuracy at the extremes of this total range, viewed as the deviation from an ideal logarithmic response, that is, the log conformance error, can be judged by referring to Figure 7, which shows that errors across the central 40 dB are moderate. Other performance curves show how conformance to an ideal logarithmic function varies with supply voltage, temperature, and frequency. In a device intended for measurement applications, this current is converted to an equivalent voltage, to provide the log (VIN) function shown in Equation 1. However, the design of the AD8315 differs from standard practice in that the output must be a low noise control voltage for an RF power amplifier not a direct measure of the input level. Furthermore, it is highly desirable that this voltage be proportional to the time integral of the error between the actual input VIN and the dc voltage VSET (applied to Pin 3, VSET) that defines the setpoint, that is, a target value for the power level, typically generated by a DAC. This is achieved by converting the difference between the sum of the detector outputs (still in current form) and an internally generated current proportional to VSET to a single-sided, currentmode signal. This, in turn, is converted to a voltage (at Pin 4, FLTR, the low-pass filter capacitor node) to provide a close approximation to an exact integration of the error between the power present in the termination at the input of the AD8315 and the setpoint voltage. Finally, the voltage developed across the ground-referenced filter capacitor CFLT is buffered by a special low noise amplifier of low voltage gain (x1.35) and presented at Pin 7 (VAPC) for use as the control voltage for the RF power amplifier. This buffer can provide rail-to-rail swings and can drive a substantial load current, including large capacitors. Note that the RF power amplifier is assumed to have a positive slope with RF power increasing monotonically with an increasing APC control voltage. CONTROL LOOP DYNAMICS To understand how the AD8315 behaves in a complete control loop, an expression for the current in the integration capacitor as a function of the input VIN and the setpoint voltage VSET must be developed (see Figure 34). VSET 3 VSET SETPOINT INTERFACE VIN LOGARITHMIC RF DETECTION SUBSYSTEM RFIN 1 ISET = VSET/4.15k FLTR IDET IERR VAPC x1.35 4 CFLT IDET = ISLPlog10 (VIN/VZ) 7 01520-033 The intercept need not correspond to a physically realizable part of the signal range for the log amp. Therefore, the specified intercept is -70 dBV, at 0.1 GHz, whereas the smallest input for accurate measurement (a +1 dB error, see Table 2) at this frequency is higher, being about -58 dBV. At 2.5 GHz, the +1 dB error point shifts to -64 dBV. This positioning of the intercept is deliberate and ensures that the VSET voltage is within the capabilities of certain DACs, whose outputs cannot swing below 200 mV. Figure 33 shows the 100 MHz response of the AD8315; the vertical axis does not represent the output (at pin VAPC) but the value required at the power control pin, VSET, to null the control loop. Figure 34. Behavioral Model of the AD8315 First, the summed detector currents are written as a function of the input IDET = ISLP log10 (VIN/VZ) (3) where: IDET is the partially filtered demodulated signal, whose exact average value is extracted through the subsequent integration step. ISLP is the current-mode slope and has a value of 115 A per decade (that is, 5.75 A/dB). VIN is the input in V rms. VZ is the effective intercept voltage, which, as previously noted, is dependent on waveform but is 316 V rms (-70 dBV) for a sine wave input. Rev. D | Page 13 of 22 AD8315 Data Sheet Now the current generated by the setpoint interface is simply ISET(4) = VSET/415 k (4) The difference between this current and IDET is applied to the loop filter capacitor CFLT. It follows that the voltage appearing on this capacitor, VFLT, is the time integral of the difference current: (5) (6) sC FLT The control output VAPC is slightly greater than this, because the gain of the output buffer is x1.35. In addition, an offset voltage is deliberately introduced in this stage; this is inconsequential because the integration function implicitly allows for an arbitrary constant to be added to the form of Equation 6. The polarity is such that VAPC rises to the maximum value for any value of VSET greater than the equivalent value of VIN. In practice, the VAPC output rails to the positive supply under this condition unless the control loop through the power amplifier is present. In other words, the AD8315 seeks to drive the RF power to the maximum value whenever it falls below the setpoint. The use of exact integration results in a final error that is theoretically 0, and the logarithmic detection law ideally results in a constant response time following a step change of either the setpoint or the power level, if the power-amplifier control function were likewise linear in dB. However, this latter condition is rarely true, and it follows that in practice, the loop response time depends on the power level, and this effect can strongly influence the design of the control loop. Equation 6 can be restated as VAPC s VPA GOVCW 10VAPC VGBC (9) where: GO is the gain of the power amplifier when VAPC = 0. VGBC is the gain scaling. VFLT(s) = (ISET - IDET)/sCFLT VSET 4.15 k I SLP log 10 VIN VZ Furthermore, to characterize the gain control function, this form is used VSET VSLP log 10 VIN VZ While few amplifiers conform so conveniently to this law, it provides a clearer starting point for understanding the more complex situation that arises when the gain control law is less ideal. This idealized control loop is shown in Figure 35. With some manipulation, it is found that the characteristic equation of this system is VAPC s VSET VGBC VSLP VGBC log 10 kGO VCW 1 sTO VZ (10) where: k is the coupling factor from the output of the power amplifier to the input of the AD8315 (for example, x0.1 for a 20 dB coupler). TO is a modified time constant (VGBC/VSLP)T. This is quite easy to interpret. First, it shows that a system of this sort exhibits a simple single-pole response, for any power level, with the customary exponential time domain form for either increasing or decreasing step polarities in the demand level VSET or the carrier input VCW. Second, it reveals that the final value of the control voltage VAPC is determined by several fixed factors: VAPC VSET VGBC VSLP log10 kGO VCW VZ (11) Example sT (7) where VSLP is the volts-per-decade slope from Equation 1, having a value of 480 mV/decade, and T is an effective time constant for the integration, being equal to 4.15 k x CFLT/1.35; the resistor value comes from the setpoint interface scaling Equation 4 and the factor 1.35 arises because of the voltage gain of the buffer. Therefore, the integration time constant can be written as T = 3.07 CFLT in s, when C is expressed in nF (8) To simplify our understanding of the control loop dynamics, begin by assuming that the power amplifier gain function is actually linear in dB, and for the moment, use voltages to express the signals at the power amplifier input and output. Let the RF output voltage be VPA and let the input be VCW. Assume that the gain magnitude of the power amplifier runs from a minimum value of x0.316 (-10 dB) at VAPC = 0 to x100 (40 dB) at VAPC = 2.5 V. Applying Equation 9, GO = 0.316 and VGBC = 1 V. Using a coupling factor of k = 0.0316 (that is, a 30 dB directional coupler) and recalling that the nominal value of VSLP is 480 mV and VZ = 316 V for the AD8315, first calculate the range of values needed for VSET to control an output range of +33 dBm to -17 dBm. This can be found by noting that, in the steady state, the numerator of Equation 7 must be 0, that is: VSET = VSLP log10 (kVPA/VZ) (12) where VIN is expanded to kVPA, the fractional voltage sample of the power amplifier output. For 33 dBm, VPA = 10 V rms, which evaluates to VSET (max) = 0.48 log10 (316 mV/316 V) = 1.44 V (13) For a delivered power of -17 dBm, VPA = 31.6 mV rms VSET (min) = 0.48 log10 (1 mV/316 V) = 0.24 V (14) Check that the power range is 50 dB, which must correspond to a voltage change in VSET of 50 dB x 24 mV/dB = 1.2 V, which agrees. Rev. D | Page 14 of 22 Data Sheet AD8315 Now, the value of VAPC is of interest, although it is a dependent parameter, inside the loop. It depends on the characteristics of the power amplifier, and the value of the carrier amplitude VCW. Using the control values previously derived, that is, GO = 0.316 and VGBC = 1 V, and assuming the applied power is fixed at -7 dBm (so VCW = 100 mV rms), the following is true using Equation 11 VAPC(max) = (VSETVGBC)/VSLP - log10 kGOVCW/VZ Then, it is readily shown that VGBC = 20 (V2 - V1)/(P2 - P1) (18) This must be used to calculate the filter capacitance. The response time at high and low power levels (on the shoulders of the curve shown in Figure 36) is slower. Note also that it is sometimes useful to add a 0 in the closed-loop response by placing a resistor in series with CFLT. For more information on this, see the Transient Response section. = (1.44 x 1)/0.48 - log10(0.0316 x 0.316 x 0.1/316 V) = 3.0 - 0.5 = 2.5 V V2, P2 33 (15) VAPC(min) = (VSETVGBC)/VSLP - log10 kGOVCW/VZ 23 = (0.24 x 1)/0.48 - log10(0.0316 x 0.316 x 0.1/316 V) (16) PRF (dBm) both of which results are consistent with the assumptions made about the amplifier control function. Note that the second term is independent of the delivered power and a fixed function of the drive power. DIRECTIONAL COUPLER VRF 3 -7 VCW RF PA 13 0 RF DRIVE: UP TO 2.5GHz 0.5 V1, P1 1.0 1.5 2.0 VAPC (V) 2.5 01520-035 = 0.5 - 0.5 = 0 Figure 36. Typical Power-Control Curve VIN = kVRF RESPONSE-SHAPING OF OVERALL CONTROLLOOP (EXTERNAL CAP) VAPC CFLT 01520-034 VSET A NOTE ABOUT POWER EQUIVALENCY AD8315 Figure 35. Idealized Control Loop for Analysis Finally, using the loop time constant for these parameters and an illustrative value of 2 nF for the filter capacitor CFLT TO = (VGBC/VSLP) T = (1/0.48)3.07 s x 2 (nF) = 12.8 s (17) PRACTICAL LOOP At present time, power amplifiers, or VGAs preceding such amplifiers, do not provide an exponential gain characteristic. It follows that the loop dynamics (the effective time constant) varies with the setpoint because the exponential function is unique in providing constant dynamics. The procedure must therefore be as follows. Beginning with the curve usually provided for the power output vs. the APC voltage, draw a tangent at the point on this curve where the slope is highest (see Figure 36). Using this line, calculate the effective minimum value of the variable VGBC and use it in Equation 17 to determine the time constant. Note that the minimum in VGBC corresponds to the maximum rate of change in the output power vs. VAPC. For example, suppose it is found that, for a given drive power, the amplifier generates an output power of P1 at VAPC = V1 and P2 at VAPC = V2. In using the AD8315, it must be understood that log amps do not fundamentally respond to power. It is for this reason that dBV (decibels above 1 V rms) are used rather than the commonly used metric of dBm. The dBV scaling is fixed, independent of termination impedance, while the corresponding power level is not. For example, 224 mV rms is always -13 dBV (with one further condition of an assumed sinusoidal waveform; see the AD640 data sheet for more information about the effect of waveform on logarithmic intercept), and this corresponds to a power of 0 dBm when the net impedance at the input is 50 . When this impedance is altered to 200 , however, the same voltage corresponds to a power level that is four times smaller (P = V2/R) or -6 dBm. A dBV level can be converted to dBm in the special case of a 50 system and a sinusoidal signal by simply adding 13 dB (0 dBV is then, and only then, equivalent to 13 dBm). Therefore, the external termination added ahead of the AD8315 determines the effective power scaling. This often takes the form of a simple resistor (52.3 provides a net 50 input), but more elaborate matching networks can be used. The choice of impedance determines the logarithmic intercept, that is, the input power for which the VSET vs. PIN function crosses the baseline if that relationship were continuous for all values of VIN. This is never the case for a practical log amp; the intercept (so many dBV) refers to the value obtained by the minimum error straight line fit to the actual graph of VSET vs. PIN (more generally, VIN). Rev. D | Page 15 of 22 AD8315 Data Sheet Where the modulation is complex, as in CDMA, the calibration of the power response must be adjusted; the intercept remains stable for any given arbitrary waveform. When a true power (waveform independent) response is needed, a mean-responding detector, such as the AD8361, must be considered. The logarithmic slope, VSLP in Equation 1, which is the amount by which the setpoint voltage must be changed for each decibel of input change (voltage or power), is, in principle, independent of waveform or termination impedance. In practice, it usually falls off somewhat at higher frequencies, due to the declining gain of the amplifier stages and other effects in the detector cells (see Figure 16). BASIC CONNECTIONS Figure 37 shows the basic connections for operating the AD8315, and Figure 38 shows a block diagram of a typical application. The AD8315 is typically used in the RF power control loop of a mobile handset. A supply voltage of 2.7 V to 5.5 V is required for the AD8315. The supply to the VPOS pin must be decoupled with a low inductance 0.1 F surface-mount ceramic capacitor, close to the device. The AD8315 has an internal input coupling capacitor. This negates the need for external ac coupling. This capacitor, along with the low frequency input impedance of the device of approximately 2.8 k, sets the minimum usable input frequency to around 0.016 GHz. A broadband 50 input match is achieved in this example by connecting a 52.3 resistor between RFIN and ground. A plot of input impedance vs. frequency is shown in Figure 12. Other coupling methods are also possible (see Input Coupling Options section). RFIN C1 0.1F AD8315 1 RFIN VPOS 8 +VS VAPC 7 (2.7V TO 5.5V) +VAPC +VS 2 ENBL VSET 3 VSET NC 6 4 FLTR COMM 5 CFLT NC = NO CONNECT RFIN GAIN CONTROL VOLTAGE VAPC AD8315 VSET RFIN DAC FLTR CFLT 01520-037 52.3 RANGE ON VSET AND RFIN The relationship between the RF input level and the setpoint voltage follows from the nominal transfer function of the device (see Figure 5, Figure 6, Figure 8, and Figure 9). At 0.9 GHz, for example, a voltage of 1 V on VSET indicates a demand for -30 dBV (-17 dBm, re 50 ) at RFIN. The corresponding power level at the output of the power amplifier is greater than this amount due to the attenuation through the directional coupler. TRANSIENT RESPONSE POWER AMP ATTENUATOR VAPC can swing from 250 mV to within 100 mV of the supply rail and can source up to 6 mA. If the control input of the PA must source current, a suitable load resistor can be connected between VAPC and COMM. The output swing and current sourcing capability of VAPC is shown in Figure 22. Above 250 mV, VSET has a linear control range up to 1.4 V, corresponding to a dynamic range of 50 dB. This results in a slope of 23 mV/dB or approximately 43.5 dB/V. Figure 37. Basic Connections DIRECTIONAL COUPLER A setpoint voltage is applied to VSET from the controlling source (generally, this is a DAC). Any imbalance between the RF input level and the level corresponding to the setpoint voltage is corrected by the AD8315 VAPC output that drives the gain control terminal of the PA. This restores a balance between the actual power level sensed at the input of the AD8315 and the value determined by the setpoint. This assumes that the gain control sense of the variable gain element is positive, that is, an increasing voltage from VAPC tends to increase gain. For setpoint voltages of less than approximately 250 mV, VAPC remains unconditionally at the minimum level of approximately 250 mV. This feature can prevent any spurious emissions during power-up and power-down phases. 01520-036 R1 52.3 In a power control loop, the AD8315 provides both the detector and controller functions. A sample of the power amplifier (PA) output power is coupled to the RF input of the AD8315, usually via a directional coupler. In dual-mode applications, where there are two PAs and two directional couplers, the outputs of the directional couplers can be passively combined (both PAs will never be turned on simultaneously) before being applied to the AD8315. The time domain response of power amplifier control loops, using any kind of controller, is only partially determined by the choice of filter, which, in the case of the AD8315, has a true integrator form 1/sT, as shown in Equation 7, with a time constant given by Equation 8. The large signal step response is also strongly dependent on the form of the gain-control law. Nevertheless, some simple rules can be applied. When the filter capacitor CFLT is very large, it dominates the time domain response, but the incremental bandwidth of this loop still varies as VAPC traverses the nonlinear gain-control function of the PA, as shown in Figure 36. Figure 38. Typical Application Rev. D | Page 16 of 22 Data Sheet AD8315 This is a classic aspect of control loop design. The lowest permissible value of CFLT must be determined experimentally for a particular amplifier. For GSM and DCS power amplifiers, CFLT typically ranges from 150 pF to 300 pF. This bandwidth is highest at the point where the slope of the tangent drawn on this curve is greatest, that is, for power outputs near the center of the PA range, and is much reduced at both the minimum and the maximum power levels, where the slope of the gain control curve is lowest due to the S-shaped form. In many cases, some improvement in the worst-case response time can be achieved by including a small resistance in series with CFLT; this generates an additional 0 in the closed-loop transfer function, that serves to cancel some of the higher order poles in the overall loop. A combination of main capacitor CFLT shunted by a second capacitor and resistor in series is also useful in minimizing the settling time of the loop. Using smaller values of CFLT, the loop bandwidth generally increases in inverse proportion to the value. Eventually, however, a secondary effect appears due to the inherent phase lag in the power amplifier control path, some of which can be due to parasitic or deliberately added capacitance at the VAPC pin. This results in the characteristic poles in the ac loop equation moving off the real axis and thus becoming complex (and somewhat resonant). 3.5V 4.7F 4.7F 1000pF 1000pF BAND SELECT 0V/2V TO ANTENNA LDC15D190A0007A POUT GSM 35dBm MAX 7 1 8 4 49.9 5 3 2 PIN GSM 3dBm VCTL PF08107B PIN DCS 3dBm VAPC POUT DCS 32dBm MAX 6 500 ATTN 20dB (OPTIONAL, SEE TEXT) 0.1F R1 52.3 8-BIT RAMP DAC 0V TO 2.55V ENABLE 0V/2.7V R21 600 R31 1k AD8315 1 RFIN VPOS 8 2 ENBL VAPC 7 3 VSET NC 6 4 FLTR COMM 5 +VS 2.7V 1R2, R3 OPTIONAL, SEE TEXT 1.5k NC = NO CONNECT Figure 39. Dual-Mode (GSM/DCS) PA Control Example Rev. D | Page 17 of 22 01520-038 150pF AD8315 Data Sheet The operational setpoint voltage, in the range 250 mV to 1.4 V, is applied to the VSET pin of the AD8315. This is typically supplied by a DAC. The AD8315 VAPC output drives the level control pin of the power amplifier directly. VAPC reaches a maximum value of approximately 2.5 V on a 2.7 V supply while delivering the 3 mA required by the level control input of the PA. This is more than sufficient to exercise the gain control range of the PA. This technique can also be used to limit the control voltage in situations where the PA cannot deliver the power level being demanded by VAPC. Overdrive of the control input of some PAs causes increased distortion. It must be noted, however, that if the control loop opens (that is, VAPC goes to the maximum value in an effort to balance the loop), the quiescent current of the AD8315 increases somewhat, particularly at supply voltages greater than 3 V. Figure 40 shows the relationship between VSET and output power (POUT) at 0.9 GHz . The overall gain control function is linear in dB for a dynamic range of over 40 dB. Note that for VSET voltages below 300 mV, the output power drops off steeply as VAPC drops toward the minimum level of 250 mV. 40 4 +85C 30 3 +25C 2 20 +25C +85C 10 1 -30C 0 0 -10 -1 -30C During initialization and completion of the transmit sequence, VAPC must be held at the minimum level of 250 mV by keeping VSET below 200 mV. -20 -2 -30 -3 In this example, VSET is supplied by an 8-bit DAC that has an output range from 0 V to 2.55 V or 10 mV per bit. This sets the control resolution of VSET to 0.4 dB/bit (0.04 dB/mV times 10 mV). If finer resolution is required, the DAC output voltage can be scaled using two resistors, as shown in Figure 39. This converts the DAC maximum voltage of 2.55 V down to 1.6 V and increases the control resolution to 0.25 dB/bit. -40 A filter capacitor (CFLT) must stabilize the loop. The choice of CFLT depends to a large degree on the gain control dynamics of the power amplifier, something that is frequently poorly characterized, so some trial and error can be necessary. In this example, a 150 pF capacitor is used and a 1.5 k series resistor is included. This adds a zero to the control loop and increases the phase margin, which helps to make the step response of the circuit more stable when the PA output power is low and the slope of the PA power control function is the steepest. ERROR (dB) Some of the output power from the PA is coupled off using a dual-band directional coupler (Murata LDC15D190A0007A). This has a coupling factor of approximately 19 dB for the GSM band and 14 dB for DCS and an insertion loss of 0.38 dB and 0.45 dB, respectively. Because the PF08107B transmits a maximum power level of 35 dBm for GSM and 32 dBm for DCS, additional attenuation of 20 dB is required before the coupled signal is applied to the AD8315. This results in peak input levels to the AD8315 of -4 dBm (GSM) and -2 dBm (DCS). While the AD8315 gives a linear response for input levels up to 2 dBm, for highly temperature-stable performance at maximum PA output power, the maximum input level must be limited to approximately -2 dBm (see Figure 6 and Figure 8). This does, however, reduce the sensitivity of the circuit at the low end. 0 0.2 0.4 0.6 0.8 VSET (V) 1.0 1.2 1.4 -4 1.6 01520-039 Figure 39 shows a complete power amplifier control circuit for a dual-mode handset. The PF08107B (Hitachi), a dual mode (GSM, DCS) PA, is driven by a nominal power level of 3 dBm. The PA has a single gain control line; the band to be used is selected by applying either 0 V or 2 V to the PA VCTL input. A smaller filter capacitor can be used by inserting a series resistor between VAPC and the control input of the PA. A series resistor works with the input impedance of the PA to create a resistor divider and reduces the loop gain. The size of the resistor divider ratio depends upon the available output swing of VAPC and the required control voltage on the PA. POUT (dBm) MOBILE HANDSET POWER CONTROL EXAMPLE Figure 40. POUT vs. VSET at 0.9 GHz for Dual-Mode Handset Power Amplifier Application, -30C, +25C, and +85C ENABLE AND POWER-ON The AD8315 can be disabled by pulling the ENBL pin to ground. This reduces the supply current from the nominal level of 7.4 mA to 4 A. The logic threshold for turning on the device is at 1.5 V with 2.7 V supply voltage. A plot of the enable glitch is shown in Figure 23. Alternatively, the device can be completely disabled by pulling the supply voltage to ground. To minimize glitch in this mode, ENBL and VPOS must be tied together. If VPOS is applied before the device is enabled, a narrow 750 mV glitch results (see Figure 30). In both situations, the voltage on VSET must be kept below 200 mV during power-on and power-off to prevent any unwanted transients on VAPC. Rev. D | Page 18 of 22 Data Sheet AD8315 INPUT COUPLING OPTIONS ANTENNA A reactive match can also be implemented as shown in Figure 42. This is not recommended at low frequencies as device tolerances dramatically vary the quality of the match because of the large input resistance. For low frequencies, Figure 41 or Figure 43 is recommended. In Figure 42, the matching components are drawn as generic reactances. Depending on the frequency, the input impedance and the availability of standard value components, either a capacitor or an inductor is used. As in the previous case, the input impedance at a particular frequency is plotted on a Smith Chart and matching components are chosen (shunt or series L, shunt or series C) to move the impedance to the center of the chart. AD8315 Figure 43. Series Attention Input Coupling Option USING THE CHIP SCALE PACKAGE On the underside of the chip scale package, there is an exposed paddle. This paddle is internally connected to the chip ground. There is no thermal requirement to solder the paddle down to the printed circuit board ground plane. However, soldering down the paddle has been shown to increase the stability over frequency of the AD8315 ACP response at low input power levels (that is, at around -45 dBm) in the DCS and PCS bands. EVALUATION BOARD Figure 44 shows the schematic of the AD8315 MSOP evaluation board. The layout and silkscreen of the component side are shown in Figure 45 and Figure 46. An evaluation board is also available for the LFCSP package (see the Ordering Guide for exact device numbers). Apart from the slightly smaller device footprint, the LFCSP evaluation board is identical to the MSOP board. The board is powered by a single supply in the 2.7 V to 5.5 V range. The power supply is decoupled by a single 0.1 F capacitor. J1 RFIN R2 52.3 AD8315 VSET RIN C4 (OPEN) LK1 C1 0.1F 1 RFIN VPOS 8 2 ENBL VAPC 7 J2 CC CIN R1 0 VPOS SW1 01520-041 RFIN RIN Figure 43 shows a third method for coupling the input signal into the AD8315. A series resistor, connected to the RF source, combines with the input impedance of the AD8315 to resistively divide the input signal being applied to the input. This has the advantage of very little power being tapped off in RF power transmission applications. AD8315 X2 CIN Table 5 details the various configuration options of the evaluation board. RIN Figure 41. Broadband Resistive Input Coupling Option X1 RATTN PA 01520-040 CIN RFIN STRIPLINE 3 VSET 4 FLTR R3 0 R4 NC 6 TP2 (OPEN) VPOS J2 VAPC C2 (OPEN) COMM 5 NC = NO CONNECT LK2 VPOS Figure 42. Narrow-Band Reactive Input Coupling Option TP1 C3 0.1F C5 0.1F R7 16.2k R8 10k AD8031 R6 17.8k R5 10k Figure 44. Evaluation Board Schematic (MSOP) Rev. D | Page 19 of 22 01520-043 RFIN RSHUNT 52.3V CC AD8315 CC 01520-042 The internal 5 pF coupling capacitor of the AD8315, along with the low frequency input impedance of 2.8 k, give a high-pass input corner frequency of approximately 16 MHz. This sets the minimum operating frequency. Figure 41, Figure 42, and Figure 43 show three options for input coupling. A broadband resistive match can be implemented by connecting a shunt resistor to ground at RFIN (see Figure 41). This 52.3 resistor (other values can also be used to select different overall input impedances) combines with the input impedance of the AD8315 to give a broadband input impedance of 50 . While the input resistance and capacitance (CIN and RIN) of the AD8315 varies from device to device by approximately 20%, and over frequency (see Figure 12), the dominance of the external shunt resistor means that the variation in the overall input impedance is close to the tolerance of the external resistor. This method of matching is most useful in wideband applications or in multiband systems where there is more than one operating frequency. AD8315 Data Sheet Table 5. Evaluation Board Configuration Options Component TP1, TP2 SW1 Function Supply and Ground Vector Pins. Device Enable. When in Position A, the ENBL pin is connected to VPOS and the AD8315 is in operating mode. In Position B, the ENBL pin is grounded putting the device in power-down mode. Input Interface. The 52.3 resistor in Position R2 combines with the AD8315 internal input impedance to give a broadband input impedance of around 50 . A reactive match can be implemented by replacing R2 with an inductor and R1 (0 ) with a capacitor. Note that the AD8315 RF input is internally ac-coupled. Output Interface. R4 and C2 can be used to check the response of VAPC to capacitive and resistive loading. R3/R4 can be used to reduce the slope of VAPC. Power Supply Decoupling. The nominal supply decoupling consists of a 0.1 F capacitor. Filter Capacitor. The response time of VAPC can be modified by placing a capacitor between FLTR (Pin 4) and ground. Measurement Mode. A quasimeasurement mode can be implemented by installing LK1 and LK2 (connecting an inverted VAPC to VSET) to yield the nominal relationship between RFIN and VSET. In this mode, a large capacitor (0.01 F or greater) must be installed in C4. R1, R2 R3, R4, C2 C1 C4 LK1, LK2 Default Condition Not Applicable SW1 = A R2 = 52.3 (Size 0603) R1 = 0 (Size 0402) R4 = C2 = Open (Size 0603) R3 = 0 (Size 0603) C1 = 0.1 F (Size 0603) C4 = Open (Size 0603) LK1, LK2 = Installed For operation in controller mode, both jumpers, LK1 and LK2, must be removed. The setpoint voltage is applied to VSET, RFIN is connected to the RF source (PA output or directional coupler), and VAPC is connected to the gain control pin of the PA. When used in controller mode, a capacitor must be installed in C4 for loop stability. For GSM/DCS handset power amplifiers, this capacitor must typically range from 150 pF to 300 pF. 01520-044 A quasimeasurement mode (where the AD8315 delivers an output voltage that is proportional to the log of the input signal) can be implemented, to establish the relationship between VSET and RFIN, by installing the two jumpers, LK1 and LK2. This mimics an AGC loop. To establish the transfer function of the log amp, the RF input must be swept while the voltage on VSET is measured, that is, the SMA connector labeled VSET now acts as an output. This is the simplest method to validate operation of the evaluation board. When operated in this mode, a large capacitor (0.01 F or greater) must be installed in C4 (filter capacitor) to ensure loop stability. Figure 45. Layout of Component Side (MSOP) EVALUATION BOARD REV A B TP2 VPOS TP1 PWDN R3 C2 RFIN J1 AD8315 GND R4 SW1 PWUP A VAPC J2 C1 R2 Z1 C5 R7 R1 C4 J3 R8 VSET A1 R6 C3 LK2 08 - 006794 REV A COMPONENT SIDE 01520-045 R5 LK1 Figure 46. Silkscreen of Component Side (MSOP) Rev. D | Page 20 of 22 Data Sheet AD8315 OUTLINE DIMENSIONS 3.20 3.00 2.80 8 3.20 3.00 2.80 1 5.15 4.90 4.65 5 4 PIN 1 IDENTIFIER 0.65 BSC 0.95 0.85 0.75 15 MAX 1.10 MAX 0.80 0.55 0.40 0.23 0.09 6 0 0.40 0.25 10-07-2009-B 0.15 0.05 COPLANARITY 0.10 COMPLIANT TO JEDEC STANDARDS MO-187-AA Figure 47. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters 3.25 3.00 2.75 4 1 BOTTOM VIEW 0.50 BSC 0.05 MAX 0.02 NOM 0.30 0.23 0.18 PIN 1 INDICATOR FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 0.203 REF 02-12-2014-A PKG-004467 EXPOSED PAD 0.60 0.45 0.30 TOP VIEW 0.80 0.75 0.70 SEATING PLANE 0.20 MIN 8 5 2.25 2.00 1.75 PIN 1 INDEX AREA 1.89 1.74 1.59 0.55 0.40 0.30 Figure 48. 8-Lead Lead Frame Chip Scale Package [LFCSP] 2 mm x 3 mm Body and 0.75 mm Package Height (CP-8-23) Dimensions shown in millimeters ORDERING GUIDE Model1 AD8315ARMZ AD8315ARMZ-RL AD8315ACPZ-REEL7 AD8315ACP-EVALZ 1 Temperature Range -30C to +85C -30C to +85C -30C to +85C Package Description 8-Lead MSOP, Tube 8-Lead MSOP, 13" Tape and Reel 8-Lead LFCSP, 7" Tape and Reel LFCSP Evaluation Board Z = RoHS Compliant Part. Rev. D | Page 21 of 22 Package Option RM-8 RM-8 CP-8-23 Ordering Quantity 50 3,000 3,000 Branding Q0S Q0S 0J AD8315 Data Sheet NOTES (c)1999-2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D01520-0-8/16(D) Rev. D | Page 22 of 22