1
FEATURES
APPLICATIONS
DESCRIPTION
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
LOW-POWER STEREO CODEC WITHINTEGRATED MONO CLASS-D SPEAKER AMPLIFIER
Extensive Modular Power Control
2
Stereo CODEC with Integrated Mono Class-D Power Supplies:Amplifier
Speaker Amp: 2.7 V 5.5 VHigh Performance Audio DAC
Analog: 2.7 V 3.6 V. 97 dBA Signal-to-Noise Ratio
Digital Core: 1.525 V 1.95 V(Single Ended)
Digital I/O: 1.1 V 3.6 V 16/20/24/32-Bit Data
Packages: 5 × 5 mm 40-QFN, 0.4 mm Pitch Supports Sample Rates From 8 kHz to
3.5 × 3 mm 42-WCSP, 0.5 mm Pitch96 kHz 3D/Bass/Treble/EQ/De-Emphasis Effects Flexible Power Saving Modes and
Cellular HandsetsPerformance are Available
Digital CamerasHigh Performance Audio ADC
Portable Media Players 92 dBA Signal-to-Noise Ratio
General Portable Audio Equipment Supports Rates From 8 kHz to 96 kHz Digital Signal Processing and NoiseFiltering Available During Record
The TLV320AIC3107 is a low power stereo audiocodec with stereo headphone amplifier, and monoSeven Audio Input Pins
class-D speaker driver, as well as multiple inputs and Programmable as 6 Single-Ended or 3 Fully
outputs programmable in single-ended or fullyDifferential Inputs
differential configurations. Extensive register-based Capability for Floating Input Configurations
power control is included, enabling stereo 48-kHzDAC playback as low as 15 mW from a 3.3-V analogMultiple Audio Output Drivers
supply, making it ideal for portable battery-powered Mono Fully Differential or Stereo
audio and telephony applications.Single-Ended Headphone Drivers
The record path of the TLV320AIC3107 contains Single-Ended Stereo Line Outputs
integrated microphone bias, digitally controlled stereoMono 1W Class-D BTL 8 Speaker Driver
microphone preamplifier, and automatic gain control(AGC), with mix/mux capability among the multipleLow Power Consumption: 15-mW Stereo
analog inputs. Programmable filters are available48-kHz Playback With 3.3-V Analog Supply
during record which can remove audible noise thatUltra-Low Power Mode with Passive Analog
can occur during optical zooming in digital cameras.Bypass
The playback path includes mix/mux capability fromProgrammable Input/Output Analog Gains
the stereo DAC and selected inputs, throughprogrammable volume controls, to the variousAutomatic Gain Control (AGC) for Record
outputs.Programmable Microphone Bias Level
The TLV320AIC3107 contains three high-powerProgrammable PLL for Flexible Clock
output drivers as well as two single-ended line outputGeneration
drivers, and a differential class-D output driver.I
2
C™ Control BusAudio Serial Data Bus Supports I
2
S,Left/Right-Justified, DSP, and TDM Modes
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of TexasInstruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2I2C is a trademark of Philips Electronics.
PRODUCTION DATA information is current as of publication date.
Copyright © 2008 2009, Texas Instruments IncorporatedProducts conform to specifications per the terms of the TexasInstruments standard warranty. Production processing does notnecessarily include testing of all parameters.
DESCRIPTION (CONTINUED)
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foamduring storage or handling to prevent electrostatic damage to the MOS gates.
The high-power output drivers are capable of driving a variety of load configurations, including up to threechannels of single-ended 16- headphones using ac-coupling capacitors, or stereo 16- headphones in acapacitorless output configuration. The mono class-D output is capable of differentially driving an 8- speaker.
The stereo audio DAC supports sampling rates from 8 kHz to 96 kHz and includes programmable digital filteringin the DAC path for 3D, bass, treble, midrange effects, speaker equalization, and de-emphasis for 32-kHz,44.1-kHz, and 48-kHz rates. The stereo audio ADC supports sampling rates from 8 kHz to 96 kHz and ispreceded by programmable gain amplifiers or AGC that can provide up to 59.5 dB analog gain for low-levelmicrophone inputs. The TLV320AIC3107 provides an extremely high range of programmability for both attack(8-1,408 ms) and for decay (0.05-22.4 seconds). This extended AGC range allows the AGC to be tuned for manytypes of applications.
For battery saving applications where neither analog nor digital signal processing are required, the device can beput in a special analog signal passthru mode. This mode significantly reduces power consumption, as most of thedevice is powered down during this pass through operation.
The serial control bus supports I
2
C protocol, while the serial audio data bus is programmable for I
2
S,left/right-justified, DSP, or TDM modes. A highly programmable PLL is included for flexible clock generation andsupport for all standard audio rates from a wide range of available MCLKs, varying from 512 kHz to 50 MHz, withspecial attention paid to the most popular cases of 12-MHz, 13-MHz, 16-MHz, 19.2-MHz, and 19.68-MHz systemclocks.
The TLV320AIC3107 operates from an analog supply of 2.7 V 3.6 V, a digital core supply of 1.65 V 1.95 V, adigital I/O supply of 1.1 V 3.6 V, and a speaker amplifier supply of 2.7V 5.5V. The device is available in the 5 ×5-mm, 40-pin QFN package, and a 3.5 × 3-mm, 42-lead WCSP package.
2Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107 SIMPLIFIED BLOCK DIAGRAM
AudioSerialBusInterface
LINE 2LP
PGA
0/
+59.5dB
0.5dB
Steps
Left
Channel
ADC
HPCOM
HPLOUT
Left
Channel
DAC
AGC
Bias/
Reference
HPROUT
RIGHT _LOP
LEFT _LOP
MIC 3R/LINE 2RM
LINE 2RP /LINE 2LM
LINE 1RP
MIC 3L/LINE 1 RM
MICDET /LINE 1LM
LINE 1LP
FeedthroughLinePathstoClass ABLine Amplifiers,
PassiveSwitchestoLineOutputs,
andClass-DSpeaker Amplifiers
SPOP
Right
Channel
ADC
Right
Channel
DAC
PGA
0/
+59.5dB
0.5dB
Steps
AGC
SPOM
AudioCLK
Gen
GPIO 1
MCLK
SWINP
SWINM
I2CSerial
ControlBus
SWOUTP
SWOUTM
Analog
Signal
Input
MIX/MUX,
Switching,
and/or
Attenuation
Digital
Adio
Filtering,
Volume
Control,
Effects,
and
Processing
Output
Amplifiers
MIX/MUX,
Switching,
and
Gain/Atten
AVDD_ADC
AVSS_ADC
DIN
DOUT
DVDD
IOVDD
DVSS
BCLK
WCLK
DRVDD
DRVSS
AVDD_DAC
AVSS_DAC
MICBIAS
RESET
SCL
SDA
SPVSS
SPVDD
H
E
A
D
P
H
O
N
E
L
I
N
E
C
L
A
S
S
D
QFN
Only
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Connect QFN thermal pad to DRVSS.
PACKAGING/ORDERING INFORMATION
(1)
PACKAGE OPERATING ORDERING TRANSPORTPRODUCT PACKAGE DESIGNATOR TEMPERATURE NUMBER MEDIA, QUANTITYRANGE
TLV320AIC3107IYZFT Tape and Reel, 250WCSP-42 YZF
TLV320AIC3107IYZFR Tape and Reel, 3000TLV320AIC3107 40 ° C to 85 ° C
TLV320AIC3107IRSBT Tape and Reel, 250QFN-40 RSB
TLV320AIC3107IRSBR Tape and Reel, 3000
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TIwebsite at www.ti.com .
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Link(s): TLV320AIC3107
PIN ASSIGNMENTS
SDAAVSS_ADC MICBIAS LINE2LP LINE1RP IOVDD
DOUTHPLOUT DRVDD AVDD_ADC DVSS DIN
WCLKHPROUT HPCOM DRVSS DVDD BCLK
MCLKLEFT_LOP DRVDD SWINM SWINP GPIO1
RESET
RIGHT_LOP AVDD_DAC SPOM SPOP SPVSS
SPVSSAVSS_DAC SPVSS SPVDD SPVSS SPVSS
15 4 3 26
E
A
B
C
F
G
D
SCLLINE2RP/LINE1LM MIC3L/LINE1RM LINE1LP MICDET/LINE1LMMIC3R/LINE2RM
42-Ball,6x7,TLV320AIC3107YZF
(BottomView)
E
A
B
C
F
G
D
15 4 3 26
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
PIN FUNCTIONSPin
I/O DescriptionQFN WCSP Name
1 A1 SCL I I2C serial clock
2 B1 SDA I/O I2C serial data input/output
3 A2 MICDET/LINE1LM I MIC1 or Line1 analog input (left or multifunctional) or Microphone detect
4 A3 LINE1LP I MIC1 or Line1 analog input (left + or multifunctional)
5 B3 LINE1RP I MIC1 or Line1 analog input (R + or multifunctional)
6 A4 MIC3L/LINE1RM I MIC3 or Line1 analog input (R - or multifunctional)
7 B4 LINE2LP I MIC2 or Line2 analog input (left + or multifunctional)
8 A5 LINE2RP/LINE2LM I MIC2 or Line2 analog input (left + or right - or multifunctional)
9 A6 MIC3R/LINE2RM I MIC3 or Line2 analog input (right + or multifunctional)
10 B5 MICBIAS O Microphone bias voltage output
11 B6 AVSS_ADC G ADC analog ground supply, 0 V
12 C4 AVDD_ADC P ADC analog voltage supply, 2.7 V 3.6 V
13 C5 DRVDD P High-power output driver analog voltage supply, 2.7 V 3.6 V
14 C6 HPLOUT O High-power output driver (left +)
15 D5 HPCOM O High-power output driver (left or multifunctional)
16 D4 DRVSS G High-power output driver analog ground supply, 0 V
17 D6 HPROUT O High-power output driver (right +)
18 E5 DRVDD P High-power output driver analog voltage supply, 2.7 V 3.6 V
19 E6 LEFT_LOP O Left line output
20 F6 RIGHT_LOP O Right line output
21 F5 AVDD_DAC P DAC analog voltage supply, 2.7 V 3.6 V
22 G6 AVSS_DAC G DAC analog ground supply, 0 V
23 F4 SPOM O Class-D (or Bypass SW, WCSP only) negative differential output
F2, G1, G2,24 SPVSS G Class-D ground supply, 0 VG3, G5
25 G4 SPVDD P Class-D voltage supply, 2.7 V 5.5 V
26 F3 SPOP O Class-D (or Bypass SW, WCSP only) positive differential output
27 E4 SWINM I Negative Bypass Switch Input
4Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
PIN FUNCTIONS (continued)Pin
I/O DescriptionQFN WCSP Name
28 SWOUTM O Negative Bypass Switch Output, to be tied to SPOM externally
29 SWOUTP O Positive Bypass Switch Output, to be tied to SPOP externally
30 E3 SWINP I Positive Bypass Switch Input
31 F1 RESET I Reset
32 E2 GPIO1 I/O General-purpose input/output
33 D3 DVDD P Digital core voltage supply, 1.525 V 1.95 V
34 E1 MCLK I Master clock input
35 D2 BCLK I/O Audio serial data bus bit clock (input/output)
36 D1 WCLK I/O Audio serial data bus word clock (input/output)
37 C2 DIN I Audio serial data bus data input (input)
38 C1 DOUT O Audio serial data bus data output (output)
39 C3 DVSS G Digital core / I/O ground supply, 0 V
40 B2 IOVDD P I/O voltage supply, 1.1 V 3.6 V
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Link(s): TLV320AIC3107
ABSOLUTE MAXIMUM RATINGS
DISSIPATION RATINGS
(1)
RECOMMENDED OPERATING CONDITIONS
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
over operating free-air temperature range (unless otherwise noted)
(1) (2)
VALUE UNIT
AVDD_DAC to AVSS_DAC, DRVDD to DRVSS, AVSS_ADC 0.3 to 3.9 VSPVDD to SPVSS 0.3 to 6.0 VAVDD to DRVSS 0.3 to 3.9 VIOVDD to DVSS 0.3 to 3.9 VDVDD to DVSS 0.3 to 2.5 VAVDD_DAC to DRVDD 0.1 to 0.1 VDigital input voltage to DVSS 0.3 to IOVDD + 0.3 VAnalog input voltage to AVSS_ADC 0.3 to AVDD + 0.3 VOperating temperature range -40 to 85 ° CStorage temperature range -65 to 105 ° CT
J
Max Junction temperature 105 ° CPower dissipation (T
J
Max T
A
)/ θ
JA
Thermal impedance, WCSP package 50 ° C/Wθ
JA
Thermal impedance, QFN package 34 ° C/W
(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratingsonly, and functional operation of the device at these or any other conditions beyond those indicated under recommended operatingconditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.(2) ESD compliance tested to EIA/JESD22-A114-B and passed.
T
A
= 25 ° C DERATING T
A
= 75 ° C T
A
= 85 ° CPACKAGE TYPE
POWER RATING FACTOR POWER RATING POWER RATING
WCSP 1.60 W 20 mW/ ° C 600 mW 400 mWQFN 2.35 W 29.4 mW/ ° C 882 mW 588 mW
(1) This data was taken using 2 oz. trace and copper pad that is soldered directly to a JEDEC standard 4-layer 3 in × 3 in PCB.
over operating free-air temperature range (unless otherwise noted)
MIN NOM MAX UNIT
AVDD_DAC, DRVDD
(1)
Analog supply voltage 2.7 3.3 3.6 VDVDD
(1)
Digital core supply voltage 1.525 1.8 1.95 VIOVDD
(1)
Digital I/O supply voltage 1.1 1.8 3.6 VSPVDD Speaker Amplifier supply voltage 2.7 3.6 5.5 VV
I
Analog full-scale 0 dB input voltage (DRVDD1 = 3.3 V) (Single Ended) 0.707 V
RMS
Stereo line output load resistance 10 k
Stereo headphone output load resistance 16
Digital output load capacitance 10 pFT
A
Operating free-air temperature 40 85 ° C
(1) Analog voltage values are with respect to AVSS_ADC, AVSS_DAC, DRVSS; digital voltage values are with respect to DVSS.
6Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
ELECTRICAL CHARACTERISTICS
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
At 25 ° C, AVDD_DAC = 3.3 V, DRVDD = 3.3 V, SPVDD = 5 V, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data(unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
AUDIO ADC
Input signal level (0 dB) Single-ended input 0.707 V
RMS
Signal-to-noise ratio,
Fs = 48 ksps, 0 dB PGA gain, Inputs ac-shorted to ground 80 92 dBA-weighted
(1) (2)
Fs = 48 ksps, 0 dB PGA gain,Dynamic range
(2)
91 dB 60 dB full-scale input signal
Fs = 48 ksps, 0 dB PGA gain,THD Total harmonic distortion 88 70 dB 2dB full-scale 1kHz input signal
217 Hz signal applied to DRVDD 49Power supply rejection ratio dB1 kHz signal applied to DRVDD 46
Fs = 48 ksps, 0 dB PGA gain,Gain error 0.84 dB 2dB full-scale 1kHz input signal
1 kHz, -2dB full-scale signal, MIC3L to MIC3R -86
Input channel separation 1 kHz, -2dB full-scale signal, MIC2L to MIC2R -98 dB
1 kHz, -2dB full-scale signal, MIC1L to MIC1R -75
ADC programmable gain
1-kHz input tone 59.5 dBamplifier maximum gain
ADC programmable gain
0.5 dBamplifier step size
LINE1L inputs routed to single ADC
20Input mix attenuation = 0 dB
LINE1L inputs routed to single ADC,
80input mix attenuation = 12 dBInput resistance k LINE2L inputs routed to single ADC
20Input mix attenuation = 0 dB
LINE2L inputs routed to single ADC,
80input mix attenuation = 12 dB
Input level control minimum
0 dBattenuation setting
Input level control maximum
12 dBattenuation setting
Input signal level Differential Input 1.414 V
RMS
Signal-to-noise ratio, Fs = 48 ksps, 0 dB PGA gain, Inputs ac-shorted to
92 dBA-weighted
(1) (2)
ground, Differential Mode
Fs = 48 ksps, 0 dB PGA gain, 2dB Full-scale 1kHz inputTHD Total harmonic distortion 91 dBsignal, Differential Mode
ANALOG PASS THROUGH MODE
LINE1L to LEFT_LOP 330
LINE1R to RIGHT_LOP 330Input to output switch
resistance, (r
DS(on)
)
SWINP to SWOUTP 1
SWINM to SWOUTM 1
ADC DIGITAL DECIMATION FILTER, Fs = 48 kHz
Filter gain from 0 to 0.39 Fs ± 0.1 dB
Filter gain at 0.4125 Fs 0.25 dB
Filter gain at 0.45 Fs 3 dB
Filter gain at 0.5 Fs 17.5 dB
Filter gain from 0.55 Fs to 64 Fs 75 dB
Filter group delay 17/Fs s
(1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short circuited, measured A-weighted over a20-Hz to 20-kHz bandwidth using an audio analyzer.(2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter mayresult in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filterremoves out-of-band noise, which, although not audible, may affect dynamic specification values.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)At 25 ° C, AVDD_DAC = 3.3 V, DRVDD = 3.3 V, SPVDD = 5 V, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data(unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
MICROPHONE BIAS
Programmable setting = 2.0 2
Bias voltage Programmable setting = 2.5 2.3 2.5 2.7 V
Programmable setting = DRVDD DRVDD
Current sourcing Programmable setting = 2.5V 4 mA
AUDIO DAC - SINGLE ENDED LINE OUTPUT, LOAD = 10 k
0 dB Input full-scale signal, output volume control = 0 dB,Full-scale output voltage 0.707 VrmsOutput common mode setting = 1.35 V
Signal-to-noise ratio, No input signal, output volume control = 0 dB,
97 dBA-weighted Output common mode setting = 1.35 V, Fs = 48 kHz
0 dB 1 kHz input full-scale signal,Total harmonic distortion Output volume control = 0 dB, -84 -70 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
0 dB 1 kHz input full-scale signal,DAC Gain Error Output volume control = 0 dB, -0.8 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
AUDIO DAC - SINGLE ENDED HEADPHONE OUTPUT, LOAD = 16
0 dB Input full-scale signal,Full-scale output voltage Output volume control = 0 dB, 0.707 VrmsOutput common mode setting = 1.35 V
No input signal, output volume control = 0 dB,
95 dBOutput common mode setting = 1.35 V, Fs = 48 kHzSignal-to-noise ratio,
No input signal, output volume control = 0 dB,A-weighted
Output common mode setting = 1.35 V, 96 dBFs = 48 kHz, 50% DAC Current Boost Mode
60 dB 1 kHz input full-scale signal,Dynamic range, A-weighted Output volume control = 0 dB, 92 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
0 dB 1 kHz input full-scale signal,Total harmonic distortion Output volume control = 0 dB, -84 -65 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
217 Hz Signal applied to DRVDD, AVDD_DAC 41Power supply rejection ratio dB1 kHz Signal applied to DRVDD, AVDD_DAC 44
DAC channel separation 0 dB Full-scale input signal between left and right Lineout 84 dB
0 dB 1 kHz input full-scale signal,DAC Gain Error Output volume control = 0 dB, -1 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
AUDIO DAC - LINEOUT AND HEADPHONE OUT DRIVERS
First option 1.35
Second option 1.5Output common mode VThird option 1.65
Fourth option 1.8
Output volume control max
9 dBsetting
Output volume control step size 1 dB
8Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
ELECTRICAL CHARACTERISTICS (continued)At 25 ° C, AVDD_DAC = 3.3 V, DRVDD = 3.3 V, SPVDD = 5 V, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data(unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
SPEAKER AMPLIFIER OUTPUT, LOAD = 8
1 kHz, 0dB full-scale input signal,Output volume control for left line output = 0 dB, forFull-scale output voltage 2.5 Vrmsclass-D = 0 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
1 kHz, 0dB full-scale input signal,Output volume control for left line output = -4.5 dB, forOutput voltage 2.875 Vrmsclass-D = 6 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
Idle Channel Noise No input signal, output gain control = 0 dB -92 dB
1 kHz, 60 dB full-scale input signal,Output volume control for left line output = 0 dB, forDynamic range, A-weighted 91 dBclass-D = 0 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
1 kHz, 0 dB full-scale input signal,Output volume control for left line output = 4.5 dB, for
1.77%Total harmonic distortion class-D = 6 dB dB-35Output common mode setting = 1.35 V, Fs = 48 kHz, 1 Woutput power
1 kHz, 6 dB full-scale input signal,Output volume control for left line output = 4.5 dB, for
0.056% 0.316%Total harmonic distortion class-D = 6 dB dB-65 -50Output common mode setting = 1.35 V, Fs = 48 kHz, 250mW output power
217 Hz Signal applied to SPVDD 37Power supply rejection ratio dB1 kHz Signal applied to SPVDD 33
1 kHz, 0 dB input full-scale signal,Gain Error Output volume control = 0 dB, -1.6 dBOutput common mode setting = 1.35 V, Fs = 48 kHz
DAC DIGITAL INTERPOLATION FILTER Fs = 48-ksps
Passband 0 0.45 × Fs Hz
Passband ripple ± 0.06 dB
Transition band 0.45 × Fs 0.55 × Fs Hz
Stopband 0.55 × Fs 7.5 × Fs Hz
Stopband attenuation 65 dB
Group delay 21/Fs s
DIGITAL I/O
0.3 ×V
IL
Input low level 0.3 VIOVDD
IOVDD > 1.6 V 0.7 × IOVDDV
IH
Input high level
(3)
VIOVDD < 1.6 V 1.1
0.1 ×V
OL
Output low level VIOVDD
V
OH
Output high level 0.8 × IOVDD V
(3) When IOVDD < 1.6V, minimum V
IH
is 1.1V.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)At 25 ° C, AVDD_DAC = 3.3 V, DRVDD = 3.3 V, SPVDD = 5 V, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data(unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POWER CONSUMPTION, DRVDD, AVDD_DAC = 3.3 V, SPVDD = 5V, DVDD = 1.8 V, IOVDD = 3.3 V
IDRVDD+IAVDD_DAC 0.1RESET Held low µAIDVDD 0.2
IDRVDD+IAVDD_DAC 2.1Mono ADC record, Fs = 8 ksps,
mAI2S Slave, AGC Off, No signalIDVDD 0.5
IDRVDD+IAVDD_DAC Stereo ADC record, Fs = 8 4.1ksps, I2S Slave, AGC Off, No mAIDVDD 0.6signal
IDRVDD+IAVDD_DAC Stereo ADC record, Fs = 48 4.3ksps, I2S Slave, AGC Off, No mAIDVDD 2.5signal
IDRVDD+IAVDD_DAC Stereo DAC Playback to 3.5Lineout , Analog mixer
mAbypassed Fs = 48 ksps, I2SIDVDD 2.3Slave
IDRVDD+IAVDD_DAC Stereo DAC Playback to 4.9Lineout, Fs = 48 ksps, I2S mAIDVDD 2.3Slave, No signal
IDRVDD+IAVDD_DAC Stereo DAC Playback to stereo 6.7single-ended headphone, Fs = mAIDVDD 2.348 ksps, I2S Slave, No signal
IDRVDD+IAVDD_DAC 3.1Stereo LINEIN to stereo
mALINEOUT, No signalIDVDD 0
IDRVDD+IAVDD_DAC 1.4Extra power when PLL enabled mAIDVDD 0.9
IDRVDD+IAVDD_DAC 28All blocks powered down,
µAHeadset detection enabledIDVDD 2
SPVDD class-D disabled 200 nA
10 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
AUDIO DATA SERIAL INTERFACE TIMING DIAGRAMS
T0145-01
WCLK
BCLK
SDOUT
SDIN
t (DO-BCLK)
d
t (DO-WS)
d
t (WS)
d
t (DI)
St (DI)
h
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
All specifications at 25 ° C, DVDD = 1.8 V
IOVDD = 1.1 V IOVDD = 3.3 VPARAMETER UNITMIN MAX MIN MAX
t
d
(WS) ADWS/WCLK delay time 50 15 nst
d
(DO-WS) ADWS/WCLK to DOUT delay time 50 20 nst
d
(DO-BCLK) BCLK to DOUT delay time 50 15 nst
s
(DI) DIN setup time 10 6 nst
h
(DI) DIN hold time 10 6 nst
r
Rise time 30 10 nst
f
Fall time 30 10 ns
NOTE: All timing specifications are measured at characterization but not tested at final test.
Figure 1. I
2
S/LJF/RJF Timing in Master Mode
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Link(s): TLV320AIC3107
T0146-01
WCLK
BCLK
SDOUT
SDIN
t (DO-BCLK)
d
t (WS)
dt (WS)
d
t (DI)
St (DI)
h
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
All specifications at 25 ° C, DVDD = 1.8 V
IOVDD = 1.1 V IOVDD = 3.3 VPARAMETER UNITMIN MAX MIN MAX
t
d
(WS) ADWS/WCLK delay time 50 15 nst
d
(DO-BCLK) BCLK to DOUT delay time 50 15 nst
s
(DI) DIN setup time 10 6 nst
h
(DI) DIN hold time 10 6 nst
r
Rise time 30 10 nst
f
Fall time 30 10 ns
NOTE: All timing specifications are measured at characterization but not tested at final test.
Figure 2. DSP Timing in Master Mode
12 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
T0145-02
WCLK
BCLK
SDOUT
SDIN
t (WS)
h
t (BCLK)
H
t (DO-BCLK)
d
t (DO-WS)
d
t (DI)
S
t (BCLK)
L
t (DI)
h
t (WS)
S
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
All specifications at 25 ° C, DVDD = 1.8 V
IOVDD = 1.1 V IOVDD = 3.3 VPARAMETER UNITMIN MAX MIN MAX
t
P
(BCLK) BCLK clock period nst
H
(BCLK) BCLK high period 70 35 nst
L
(BCLK) BCLK low period 70 35 nst
s
(WS) ADWS/WCLK setup time 10 6 nst
h
(WS) ADWS/WCLK hold time 10 6 nst
d
(DO-WS) ADWS/WCLK to DOUT delay time (for LJF Mode only) 25 35 nst
d
(DO-BCLK) BCLK to DOUT delay time 50 20 nst
s
(DI) DIN setup time 10 6 nst
h
(DI) DIN hold time 10 6 nst
r
Rise time 8 4 nst
f
Fall time 8 4 ns
NOTE: All timing specifications are measured at characterization but not tested at final test.
Figure 3. I
2
S/LJF/RJF Timing in Slave Mode
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Link(s): TLV320AIC3107
T0146-02
WCLK
BCLK
SDOUT
SDIN
t (WS)
ht (WS)
h
t (BCLK)
L
t (DO-BCLK)
d
t (DI)
S
t (BCLK)
H
t (DI)
h
t (WS)
St (WS)
S
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
All specifications at 25 ° C, DVDD = 1.8 V
IOVDD = 1.1 V IOVDD = 3.3 VPARAMETER UNITMIN MAX MIN MAX
t
P
(BCLK) BCLK clock period nst
H
(BCLK) BCLK high period 70 35 nst
L
(BCLK) BCLK low period 70 35 nst
s
(WS) ADWS/WCLK setup time 10 8 nst
h
(WS) ADWS/WCLK hold time 10 8 nst
d
(DO-BCLK) BCLK to DOUT delay time 50 20 nst
s
(DI) DIN setup time 10 6 nst
h
(DI) DIN hold time 10 6 nst
r
Rise time 8 4 nst
f
Fall time 8 4 ns
NOTE: All timing specifications are measured at characterization but not tested at final test.
Figure 4. DSP Timing in Slave Mode
14 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TYPICAL CHARACTERISTICS
-90
-80
-70
-60
-50
-40
-30
-20
-10
0
0 20 40 60 80 100
HeadphoneOutPower-mW
THD-TotalHarmonicDistortion-dB
3.6VDD_CM1.8_LDAC
3.3VDD_CM1.65_RDAC
3.6VDD_CM1.8_RDAC
3.3VDD_CM1.65_LDAC
2.7VDD_CM1.35_LDAC
2.7VDD_CM1.35_RDAC
0
5
10
15
20
25
30
35
40
45
0 10 20 30 40 50 60 70
ADC,PGA -Setting-dB
SNR-Signal-To-Noise-dB
LINEIRRoutedtoRADCinDifferentialMode,
48KSPS,NormalSupplyandTemperature,
InputSignalat-65dB
1.5
2
2.5
3
3.5
4
-60 -40 -20 0 20 40 60 80 100
T -Free- AirTemperature-°C
A
MICBIASVOLTAGE-V
PGM=VDD
PGM=2V
PGM=2.5V
AV =3.3V,
NoLoad
DD
1.5
2
2.5
3
3.5
4
2.7 2.9 3.1 3.3 3.5
V -SupplyVoltage-V
DD
MICBIAS -VVOLTAGE
NoLoad
PGM=VDD
PGM=2V
PGM=2.5V
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
TOTAL HARMONIC DISTORTION SIGNAL-TO-NOISE RATIOvs vsHEADPHONE OUT POWER ADC PGA SETTING
Figure 5. Figure 6.
MICBIAS VOLTAGE MICBIAS VOLTAGEvs vsSUPPLY VOLTAGE FREE-AIR TEMPERATURE
Figure 7. Figure 8.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 15
Product Folder Link(s): TLV320AIC3107
-160
-140
-120
-100
-80
-60
-40
-20
0
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
f-Frequency-kHz
Amplitude-dB
Load=10k ,
FS=48kHz,f =64kHz,
AV =DRV =3.3V,
W
s
DD DD
-160
-140
-120
-100
-80
-60
-40
-20
0
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
f-Frequency-kHz
Amplitude-dB
Load=10k ,
FS=48kHz,f =64kHz,
2048Samples,
AV =DRV =3.3V,
W
s
DD DD
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
TYPICAL CHARACTERISTICS (continued)LEFT DAC FFT
Figure 9.
RIGHT DAC FFT
Figure 10.
LEFT ADC FFT
Figure 11.
16 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
-160
-140
-120
-100
-80
-60
-40
-20
0
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
f-Frequency-kHz
Amplitude-dB
Load=10k ,
FS=48kHz,f =64kHz,
2048Samples,
AV =DRV =3.3V,
W
s
DD DD
0.1
0.2
0.4
0.3
0.6
0.7
1
0.9
2
3
0.1 10
Class-DOutputPower-mW
THD-TotalHarmonicDistortion-%
1 100 1000
0.5
0.8
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
TYPICAL CHARACTERISTICS (continued)RIGHT ADC FFT
Figure 12.
TOTAL HARMONIC DISTORTION
vsCLASS-D OUTPUT POWER
Figure 13.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 17
Product Folder Link(s): TLV320AIC3107
TYPICAL CIRCUIT CONFIGURATION
AIC3107
LINE2LP
LINE1LP
LINE1RP
MIC 3L/LINE1RM
0.47mF
MICBIAS
A
2k W
0.47mF
AVDD_DAC
AVSS_DAC
DRVDD
DVSS
IOVDD
DRVDD
DRVSS
AVDD_ADC
AVSS_ADC
A
D
1.525-1.95V
IOVDD
(1.1-3.3V)
1mF
0.1 mF
1mF
LEFT_LOP
RIGHT_LOP
HPROUT
HPCOM
MICDET/LINE1LM
A
AVDD
(2.7V-3.6V)
0.1 mF1mF
10 mF
0.1 mF
1k W
MIC3R/LINE2RM
HPLOUT
HEADSET_MIC
HEADSET_GND
HEADSET_SPKR_R
HEADSET_SPKR_L
0.47mF
A
1mF
DVDD
Earjackmic
and
headset
speakers
(capless)
HandsetMic
Analog
Baseband/
Modem SWINM
LineIn/
FM
Multimedia
Processor
DOUT
BCLK
DIN
MCLK
GPIO1
SCL
SDA
WCLK
/RESET
Rp
R
p
IOVDD
SPVDD
SPVSS
VBAT
(2.7-5.5V)
LINE2RP/LINE2LM
SWINP
0.47mF
SPOP
SPOM
SWOUTP
SWOUTM
0.1 mF
1mF
0.1 mF
1mF
0.1 mF1mF
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
TYPICAL CHARACTERISTICS (continued)
Figure 14. Typical Connections for Capless Headphone and External Speaker Amp
18 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
OVERVIEW
HARDWARE RESET
I
2
C CONTROL MODE
SDA
SCL
tHD-STA 0.9 s³ m
tSU-STO 0.9 s³ m
PS
tSU-STA 0.9 s³ m
Sr
tHD-STA 0.9 s³ m
S
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The TLV320AIC3107 is a highly flexible, low power, stereo audio codec with extensive feature integration,intended for applications in smartphones, PDAs, and portable computing, communication, and entertainmentapplications. Available in a 5x5mm 40-lead QFN, the product integrates a host of features to reduce cost, boardspace, and power consumption in space-constrained, battery-powered, portable applications.
The TLV320AIC3107 consists of the following blocks:Stereo audio multi-bit delta-sigma DAC (8 kHz 96 kHz)Stereo audio multi-bit delta-sigma ADC (8 kHz 96 kHz)Programmable digital audio effects processing (3-D, bass, treble, mid-range, EQ, notch filter, de-emphasis)Seven audio inputsThree high-power audio output drivers (headphone drive capability)Two single-ended line output driversFully programmable PLLHeadphone/headset jack detection with interruptDifferential Class-D speaker driver
Communication to the TLV320AIC3107 for control is via I
2
C. The I
2
C interface supports both standard and fastcommunication modes.
The TLV320AIC3107 requires a hardware reset after power-up for proper operation. After all power supplies areat their specified values, the RESET pin must be driven low for at least 10 ns. If this reset sequence is notperformed, the ' AIC3107 may not respond properly to register reads/writes.
The TLV320AIC3107 supports the I
2
C control protocol using 7-bit addressing, and is capable of both standardand fast modes. The TLV320AIC3107 responds to the I
2
C address of 001 1000. For I
2
C fast mode, note that theminimum timing for each of t
HD-STA
, t
SU-STA
, and t
SU-STO
is 0.9 µs, as seen in Figure 15 .
Figure 15. I2C Fast-Mode Timing Requirements
I
2
C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on theI
2
C bus only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH.Instead, the bus wires are pulled HIGH by pull-up resistors, so the bus wires are HIGH when no device is drivingthem LOW. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no drivercontention.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 19
Product Folder Link(s): TLV320AIC3107
DA(6) DA(0) RA(7) RA(0) D(7) D(0)
Start
(M)
7-bit Device Address
(M)
Write
(M)
Slave
Ack
(S)
8-bit Register Address
(M)
Slave
Ack
(S)
8-bit Register Data
(M)
Stop
(M)
Slave
Ack
(S)
SDA
SCL
(M) => SDA Controlled by Master
(S) => SDA Controlled by Slave
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Communication on the I
2
C bus always takes place between two devices, one acting as the master and the otheracting as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction ofthe master. Some I
2
C devices can act as masters or slaves, but the TLV320AIC3107 can only act as a slavedevice.
An I
2
C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data is transmittedacross the I
2
C bus in groups of eight bits. To send a bit on the I
2
C bus, the SDA line is driven to the appropriatelevel while SCL is LOW (a LOW on SDA indicates the bit is zero; a HIGH indicates the bit is one). Once the SDAline has settled, the SCL line is brought HIGH, then LOW. This pulse on SCL clocks the SDA bit into thereceivers shift register.
The I
2
C bus is bidirectional: the SDA line is used both for transmitting and receiving data. When a master readsfrom a slave, the slave drives the data line; when a master sends to a slave, the master drives the data line.Under normal circumstances the master drives the clock line.
Most of the time the bus is idle, no communication is taking place, and both lines are HIGH. Whencommunication is taking place, the bus is active. Only master devices can start a communication. They do this bycausing a START condition on the bus. Normally, the data line is only allowed to change state while the clockline is LOW. If the data line changes state while the clock line is HIGH, it is either a START condition or itscounterpart, a STOP condition. A START condition is when the clock line is HIGH and the data line goes fromHIGH to LOW. A STOP condition is when the clock line is HIGH and the data line goes from LOW to HIGH.
After the master issues a START condition, it sends a byte that indicates which slave device it wants tocommunicate with. This byte is called the address byte. Each device on an I
2
C bus has a unique 7-bit address towhich it responds. (Slaves can also have 10-bit addresses; see the I
2
C specification for details.) The mastersends an address in the address byte, together with a bit that indicates whether it wishes to read from or write tothe slave device.
Every byte transmitted on the I
2
C bus, whether it is address or data, is acknowledged with an acknowledge bit.When a master has finished sending a byte (eight data bits) to a slave, it stops driving SDA and waits for theslave to acknowledge the byte. The slave acknowledges the byte by pulling SDA LOW. The master then sends aclock pulse to clock the acknowledge bit. Similarly, when a master has finished reading a byte, it pulls SDA LOWto acknowledge this to the slave. It then sends a clock pulse to clock the bit.
A not-acknowledge is performed by simply leaving SDA HIGH during an acknowledge cycle. If a device is notpresent on the bus, and the master attempts to address it, it will receive a not acknowledge because no deviceis present at that address to pull the line LOW.
When a master has finished communicating with a slave, it may issue a STOP condition. When a STOPcondition is issued, the bus becomes idle again. A master may also issue another START condition. When aSTART condition is issued while the bus is active, it is called a repeated START condition.
The TLV320AIC3107 also responds to and acknowledges a General Call, which consists of the master issuing acommand with a slave address byte of 00H.
Figure 16. I
2
C Write
20 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
DA(6) DA(0) RA(7) RA(0)
Start
(M)
7-bit Device Address
(M)
Write
(M)
Slave
Ack
(S)
8-bit Register Address
(M)
Slave
Ack
(S)
SDA
SCL
DA(6) DA(0)
7-bit Device Address
(M)
Read
(M)
Slave
Ack
(S)
D(7) D(0)
8-bit Register Data
(S)
Stop
(M)
Master
No Ack
(M)
Repeat
Start
(M)
(M) => SDA Controlled by Master
(S) => SDA Controlled by Slave
I
2
C BUS DEBUG IN A GLITCHED SYSTEM
DIGITAL AUDIO DATA SERIAL INTERFACE
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Figure 17. I
2
C Read
In the case of an I
2
C register write, if the master does not issue a STOP condition, then the device entersauto-increment mode. So in the next eight clocks, the data on SDA is treated as data for the next incrementalregister.
Similarly, in the case of an I
2
C register read, after the device has sent out the 8-bit data from the addressedregister, if the master issues an ACKNOWLEDGE, the slave takes over control of SDA bus and transmit for thenext 8 clocks the data of the next incremental register.
Occasionally, some systems may encounter noise or glitches on the I
2
C bus. In the unlikely event that thisaffects bus performance, then it can be useful to use the I
2
C Debug register. This feature terminates the I
2
C buserror allowing this I
2
C device and system to resume communications. The I
2
C bus error detector is enabled bydefault. The TLV320AIC3107 I
2
C error detector status can be read from Page 0, Register 107, bit D0. If desired,the detector can be disabled by writing to Page 0, Register 107, bit D2.
Audio data is transferred between the host processor and the TLV320AIC3107 via the digital audio data serialinterface, or audio bus. The audio bus on this device is flexible, including left or right justified data options,support for I
2
S or PCM protocols, programmable data length options, a TDM mode for multichannel operation,flexible master/slave configurability for each bus clock line, and the ability to communicate with multiple deviceswithin a system directly.
The audio bus of the TLV320AIC3107 can be configured for left or right justified, I
2
S, DSP, or TDM modes ofoperation, where communication with standard telephony PCM interfaces is supported within the TDM mode.These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits. In addition, the wordclock (WCLK or GPIO1) and bit clock (BCLK) can be independently configured in either Master or Slave mode,for flexible connectivity to a wide variety of processors
The word clock (WCLK or GPIO1) is used to define the beginning of a frame, and may be programmed as eithera pulse or a square-wave signal. The frequency of this clock corresponds to the maximum of the selected ADCand DAC sampling frequencies.
The bit clock (BCLK) is used to clock in and out the digital audio data across the serial bus. When in Mastermode, this signal can be programmed in two further modes: continuous transfer mode, and 256-clock mode. Incontinuous transfer mode, only the minimal number of bit clocks needed to transfer the audio data are generated,so in general the number of bit clocks per frame will be two times the data width. For example, if data width ischosen as 16-bits, then 32 bit clocks will be generated per frame. If the bit clock signal in master mode will beused by a PLL in another device, it is recommended that the 16-bit or 32-bit data width selections be used.These cases result in a low jitter bit clock signal being generated, having frequencies of 32 × Fs or 64 × Fs. In thecases of 20-bit and 24-bit data width in master mode, the bit clocks generated in each frame will not all be ofequal period, due to the device not having a clean 40 × Fs or 48 × Fs clock signal readily available. The averagefrequency of the bit clock signal is still accurate in these cases (being 40 × Fs or 48 × Fs), but the resulting clocksignal has higher jitter than in the 16-bit and 32-bit cases.
In 256-clock mode, a constant 256 bit clocks per frame are generated, independent of the data width chosen.The TLV320AIC3107 further includes programmability to 3-state the DOUT line during all bit clocks when validdata is not being sent. By combining this capability with the ability to program at what bit clock in a frame theaudio data will begin, time-division multiplexing (TDM) can be accomplished, resulting in multiple codecs able touse a single audio serial data bus.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 21
Product Folder Link(s): TLV320AIC3107
RIGHT JUSTIFIED MODE
BCLK
WCLK
SDIN/
SDOUT 1 00 1 0
1/fs
LSBMSB
LeftChannel RightChannel
2 2
n−1 n−3
n−2 n−1 n−3
n−2
LEFT JUSTIFIED MODE
n-1 n-2 n-3 n-1 n-2 n-3
I
2
S MODE
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
When the audio serial data bus is powered down while configured in master mode, the pins associated with theinterface will be put into a 3-state output condition.
In right-justified mode, the LSB of the left channel is valid on the rising edge of the bit clock preceding the fallingedge of word clock. Similarly, the LSB of the right channel is valid on the rising edge of the bit clock precedingthe rising edge of the word clock.
Figure 18. Right Justified Serial Bus Mode Operation
In left-justified mode, the MSB of the right channel is valid on the rising edge of the bit clock following the fallingedge of the word clock. Similarly the MSB of the left channel is valid on the rising edge of the bit clock followingthe rising edge of the word clock.
Figure 19. Left Justified Serial Data Bus Mode Operation
In I
2
S mode, the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edgeof the word clock. Similarly the MSB of the right channel is valid on the second rising edge of the bit clock afterthe rising edge of the word clock.
22 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
n-1 n-2 n-3 n-1 n-2 n-3
DSP MODE
BCLK
WCLK
0 0
T0152-01
1/fs
LSB LSBLSB MSB MSB
LeftChannel RightChannel
1 12 2
SDIN/SDOUT n–1 n–1n–1n–2 n–3 n–3n–4 n–2
TDM DATA TRANSFER
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Figure 20. I
2
S Serial Data Bus Mode Operation
In DSP mode, the rising edge of the word clock starts the data transfer with the left channel data first andimmediately followed by the right channel data. Each data bit is valid on the falling edge of the bit clock.
Figure 21. DSP Serial Bus Mode Operation
Time-division multiplexed data transfer can be realized in any of the above transfer modes if the 256-clock bitclock mode is selected, although it is recommended to be used in either left-justified mode or DSP mode. Bychanging the programmable offset, the bit clock in each frame where the data begins can be changed, and theserial data output driver (DOUT) can also be programmed to 3-state during all bit clocks except when valid datais being put onto the bus. This allows other codecs to be programmed with different offsets and to drive theirdata onto the same DOUT line, just in a different slot. For incoming data, the codec simply ignores data on thebus except where it is expected based on the programmed offset.
Note that the location of the data when an offset is programmed is different, depending on what transfer mode isselected. In DSP mode, both left and right channels of data are transferred immediately adjacent to each other inthe frame. This differs from left-justified mode, where the left and right channel data will always be a half-frameapart in each frame. In this case, as the offset is programmed from zero to some higher value, both the left andright channel data move across the frame, but still stay a full half-frame apart from each other. This is depicted inFigure 22 for the two cases.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 23
Product Folder Link(s): TLV320AIC3107
N-1 N-2 1 0 N-1 N-2 1 0
word
clock
bit clock
data
in/out
RightChannelData
RightChannelData
LeftChannelData
LeftChannelData
N-1 N-2 1 0 N-1 N-2 1 0
word
clock
bit clock
data
in/out
DSP Mode
LeftJustifiedMode
offset
offset
offset
AUDIO DATA CONVERTERS
AUDIO CLOCK GENERATION
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Figure 22. DSP Mode and Left Justified Modes, Showing theEffect of a Programmed Data Word Offset
The TLV320AIC3107 supports the following standard audio sampling rates: 8 kHz, 11.025 kHz, 12 kHz, 16 kHz,22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, and 96 kHz. The converters can also operate atdifferent sampling rates in various combinations, which are described further below.
The data converters are based on the concept of an Fsref rate that is used internal to the part, and it is related tothe actual sampling rates of the converters through a series of ratios. For typical sampling rates, Fsref will beeither 44.1 kHz or 48 kHz, although it can realistically be set over a wider range of rates up to 53 kHz, withadditional restrictions applying if the PLL is used. This concept is used to set the sampling rates of the ADC andDAC, and also to enable high quality playback of low sampling rate data, without high frequency audible noisebeing generated.
The sampling rate of the ADC and DAC can be set to Fsref/NDAC or 2 × Fsref/NDAC, with NDAC being 1, 1.5, 2,2.5, 3, 3.5, 4, 4.5, 5, 5.5, or 6.
While only one Fsref can be used at a time in the part, the ADC and DAC sampling rates can differ from eachother by using different NADC and NDAC divider ratios for each. For example, with Fsref=44.1-kHz, the DACsampling rate can be set to 44.1-kHz by using NDAC=1, while the ADC sampling rate can be set to 8.018-kHz byusing NADC=5.5.
When the ADCs and DACs are operating at different sampling rates, an additional word clock is required, toprovide information regarding where data begins for the ADC versus the DAC. In this case, the standard bit clocksignal is used to transfer both ADC and DAC data, the standard word clock signal is used to identify the start ofthe DAC data, and a separate ADC word clock signal (denoted ADWK) is used. This clock can be supplied orgenerated from GPIO1 at the same time the DAC word clock is supplied or generated from WCLK.
The audio converters in the TLV320AIC3107 need an internal audio master clock at a frequency of 256 × Fsref,which can be obtained in a variety of manners from an external clock signal applied to the device.
A more detailed diagram of the audio clock section of the TLV320AIC3107 is shown in Figure 23 .
24 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
K*R/P
2/Q
PLL_CLKIN
CODEC
CODEC_CLKIN
PLL_OUT
K=J.D
J=1,2,3,…..,62,63
D=0000,0001,….,9998,9999
R=1,2,3,4,….,15,16
P=1,2,….,7,8
Q=2,3,…..,16,17
MCLK BCLK
CLKDIV_IN PLL_IN
WCLK =Fsref/ Ndac GPIO1 =Fsref/ Nadc
ADC_FSDAC_FS
Ndac=1,1.5,2,…..,5.5,6
DACDRA=>Ndac=0.5
Nadc=1,1.5,2,…..,5.5,6
ADCDRA =>Nadc=0.5
CODEC_CLK=256*Fsref
CLKDIV_OUT
1/8
PLLDIV_OUT
CLKDIV_CLKIN
2/(N*M)
CLKMUX _OUT
GPIO1
M=1,2,4,8
N=2,3,……,16,17
CLKOUT
CLKOUT_IN
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Figure 23. Audio Clock Generation Processing
The part can accept an MCLK input from 512 kHz to 50 MHz, which can then be passed through either aprogrammable divider or a PLL, to get the proper internal audio master clock needed by the part. The BCLKinput can also be used to generate the internal audio master clock.
A primary concern is proper operation of the codec at various sample rates with the limited MCLK frequenciesavailable in the system. This device includes a highly programmable PLL to accommodate such situations easily.The integrated PLL can generate audio clocks from a wide variety of possible MCLK inputs, with particular focuspaid to the standard MCLK rates already widely used.
When the PLL is disabled,Fsref = CLKDIV_IN / (128 × Q)
Where Q = 2, 3, , 17CLKDIV_IN can be MCLK or BCLK, selected by register 102, bits D7-D6.
NOTE when NDAC = 1.5, 2.5, 3.5, 4.5, or 5.5, odd values of Q are not allowed. In this mode, MCLK can be ashigh as 50 MHz, and Fsref should fall within 39 kHz to 53 kHz.
When the PLL is enabled,Fsref = (PLLCLK_IN × K × R) / (2048 × P), whereP = 1, 2, 3, , 8R = 1, 2, , 16
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 25
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
K = J.DJ = 1, 2, 3, , 63D = 0000, 0001, 0002, 0003, , 9998, 9999PLLCLK_IN can be MCLK or BCLK, selected by Page 0, register 102, bits D5-D4
P, R, J, and D are register programmable. J is the integer portion of K (the numbers to the left of the decimalpoint), while D is the fractional portion of K (the numbers to the right of the decimal point, assuming four digits ofprecision).
Examples:
If K = 8.5, then J = 8, D = 5000If K = 7.12, then J = 7, D = 1200If K = 14.03, then J = 14, D = 0300If K = 6.0004, then J = 6, D = 0004
When the PLL is enabled and D = 0000, the following conditions must be satisfied to meet specifiedperformance:
512 kHz ( PLLCLK_IN / P ) 20 MHz80 MHz (PLLCLK _IN × K × R / P ) 110 MHz4J55
When the PLL is enabled and D 0000, the following conditions must be satisfied to meet specified performance:10 MHz PLLCLK _IN / P 20 MHz80 MHz PLLCLK _IN × K × R / P 110 MHz4J11R = 1
Example:
MCLK = 12 MHz and Fsref = 44.1 kHzSelect P = 1, R = 1, K = 7.5264, which results in J = 7, D = 5264
Example:
MCLK = 12 MHz and Fsref = 48.0 kHzSelect P = 1, R = 1, K = 8.192, which results in J = 8, D = 1920
The table below lists several example cases of typical MCLK rates and how to program the PLL to achieveFsref = 44.1 kHz or 48 kHz.Fsref = 44.1 kHz
MCLK (MHz) P R J D ACHIEVED FSREF % ERROR
2.8224 1 1 32 0 44100.00 0.00005.6448 1 1 16 0 44100.00 0.000012.0 1 1 7 5264 44100.00 0.000013.0 1 1 6 9474 44099.71 0.000716.0 1 1 5 6448 44100.00 0.000019.2 1 1 4 7040 44100.00 0.000019.68 1 1 4 5893 44100.30 0.000748.0 4 1 7 5264 44100.00 0.0000
Fsref = 48 kHz
MCLK (MHz) P R J D ACHIEVED FSREF % ERROR
2.048 1 1 48 0 48000.00 0.00003.072 1 1 32 0 48000.00 0.00004.096 1 1 24 0 48000.00 0.00006.144 1 1 16 0 48000.00 0.00008.192 1 1 12 0 48000.00 0.000012.0 1 1 8 1920 48000.00 0.000013.0 1 1 7 5618 47999.71 0.0006
26 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
STEREO AUDIO ADC
STEREO AUDIO ADC HIGH PASS FILTER
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
16.0 1 1 6 1440 48000.00 0.000019.2 1 1 5 1200 48000.00 0.000019.68 1 1 4 9951 47999.79 0.000448.0 4 1 8 1920 48000.00 0.0000
The ' AIC3107 can also output a separate clock on the GPIO1 pin. If the PLL is being used for the audio dataconverter clock, the M and N settings can be used to provide a divided version of the PLL output. If the PLL isnot being used for the audio data converter clock, the PLL can still be enabled to provide a completelyindependent clock output on GPIO1. The formula for the GPIO1 clock output when PLL is enabled andCLKMUX_OUT is 0 is:
GPIO1 = (PLLCLK_IN × 2 × K × R) / (M × N × P)
When CLKMUX_OUT is 1, regardless of whether PLL is enabled or disabled, the input to the clock output dividercan be selected as MCLK or BCLK. Is this case, the formula for the GPIO1 clock is:
GPIO1 = (CLKDIV_IN × 2) / (M × N), whereM = 1, 2, 4, 8N = 2, 3, , 17CLKDIV_IN can be BCLK or MCLK, selected by page 0, register 102, bits D7-D6
The TLV320AIC3107 includes a stereo audio ADC, which uses a delta-sigma modulator with 128-timesoversampling in single-rate mode, followed by a digital decimation filter. The ADC supports sampling rates from 8kHz to 48 kHz in single-rate mode, and up to 96 kHz in dual-rate mode. Whenever the ADC or DAC is inoperation, the device requires an audio master clock be provided and appropriate audio clock generation besetup within the part.
In order to provide optimal system power dissipation, the stereo ADC can be powered one channel at a time, tosupport the case where only mono record capability is required. In addition, both channels can be fully poweredor entirely powered down.
The integrated digital decimation filter removes high-frequency content and downsamples the audio data from aninitial sampling rate of 128 Fs to the final output sampling rate of Fs. The decimation filter provides a linear phaseoutput response with a group delay of 17/Fs. The 3 dB bandwidth of the decimation filter extends to 0.45 Fsand scales with the sample rate (Fs). The filter has minimum 75dB attenuation over the stopband from 0.55 Fs to64 Fs. Independent digital highpass filters are also included with each ADC channel, with a corner frequency thatcan be independently set to three different settings or can be disabled entirely.
Because of the oversampling nature of the audio ADC and the integrated digital decimation filtering,requirements for analog anti-aliasing filtering are relaxed. The TLV320AIC3107 integrates a second order analoganti-aliasing filter with 20 dB attenuation at 1 MHz. This filter, combined with the digital decimation filter, providessufficient anti-aliasing filtering without requiring additional external components.
The ADC is preceded by a programmable gain amplifier (PGA), which allows analog gain control from 0 dB to59.5 dB in steps of 0.5 dB. The PGA gain changes are implemented with an internal soft-stepping algorithm thatonly changes the actual volume level by one 0.5 dB step every one or two ADC output samples, depending onthe register programming (see registers Page-0/Reg-19 and 22). This soft-stepping ensures that volume controlchanges occur smoothly with no audible artifacts. On reset, the PGA gain defaults to a mute condition, and uponpower down, the PGA soft-steps the volume to mute before shutting down. A read-only flag is set whenever thegain applied by PGA equals the desired value set by the register. The soft-stepping control can also be disabledby programming a register bit. When soft stepping is enabled, the audio master clock must be applied to the partafter the ADC power down register is written to ensure the soft-stepping to mute has completed. When the ADCpowerdown flag is no longer set, the audio master clock can be shut down.
Often in audio applications it is desirable to remove the DC offset from the converted audio data stream. TheTLV320AIC3107 has a programmable first order high pass filter which can be used for this purpose. The Digitalfilter coefficients are in 16-bit format and therefore use two 8-bit registers for each of the three coefficients of N0,N1, and D1. The transfer function of the digital high pass filter is of the form:
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 27
Product Folder Link(s): TLV320AIC3107
H(z) +N0 )N1 z*1
32768 *D1 z*1
(1)
DIGITAL AUDIO PROCESSING FOR RECORD PATH
AudioSerialBusInterface
PGA
0/+59.5dB
0.5dBsteps ADC
+DAC
L
Volume
Control
DIN
DOUT
BCLK
WCLK
DINL
DINR
DOUTL
DOUTR
ADC
PGA
0/+59.5dB
0.5dBsteps
+DACR
Volume
Control
Effects
AGC
AGC
RecordPath
RecordPath
DAC
Powered
Down
DAC
Powered
Down
Effects
SW-D1
SW-D2
SW-D3
SW-D4
LeftChannel
AnalogInputs
RightChannel
AnalogInputs
AUTOMATIC GAIN CONTROL (AGC)
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Programming the Left channel is done by writing to Page 1, Registers 65-70, and the right channel isprogrammed by writing to Page 1, Registers 71-76. After the coefficients have been loaded, these ADC highpass filter coefficients can be selected by writing to Page 0, Register 107, D7-D6, and the high pass filter can beenabled by writing to Page 0, Register 12, bits D7-D4.
In applications where record only is selected, and DAC is powered down, the playback path signal processingblocks can be used in the ADC record path. These filtering blocks can support high pass, low pass, band pass ornotch filtering. In this mode, the record only path has switches SW-D1 through SW-D4 closed, and reroutes theADC output data through the digital signal processing blocks. Since the DAC ' s Digital Signal Processing blocksare being re-used, naturally the addresses of these digital filter coefficients are the same as for the DAC digitalprocessing and are located on Page 1, Registers 1-52. This record only mode is enabled by powering down bothDACs by writing to Page 0, Register 37, bits D7-D6 (D7=D6= 0 ). Next, enable the digital filter pathway for theADC by writing a 1 to Page 0, Register 107, bit D3. (Note, this pathway is only enabled if both DACs arepowered down.) This record only path can be seen in Figure 24 .
Figure 24. Record Only Mode With Digital Processing Path Enabled
An automatic gain control (AGC) circuit is included with the ADC and can be used to maintain nominally constantoutput signal amplitude when recording speech signals (it can be fully disabled if not desired). This circuitryautomatically adjusts the PGA gain as the input signal becomes loud or weak, such as when a person speaking
28 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
into a microphone moves closer or farther from the microphone. The AGC algorithm has several programmablesettings, including target gain, attack and decay time constants, noise threshold, and maximum PGA gainapplicable that allow the algorithm to be fine tuned for any particular application. The algorithm uses the absoluteaverage of the signal (which is the average of the absolute value of the signal) as a measure of the nominalamplitude of the output signal.
Note that completely independent AGC circuitry is included with each ADC channel with entirely independentcontrol over the algorithm from one channel to the next. This is attractive in cases where two microphones areused in a system, but may have different placement in the end equipment and require different dynamicperformance for optimal system operation.
Target level represents the nominal output level at which the AGC attempts to hold the ADC output signal level.The TLV320AIC3107 allows programming of eight different target levels, which can be programmed from 5.5dB to 24 dB relative to a full-scale signal. Since the device reacts to the signal absolute average and not topeak levels, it is recommended that the target level be set with enough margin to avoid clipping at the occurrenceof loud sounds.
Attack time determines how quickly the AGC circuitry reduces the PGA gain when the input signal is too loud. Itcan be varied from 7 ms to 1,408 ms. The extended Right Channel Attack time can be programmed by writing toPage 0, Registers 103, and Left Channel is programmed by writing to Page 0, Register 105.
Decay time determines how quickly the PGA gain is increased when the input signal is too low. It can be variedin the range from 0.05 s to 22.4 s. The extended Right Channel Decay time can be programmed by writing toPage 0, Registers 104, and Left Channel is programmed by writing to Page 0, Register 106.
The actual AGC decay time maximum is based on a counter length, so the maximum decay time will scale withthe clock set up that is used. The table below shows the relationship of the NADC ratio to the maximum timeavailable for the AGC decay. In practice, these maximum times are extremely long for audio applications andshould not limit any practical AGC decay time that is needed by the system.
Table 1. AGC Decay Time Restriction
NADC RATIO MAXIMUM DECAY TIME (seconds)
1.0 4.01.5 5.62.0 8.02.5 9.63.0 11.23.5 11.24.0 16.04.5 16.05.0 19.25.5 22.46.0 22.4
Noise gate threshold determines the level below which if the input speech average value falls, AGC considers itas a silence and hence brings down the gain to 0 dB in steps of 0.5 dB every FS and sets the noise thresholdflag. The gain stays at 0 dB unless the input speech signal average rises above the noise threshold setting. Thisensures that noise does not get gained up in the absence of speech. Noise threshold level in the AGC algorithmis programmable from 30 dB to 90 dB relative to full scale. A disable noise gate feature is also available. Thisoperation includes programmable debounce and hysteresis functionality to avoid the AGC gain from cyclingbetween high gain and 0 dB when signals are near the noise threshold level. When the noise threshold flag isset, the status of gain applied by the AGC and the saturation flag should be ignored.
Maximum PGA gain applicable allows the user to restrict the maximum PGA gain that can be applied by theAGC algorithm. This can be used for limiting PGA gain in situations where environmental noise is greater thanprogrammed noise threshold. It can be programmed from 0 dB to +59.5 dB in steps of 0.5 dB.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 29
Product Folder Link(s): TLV320AIC3107
Decay Time
Target
Level
Input
Signal
Output
Signal
AGC
Gain
Attack
Time
STEREO AUDIO DAC
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Figure 25. Typical Operation of the AGC Algorithm During Speech Recording
Note that the time constants here are correct when the ADC is not in double-rate audio mode. The timeconstants are achieved using the Fsref value programmed in the control registers. However, if the Fsref is set inthe registers to, for example, 48 kHz, but the actual audio clock or PLL programming actually results in a differentFsref in practice, then the time constants would not be correct.
The actual AGC decay time maximum is based on a counter length, so the maximum decay time scales with theclock set up that is used. Table 1 shows the relationship of the NADC ratio to the maximum time available for theAGC decay. In practice, these maximum times are extremely long for audio applications and should not limit anypractical AGC decay time that is needed by the system.
The TLV320AIC3107 includes a stereo audio DAC supporting sampling rates from 8 kHz to 96 kHz. Eachchannel of the stereo audio DAC consists of a digital audio processing block, a digital interpolation filter, multi-bitdigital delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhancedperformance at low sampling rates through increased oversampling and image filtering, thereby keepingquantization noise generated within the delta-sigma modulator and signal images strongly suppressed within theaudio band to beyond 20 kHz. This is realized by keeping the upsampled rate constant at 128 × Fsref andchanging the oversampling ratio as the input sample rate is changed. For an Fsref of 48 kHz, the digitaldelta-sigma modulator always operates at a rate of 6.144 MHz. This ensures that quantization noise generatedwithin the delta-sigma modulator stays low within the frequency band below 20 kHz at all sample rates. Similarly,for an Fsref rate of 44.1 kHz, the digital delta-sigma modulator always operates at a rate of 5.6448 MHz.
The following restrictions apply in the case when the PLL is powered down and double-rate audio mode isenabled in the DAC.Allowed Q values = 4, 8, 9, 12, 16Q values where equivalent Fsref can be achieved by turning on PLLQ = 5, 6, 7 (set P = 5 / 6 / 7 and K = 16 and PLL enabled)Q = 10, 14 (set P = 5, 7 and K = 8 and PLL enabled)
30 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
DIGITAL AUDIO PROCESSING FOR PLAYBACK
H(z) +N0 )N1 z*1
32768 *D1 z*1
(2)
ǒN0 )2 N1 z*1)N2 z*2
32768 *2 D1 z*1*D2 z*2Ǔǒ N3 )2 N4 z*1)N5 z*2
32768 *2 D4 z*1*D5 z*2Ǔ
(3)
LB1 LB2
RB1 RB2
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The DAC channel consists of optional filters for de-emphasis and bass, treble, midrange level adjustment,speaker equalization, and 3-D effects processing. The de-emphasis function is implemented by a programmabledigital filter block with fully programmable coefficients (see Page-1/Reg-21-26 for left channel, Page-1/Reg-47-52for right channel). If de-emphasis is not required in a particular application, this programmable filter block can beused for some other purpose. The de-emphasis filter transfer function is given by:
where the N0, N1, and D1 coefficients are fully programmable individually for each channel. The coefficients thatshould be loaded to implement standard de-emphasis filters are given in Table 2 .
Table 2. De-Emphasis Coefficients for Common Audio Sampling Rates
SAMPLING FREQUENCY N0 N1 D1
32-kHz 16950 1220 1703744.1-kHz 15091 2877 2055548-kHz
(1)
14677 3283 21374
(1) The 48-kHz coefficients listed in Table 2 are used as defaults.
In addition to the de-emphasis filter block, the DAC digital effects processing includes a fourth order digital IIRfilter with programmable coefficients (one set per channel). This filter is implemented as cascade of two biquadsections with frequency response given by:
The N and D coefficients are fully programmable, and the entire filter can be enabled or bypassed. The structureof the filtering when configured for independent channel processing is shown below in Figure 26 , with LB1corresponding to the first left-channel biquad filter using coefficients N0, N1, N2, D1, and D2. LB2 similarlycorresponds to the second left-channel biquad filter using coefficients N3, N4, N5, D4, and D5. The RB1 andRB2 filters refer to the first and second right-channel biquad filters, respectively.
Figure 26. Structure of the Digital Effects Processing for Independent Channel Processing
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 31
Product Folder Link(s): TLV320AIC3107
B0155-01
LB1
RB2
Atten
LB2
L
+
+
+
+
+
+
+
R
ToLeftChannel
ToRightChannel
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
The coefficients for this filter implement a variety of sound effects, with bass-boost or treble boost being the mostcommonly used in portable audio applications. The default N and D coefficients in the part are given in Table 3and implement a shelving filter with 0 dB gain from DC to approximately 150 Hz, at which point it rolls off to a 3dB attenuation for higher frequency signals, thus giving a 3 dB boost to signals below 150 Hz. The N and Dcoefficients are represented by 16-bit two s complement numbers with values ranging from 32768 to 32767.
Table 3. Default Digital Effects Processing Filter Coefficients,When in Independent Channel Processing Configuration
Coefficients
N0 = N3 D1 = D4 N1 = N4 D2 = D5 N2 = N5
27619 32131 27034 31506 26461
The digital processing also includes capability to implement 3-D processing algorithms by providing means toprocess the mono mix of the stereo input, and then combine this with the individual channel signals for stereooutput playback. The architecture of this processing mode, and the programmable filters available for use in thesystem, is shown in Figure 27 . Note that the programmable attenuation block provides a method of adjusting thelevel of 3-D effect introduced into the final stereo output. This combined with the fully programmable biquad filtersin the system enables the user to fully optimize the audio effects for a particular system and provide extensivedifferentiation from other systems using the same device.
Figure 27. Architecture of the Digital Audio Processing When 3-D Effects are Enabled
It is recommended that the digital effects filters should be disabled while the filter coefficients are being modified.While new coefficients are being written to the device over the control port, it is possible that a filter usingpartially updated coefficients may actually implement an unstable system and lead to oscillation or objectionableaudio output. By disabling the filters, changing the coefficients, and then re-enabling the filters, these types ofeffects can be entirely avoided.
32 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
DIGITAL INTERPOLATION FILTER
DELTA-SIGMA AUDIO DAC
AUDIO DAC DIGITAL VOLUME CONTROL
INCREASING DAC DYNAMIC RANGE
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The digital interpolation filter upsamples the output of the digital audio processing block by the requiredoversampling ratio before data is provided to the digital delta-sigma modulator and analog reconstruction filterstages. The filter provides a linear phase output with a group delay of 21/Fs. In addition, programmable digitalinterpolation filtering is included to provide enhanced image filtering and reduce signal images caused by theupsampling process that are below 20 kHz. For example, upsampling an 8-kHz signal produces signal images atmultiples of 8-kHz (i.e., 8 kHz, 16 kHz, 24 kHz, etc.). The images at 8 kHz and 16 kHz are below 20 kHz and stillaudible to the listener; therefore, they must be filtered heavily to maintain a good quality output. The interpolationfilter is designed to maintain at least 65 dB rejection of images that land below 7.455 Fs. In order to utilize theprogrammable interpolation capability, the Fsref should be programmed to a higher rate (restricted to be in therange of 39 kHz to 53 kHz when the PLL is in use), and the actual Fs is set using the NDAC divider. Forexample, if Fs = 8 kHz is required, then Fsref can be set to 48 kHz, and the DAC Fs set to Fsref/6. This ensuresthat all images of the 8-kHz data are sufficiently attenuated well beyond a 20-kHz audible frequency range.
The stereo audio DAC incorporates a third order multi-bit delta-sigma modulator followed by an analogreconstruction filter. The DAC provides high-resolution, low-noise performance, using oversampling and noiseshaping techniques. The analog reconstruction filter design consists of a 6-tap analog FIR filter followed by acontinuous time RC filter. The analog FIR operates at a rate of 128 × Fsref (6.144 MHz when Fsref = 48 kHz,5.6448 MHz when Fsref = 44.1 kHz). Note that the DAC analog performance may be degraded by excessiveclock jitter on the MCLK input. Therefore, care must be taken to keep jitter on this clock to a minimum.
The audio DAC includes a digital volume control block which implements a programmable digital gain. Thevolume level can be varied from 0 dB to 63.5 dB in 0.5 dB steps, in addition to a mute bit, independently foreach channel. The volume level of both channels can also be changed simultaneously by the master volumecontrol. Gain changes are implemented with a soft-stepping algorithm, which only changes the actual volume byone step per input sample, either up or down, until the desired volume is reached. The rate of soft-stepping canbe slowed to one step per two input samples through a register bit.
Because of soft-stepping, the host does not know when the DAC has been actually muted. This may beimportant if the host wishes to mute the DAC before making a significant change, such as changing samplerates. In order to help with this situation, the device provides a flag back to the host via a read-only register bitthat alerts the host when the part has completed the soft-stepping and the actual volume has reached thedesired volume level. The soft-stepping feature can be disabled through register programming. If soft-stepping isenabled, the MCLK signal should be kept applied to the device until the DAC power-down flag is set. When thisflag is set, the internal soft-stepping process and power down sequence is complete, and the MCLK can then bestopped if desired.
The TLV320AIC3107 also includes functionality to detect when the user switches on or off the de-emphasis ordigital audio processing functions, to first (1) soft-mute the DAC volume control, (2) change the operation of thedigital effects processing, and (3) soft-unmute the part. This avoids any possible pop/clicks in the audio outputdue to instantaneous changes in the filtering. A similar algorithm is used when first powering up or down theDAC. The circuit begins operation at power up with the volume control muted, then soft-steps it up to the desiredvolume level. At power down, the logic first soft-steps the volume down to a mute level, then powers down thecircuitry.
The TLV320AIC3107 allows trading off dynamic range with power consumption. The DAC dynamic range can beincreased by writing to Page 0, Register 109 bits D7-D6. The lowest DAC current setting is the default, and thedynamic range is displayed in the datasheet table. Increasing the current can increase the DAC dynamic rangeby up to 1.5dB.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 33
Product Folder Link(s): TLV320AIC3107
ANALOG OUTPUT COMMON-MODE ADJUSTMENT
AUDIO DAC POWER CONTROL
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
The output common-mode voltage and output range of the analog output are determined by an internal bandgapreference, in contrast to other codecs that may use a divided version of the supply. This scheme is used toreduce the coupling of noise that may be on the supply (such as 217-Hz noise in a GSM cellphone) into theaudio signal path.
However, due to the possible wide variation in analog supply range (2.7 V 3.6 V), an output common-modevoltage setting of 1.35 V, which would be used for a 2.7 V supply case, will be overly conservative if the supply isactually much larger, such as 3.3 V or 3.6 V. In order to optimize device operation, the TLV320AIC3107 includesa programmable output common-mode level, which can be set by register programming to a level mostappropriate to the actual supply range used by a particular customer. The output common-mode level can bevaried among four different values, ranging from 1.35 V (most appropriate for low supply ranges, near 2.7 V) to1.8 V (most appropriate for high supply ranges, near 3.6 V). Note that there is also some limitation on the rangeof DVDD voltage as well in determining which setting is most appropriate.
Table 4. Appropriate Settings
CM SETTING RECOMMENDED AVDD_DAC, RECOMMENDED DVDDDRVDD
1.35 2.7 V 3.6 V 1.525 V 1.95 V1.50 3.0 V 3.6 V 1.65 V 1.95 V1.65 V 3.3 V 3.6 V 1.8 V 1.95 V1.8 V 3.6 V 1.95 V
The stereo DAC can be fully powered up or down, and in addition, the analog circuitry in each DAC channel canbe powered up or down independently. This provides power savings when only a mono playback stream isneeded.
34 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
AUDIO ANALOG INPUTS
MIC3L
MIC3R
PDWN
Left ADC
MICDET
0dBto -18dBin 0.5dBSteps
LINE2LP
LINE1RP
LINE1LP
VCM
LINE1RM
VCM
LINE2LM
LINE1LM
MIC3L /LINE 1RM
MIC3R/LINE2RM
LINE2RP/ 2LMLINE
MICDET/LINE1LM
VCM
VCM
0dB, -6dB, or -12dB
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dB, -6dB, or -12dB
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
VCM
0dBto -18dBin 0.5dBSteps
ForLINE1L Single-Ended
ForLINE2L Single-Ended
ForLINE1RSingle-Ended
ForMIC3L
ForMIC3R
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Figure 28. Left Signal Path
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 35
Product Folder Link(s): TLV320AIC3107
MIC3L
MIC3R
PDWN
Right ADC
0dBto -18dBin 0.5dBSteps
LINE2RP/LINE2LM
LINE1LP
LINE1RP
VCM
LINE1LM
VCM
LINE2RM
LINE1RM
MIC3L/LINE1RM
MIC3R/LINE2RM
VCM
VCM
0dB, -6dB, or -12dB
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dB, -6dB, or -12dB
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
0dBto -18dBin 0.5dBSteps
VCM
0dBto -18dBin 0.5dBSteps
ForLINE1RSingle-Ended
ForLINE2RSingle-Ended
ForLINE1L Single-Ended
ForMIC3L
ForMIC3R
MICDET/LINE1LM
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Figure 29. Right Signal Path
36 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
GAIN=0, −1.5, −3,.., −12dB,MUTE
LINE1LP
LINE1LM
LINE2LP
LINE2LM
LINE1RP
LINE1RM
TOLEFT ADC
PGA
GAIN=0, −6, −12dB,MUTE
GAIN=0, −1.5, −3,.., −12dB,MUTE
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The TLV320AIC3107 includes seven analog audio input pins, which can be configured as up to threefully-differential pair plus one single-ended audio inputs, or up to six single-ended audio inputs. . These pinsconnect through series resistors and switches to the virtual ground terminals of two fully differential opamps (oneper ADC/PGA channel). By selecting to turn on only one set of switches per opamp at a time, the inputs can beeffectively muxed to each ADC PGA channel.
By selecting to turn on multiple sets of switches per opamp at a time, mixing can also be achieved. Mixing ofmultiple inputs can easily lead to PGA outputs that exceed the range of the internal opamps, resulting insaturation and clipping of the mixed output signal. Whenever mixing is being implemented, the user should takeadequate precautions to avoid such a saturation case from occurring. In general, the mixed signal should notexceed 2 V
pp
(single-ended) or 4 V
pp
(differential).
In most mixing applications, there is also a general need to adjust the levels of the individual signals beingmixed. For example, if a soft signal and a large signal are to be mixed and played together, the soft signalgenerally should be amplified to a level comparable to the large signal before mixing. In order to accommodatethis need, the TLV320AIC3107 includes input level control on each of the individual inputs before they are mixedor muxed into the ADC PGAs, with gain programmable from 0 dB to 12 dB in 1.5 dB steps (except for LINE2which has 6 dB steps). Note that this input level control is not intended to be a volume control, but instead usedoccasionally for level setting. Soft-stepping of the input level control settings is implemented in this device, withthe speed and functionality following the settings used by the ADC PGA for soft-stepping.
The TLV320AIC3107 supports the ability to mix up to three fully-differential analog inputs into each ADC PGAchannel. Figure 30 shows the mixing configuration for the left channel, which can mix the signalsLINE1LP-LINE1LM, LINE2LP-LINE2LM, and LINE1RP-LINE1RM
Figure 30. Left Channel Fully-Differential Analog Input Mixing Configuration
Three fully-differential analog inputs can similarly be mixed into the right ADC PGA as well, consisting ofLINE1RP-LINE1RM, LINE2RP-LINE2RM, and LINE1LP-LINE1LM. Note that it is not necessary to mix all threefully-differential signals if this is not desired unnecessary inputs can simply be muted using the input levelcontrol registers.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 37
Product Folder Link(s): TLV320AIC3107
GAIN=0, -1.5,-3,..,-12dB,MUTE
LINE1LP
LINE2LP
LINE1RP
MIC3L
MIC3R
GAIN=0,-6,-12dB,MUTE
GAIN=0, -1.5,-3,..,-12dB,MUTE
GAIN=0, -1.5,-3,..,-12dB,MUTE
GAIN=0, -1.5,-3,..,-12dB,MUTE
TOLEFT ADC
PGA
ANALOG INPUT BYPASS PATH FUNCTIONALITY
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Inputs can also be selected as single-ended instead of fully-differential, and mixing or muxing into the ADC PGAsis also possible in this mode. It is not possible, however, for an input pair to be selected as fully-differential forconnection to one ADC PGA and simultaneously selected as single-ended for connection to the other ADC PGAchannel. However, it is possible for an input to be selected or mixed into both left and right channel PGAs, aslong as it has the same configuration for both channels (either both single-ended or both fully-differential).
Figure 31 shows the single-ended mixing configuration for the left channel ADC PGA, which enables mixing ofthe signals LINE1LP, LINE2LP, LINE1RP, MIC3L, and MIC3R. The right channel ADC PGA mix is similar,enabling mixing of the signals LINE1RP, LINE2RP, LINE1LP, MIC3L, and MIC3R.
Figure 31. Left Channel Single-Ended Analog Input Mixing Configuration
The TLV320AIC3107 includes the additional ability to route some analog input signals past the integrated dataconverters, for mixing with other analog signals and then direct connection to the output drivers. This capability isuseful in a cellphone, for example, when a separate FM radio device provides a stereo analog output signal thatneeds to be routed to headphones. The TLV320AIC3107 supports this in a low power mode by providing a directanalog path through the device to the output drivers, while all ADCs and DACs can be completely powered downto save power.
For fully-differential inputs, the TLV320AIC3107 provides the ability to pass the signals LINE2LP-LINE2LM andLINE2RP-LINE2RM to the output stage directly. If in single-ended configuration, the device can pass the signalLINE2LP and LINE2RP to the output stage directly.
38 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
ADC PGA SIGNAL BYPASS PATH FUNCTIONALITY
INPUT IMPEDANCE AND VCM CONTROL
PASSIVE ANALOG BYPASS DURING POWERDOWN
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
In addition to the input bypass path described above, the TLV320AIC3107 also includes the ability to route theADC PGA output signals past the ADC, for mixing with other analog signals and then direct connection to theoutput drivers. These bypass functions are described in more detail in the sections on output mixing and outputdriver configurations.
The TLV320AIC3107 includes several programmable settings to control analog input pins, particularly when theyare not selected for connection to an ADC PGA. The default option allows unselected inputs to be put into a3-state condition, such that the input impedance seen looking into the device is extremely high. Note, however,that the pins on the device do include protection diode circuits connected to AVDD and AVSS. Thus, if anyvoltage is driven onto a pin approximately one diode drop (~0.6 V) above AVDD or one diode drop below AVSS,these protection diodes will begin conducting current, resulting in an effective impedance that no longer appearsas a 3-state condition.
Another programmable option for unselected analog inputs is to weakly hold them at the common-mode inputvoltage of the ADC PGA (which is determined by an internal bandgap voltage reference). This is useful to keepthe ac-coupling capacitors connected to analog inputs biased up at a normal DC level, thus avoiding the need forthem to charge up suddenly when the input is changed from being unselected to selected for connection to anADC PGA. This option is controlled in Page-0/Reg-20 and 23. The user should ensure this option is disabledwhen an input is selected for connection to an ADC PGA or selected for the analog input bypass path, since itcan corrupt the recorded input signal if left operational when an input is selected.
In most cases, the analog input pins on the TLV320AIC3107 should be ac-coupled to analog input sources, theonly exception to this generally being if an ADC is being used for DC voltage measurement. The ac-couplingcapacitor will cause a highpass filter pole to be inserted into the analog signal path, so the size of the capacitormust be chosen to move that filter pole sufficiently low in frequency to cause minimal effect on the processedanalog signal. The input impedance of the analog inputs when selected for connection to an ADC PGA varieswith the setting of the input level control, starting at approximately 20 k with an input level control setting of 0dB, and increasing to approximately 80-k when the input level control is set at 12 dB. For example, using a0.1 µF ac-coupling capacitor at an analog input will result in a highpass filter pole of 80 Hz when the 0 dB inputlevel control setting is selected.
Programming the TLV320AIC3107 to Passive Analog bypass occurs by configuring the output stage switches forpass through. This is done by opening switches SW-L0, SW-L3, SW-R0, and closing either SW-L1 or SW-L2 andSW-R1 or SW-R2. See Figure 32 Passive Analog Bypass Mode Configuration. Programming this mode is doneby writing to Page 0, Register 108.
Connecting LINE1LP input signal to the LEFT_LOP pin is done by closing SW-L1 and opening SW-L0, thisaction is done by writing a 1 to Page 0, Register 108, Bit D0. Connecting LINE2LP input signal to theLEFT_LOP internal signal is done by closing SW-L2 and opening SW-L0, this action is done by writing a 1 toPage 0, Register 108, Bit D2. Connecting MICDET/LINE1LM input signal to the LEFT_LOM internal signal isdone by closing SW-L4 and opening SW-L3, this action is done by writing a 1 to Page 0, Register 108, Bit D1.Connecting LINE2RP/LINE2LM input signal to the LEFT_LOM internal signal is done by closing SW-L5 andopening SW-L3, this action is done by writing a 1 to Page 0, Register 108, Bit D3.
Connecting MIC1RP/LINE1RP input signal to the RIGHT_LOP pin is done by closing SW-R1 and openingSW-R0, this action is done by writing a 1 to Page 0, Register 108, Bit D4. Connecting LINE2RP/LINE2LM inputsignal to the RIGHT_LOP pin is done by closing SW-R2 and opening SW-R0, this action is done by writing a 1 to Page 0, Register 108, Bit D6. A diagram of the passive analog bypass mode configuration can be seen inFigure 32 .
In general, connecting two switches to the same output pin should be avoided, as this error will short two inputsignals together, and can cause distortion of the signal as the two signal are in contention, and poor frequencyresponse can occur.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 39
Product Folder Link(s): TLV320AIC3107
MIC3R/LINE2RM
LINE2RP /LINE2LM
LINE2RP
LINE2RM
MIC3L /LINE1RM
LINE1RP
LINE1RP
LINE1RM
MICDET/LINE1LM
LINE1LP
LINE1LP
LINE1LM
LINE2RP /LINE2LM
LINE2LP
LINE2LP
LINE2LM
LINE1LP
LINE2LM
LINE2LP
LINE1LM
SW-L0
SW-L3
SW-L1
SW-L2
SW-L4
SW-L5
LINE1RP
LINE2RP
SW-R0
SW-R1
SW-R2
RIGHT_LOP
LEFT_LOP
ToInternalClass-D
MinusInput
(LEFT_LOM)
ToInternalClass-D
PlusInput
MICBIAS GENERATION
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Figure 32. Passive Analog Bypass Mode Configuration
The TLV320AIC3107 includes a programmable microphone bias output voltage (MICBIAS), capable of providingoutput voltages of 2.0 V or 2.5 V (both derived from the on-chip bandgap voltage) with 4-mA output current drive.In addition, the MICBIAS may be programmed to be switched to AVDD directly through an on-chip switch, or itcan be powered down completely when not needed, for power savings. This function is controlled by registerprogramming in Page-0/Reg-25.
40 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
ANALOG LINE OUTPUT DRIVERS
VOLUME
CONTROLS,
MIXING
LINE2L
LINE2R
PGA_L
PGA_R
DAC_L1
DAC_R1
DAC_L3
LEFT_LOP
Gain=0dBto+9dB,
Mute
LINE2L
LINE2R
PGA_L
PGA_R
DAC_L1
DAC_R1
DAC_R3
RIGHT_LOP
Gain=0dBto+9dB,
Mute
DAC_L DAC_L1
DAC_L2
DAC_L3
DAC_R DAC_R1
DAC_R2
DAC_R3
STEREO
AUDIO
DAC
VOLUME
CONTROLS,
MIXING
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The TLV320AIC3107 has two single-ended line output drivers, each capable of driving a 10-k load. The outputstage design leading to the fully differential line output drivers is shown in Figure 33 and Figure 34 . This designincludes extensive capability to adjust signal levels independently before any mixing occurs, beyond that alreadyprovided by the PGA gain and the DAC digital volume control.
The LINE2L/R signals refer to the signals that travel through the analog input bypass path to the output stage.The PGA_L/R signals refer to the outputs of the ADC PGA stages that are similarly passed around the ADC tothe output stage. Note that since both left and right channel signals are routed to all output drivers, a mono mixof any of the stereo signals can easily be obtained by setting the volume controls of both left and right channelsignals to 6 dB and mixing them. Undesired signals can also be disconnected from the mix as well throughregister control.
Figure 33. Architecture of the Output Stage Leading to the Line Output Drivers
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 41
Product Folder Link(s): TLV320AIC3107
0dBto -78dB
0dBto -78dB
0dBto -78dB
0dBto -78dB
0dBto -78dB
0dBto -78dB
+
LINE2L
LINE2R
PGA_L
PGA_R
DAC_L1
DAC_R1
ANALOG HIGH POWER OUTPUT DRIVERS
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Figure 34. Detail of the Volume Control and Mixing Function Shown in Figure 26 and Figure 16
The DAC_L/R signals are the outputs of the stereo audio DAC, which can be steered by register control basedon the requirements of the system. If mixing of the DAC audio with other signals is not required, and the DACoutput is only needed at the stereo line outputs, then it is recommended to use the routing through pathDAC_L3/R3 to the stereo line outputs. This results not only in higher quality output performance, but also inlower power operation, since the analog volume controls and mixing blocks ahead of these drivers can bepowered down.
If instead the DAC analog output must be routed to multiple output drivers simultaneously (such as to LEFT_LOPand RIGHT_LOP) or must be mixed with other analog signals, then the DAC outputs should be switched throughthe DAC_L1/R1 path. This option provides the maximum flexibility for routing of the DAC analog signals to theoutput drivers
The TLV320AIC3107 includes an output level control on each output driver with limited gain adjustment from 0dB to 9 dB. The output driver circuitry in this device are designed to provide a low distortion output while playingfullscale stereo DAC signals at a 0dB gain setting. However, a higher amplitude output can be obtained at thecost of increased signal distortion at the output. This output level control allows the user to make this tradeoffbased on the requirements of the end equipment. Note that this output level control is not intended to be used asa standard output volume control. It is expected to be used only sparingly for level setting, i.e., adjustment of thefullscale output range of the device.
Each line output driver can be powered down independently of the others when it is not needed in the system.When placed into powerdown through register programming, the driver output pins will be placed into a 3-stated,high-impedance state.
The TLV320AIC3107 includes three high power output drivers with extensive flexibility in their usage. Theseoutput drivers are individually capable of driving 30 mW each into a 16- load in single-ended configuration, andtwo can be connected in bridge-terminated load (BTL) configuration between two driver outputs.
The high power output drivers can be configured in a variety of ways, including:1. driving one fully differential output signals2. driving up to three single-ended output signals3. driving two single-ended output signals, with the remaining driver driving a fixed VCM level, for apseudo-differential stereo output
42 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
Volume0dBto
+9dB,mute
Volume0dBto
+9dB,mute
VCM
Volume0dBto
+9dB,mute
HPLOUT
HPCOM
HPROUT
DAC_L2
LINE2L
LINE2R
PGA_L
DAC_L1
DAC_R1
VOLUME
CONTROLS,
MIXING
PGA_R
DAC_R2
LINE2L
LINE2R
PGA_L
DAC_L1
DAC_R1
VOLUME
CONTROLS,
MIXING
PGA_R
LINE2L
LINE2R
PGA_L
DAC_L1
DAC_R1
VOLUME
CONTROLS,
MIXING
PGA_R
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
The output stage architecture leading to the high power output drivers is shown in Figure 35 , with the volumecontrol and mixing blocks being effectively identical to that shown in Figure 34 . Note that each of these drivershave a output level control block like those included with the line output drivers, allowing gain adjustment up to+9dB on the output signal. As in the previous case, this output level adjustment is not intended to be used as astandard volume control, but instead is included for additional fullscale output signal level control.
Two of the output drivers, HPROUT and HPLOUT, include a direct connection path for the stereo DAC outputs tobe passed directly to the output drivers and bypass the analog volume controls and mixing networks, using theDAC_L2/R2 path. As in the line output case, this functionality provides the highest quality DAC playbackperformance with reduced power dissipation, but can only be utilized if the DAC output does not need to route tomultiple output drivers simultaneously, and if mixing of the DAC output with other analog signals is not needed.
Figure 35. Architecture of the Output Stage Leading to the High Power Output Drivers
The high power output drivers include additional circuitry to avoid artifacts on the audio output during power-onand power-off transient conditions. The user should first program the type of output configuration being used inPage-0/Reg-14, to allow the device to select the optimal power-up scheme to avoid output artifacts. Thepower-up delay time for the high power output drivers is also programmable over a wide range of time delays,from instantaneous up to 4-sec, using Page-0/Reg-42.
When these output drivers are powered down, they can be placed into a variety of output conditions based onregister programming. If lowest power operation is desired, then the outputs can be placed into a 3-statecondition, and all power to the output stage is removed. However, this generally results in the output nodesdrifting to rest near the upper or lower analog supply, due to small leakage currents at the pins. This then resultsin a longer delay requirement to avoid output artifacts during driver power-on. In order to reduce this requiredpower-on delay, the TLV320AIC3107 includes an option for the output pins of the drivers to be weakly driven tothe VCM level they would normally rest at when powered with no signal applied. This output VCM level isdetermined by an internal bandgap voltage reference, and thus results in extra power dissipation when thedrivers are in powerdown. However, this option provides the fastest method for transitioning the drivers frompowerdown to full power operation without any output artifact introduced.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 43
Product Folder Link(s): TLV320AIC3107
SHORT CIRCUIT OUTPUT PROTECTION
JACK / HEADSET DETECTION
MICBIAS
MIC3(L/R)
HPLOUT
HPROUT
To
detection
block
HPCOM
1.35
MICDET ToDetectionblock
s
s
g m
s
g m s
sg
Stereo
Cellular
Stereo+
Cellular
m=mic
s=earspeaker
g=ground/midbias
AVDD
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
The device includes a further option that falls between the other two while it requires less power drawn whilethe output drivers are in powerdown, it also takes a slightly longer delay to power-up without artifact than if thebandgap reference is kept alive. In this alternate mode, the powered-down output driver pin is weakly driven to avoltage of approximately half the DRVDD1/2 supply level using an internal voltage divider. This voltage will notmatch the actual VCM of a fully powered driver, but due to the output voltage being close to its final value, amuch shorter power-up delay time setting can be used and still avoid any audible output artifacts. These outputvoltage options are controlled in Page-0/Reg-42.
The high power output drivers can also be programmed to power up first with the output level control in a highlyattenuated state, then the output driver will automatically slowly reduce the output attenuation to reach thedesired output level setting programmed. This capability is enabled by default but can be enabled inPage-0/Reg-40.
The TLV320AIC3107 includes programmable short-circuit protection for the high power output drivers, formaximum flexibility in a given application. By default, if these output drivers are shorted, they will automaticallylimit the maximum amount of current that can be sourced to or sunk from a load, thereby protecting the devicefrom an overcurrent condition. In this mode, the user can read Page-0/Reg-95 to determine whether the part is inshort-circuit protection or not, and then decide whether to program the device to power down the output drivers.However, the device includes further capability to automatically power down an output driver whenever it doesinto short-circuit protection, without requiring intervention from the user. In this case, the output driver will stay ina power down condition until the user specifically programs it to power down and then power back up again, toclear the short-circuit flag.
The TLV320AIC3107 includes extensive capability to monitor a headphone, microphone, or headset jack,determine if a plug has been inserted into the jack, and then determine what type of headset/headphone is wiredto the plug. Figure 36 shows one configuration of the device that enables detection and determination of headsettype when a pseudo-differential (capless) stereo headphone output configuration is used. The registers used forthis function are Page-0/Reg 14, 37, 38, and 13. The type of headset detected can be read back fromPage-0/Reg-13. Note that for best results, it is recommended to select a MICBIAS value as high as possible, andto program the output driver common-mode level at a 1.35V or 1.5V level.
Figure 36. Configuration of Device for Jack Detection Using a Pseudo-Differential (Capless) HeadphoneOutput Connection
A modified output configuration used when the output drivers are ac-coupled is shown in Figure 37 . Note that inthis mode, the device cannot accurately determine the type of headset inserted if a mono or stereo headphone.
44 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
MICBIAS
MIC3(L/R)
HPLOUT
HPROUT
MICDET To Detection block
s
s
g m
s
g m s
sgStereo
Cellular
Stereo +
Cellular
m = mic
s = earspeaker
g = ground/midbias
AVDD
ToDetectionblock
HPLOUT
HPCOM
MICDET
Thisswitchcloseswhen
jackisremoved
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Figure 37. Configuration of Device for Jack Detection Using an ac-Coupled Stereo Headphone OutputConnection
An output configuration for the case of the outputs driving fully differential stereo headphones is shown inFigure 38 . In this mode there is a requirement on the jack side that either HPCOM or HPLOUT get shorted toground if the plug is removed, which can be implemented using a spring terminal in a jack. For this mode tofunction properly, short-circuit detection should be enabled and configured to power-down the drivers if ashort-circuit is detected. The registers that control this functionality are in Page-0/Reg-38/Bit-D2-D1.
Figure 38. Configuration of Device for Jack Detection Using a Fully Differential Stereo Headphone OutputConnection
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 45
Product Folder Link(s): TLV320AIC3107
CLASS-D SPEAKER DRIVER
SPOM
Class-D
Speaker
Amplifier
26
Class-DGain(R73-D7-D6)
Class-DEnable
(R73-D3)
Gain:
0to+18dB
6dBsteps
LEFT_LOP
SPVDDL
SPVSSL
25 24
SWOUTP
SWOUTM
29
28
SWINP
SWINM
2730
PowerSupplies
BypassSwitch
(R73-D1)
BypassSwitch
Bootstrap
ClockEnable
(R73-D0)
SPOP
23
+6db
LEFT_LOM
+
-
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Differential Class-D speaker outputs are available on the SPOP and SPOM pins as shown in Figure 39 . Theintegrated Class-D speaker amplifier can drive a one Watt audio signal into a differential 8- load. The plus inputto the Class-D amplifier is the same signal available at the left lineout LEFT_LOP pin. The minus input to theClass-D amplifier is an internal signal that is sourced as shown in Figure 32 . A register (73) is used to enable theClass-D amp and set its gain control (0 dB to +18 dB). Following the gain control and before the outputs is afixed +6 dB gain. Note that there are many other gains available in the signal path leading up to the Class-D ampso for best results the user must map the gains correctly.
The following initialization sequence must be written to the AIC3107 registers prior to enabling the class-Damplifier:
register data:1. 0x00 0x0D2. 0x0D 0x0D3. 0x08 0x5C4. 0x08 0x5D5. 0x08 0x5C6. 0x00 0x00
Also available is an analog bypass switch to allow a signal (0.35V to 2.8V) to be input at SWINP and SWINMand output at SWOUTP and SWOUTM. In a typical application, SWOUTP and SWOUTM are connected toSPOP and SPOM respectively so as to provide an alternate method of driving the 8- speaker. These bypassswitches have low on-resistance, so an external power amplifier can be used to drive a speaker directly throughthese switches. When the Bypass Switch is enabled (Register 76, D1=1), enabling the Bypass Switch BootstrapClock (Register 76, D0=1) is recommended.
Figure 39. Differential Class-D Speaker Circuit
46 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
GENERAL PURPOSE I/O
CONTROL REGISTERS
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
'AIC3107 has a dedicated pin for General Purpose IO. This pin can be used to read status of external signalsthrough register read when configured as General Purpose Input. When configured as General Purpose Output ,this pin can also drive logic high or low. Besides these standard GPIO functions, this pin can also be used in avariety of ways such as output for internal clocks and interrupt signals. 'AIC3107 generates a variety of interruptsof use to the host processor such interrupts on jack detection, button press, short circuit detection and AGCnoise detection. All these interrupts can be routed individually to the GPIO pin or can be combined by a logicalOR. In the event of a combined interrupt, the user can read an internal status register to find the actual cause ofinterrupt. When configured as interrupt, 'AIC3107 also offers the flexibility of generating a single pulse or a trainof pulses till the interrupt status register is read by the user.
The control registers for the TLV320AIC3107 are described in detail below. All registers are 8 bit in width, withD7 referring to the most significant bit of each register, and D0 referring to the least significant bit.
Page 0 / Register 0: Page Select RegisterBIT
(1)
READ/ RESET DESCRIPTIONWRITE VALUED7 D1 X 0000000 Reserved, write only zeros to these register bitsD0 R/W 0 Page Select BitWriting zero to this bit sets Page-0 as the active page for following register accesses. Writing aone to this bit sets Page-1 as the active page for following register accesses. It is recommendedthat the user read this register bit back after each write, to ensure that the proper page is beingaccessed for future register read/writes.
(1) When resetting registers related to routing and volume controls of output drivers, it is recommended to reset them by writing directly tothe registers instead of using software reset.
Page 0 / Register 1: Software Reset Register
READ/ RESETBIT DESCRIPTIONWRITE VALUED7 W 0 Software Reset Bit0 : Don t Care1 : Self clearing software resetD6 D0 W 0000000 Reserved; don t write
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 47
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 2: Codec Sample Rate Select Register
BIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 ADC Sample Rate Select0000: ADC Fs = Fsref/10001: ADC Fs = Fsref/1.50010: ADC Fs = Fsref/20011: ADC Fs = Fsref/2.50100: ADC Fs = Fsref/30101: ADC Fs = Fsref/3.50110: ADC Fs = Fsref/40111: ADC Fs = Fsref/4.51000: ADC Fs = Fsref/51001: ADC Fs = Fsref/5.51010: ADC Fs = Fsref / 61011 1111: Reserved, do not write these sequences.D3-D0 R/W 0000 DAC Sample Rate Select0000 : DAC Fs = Fsref/10001 : DAC Fs = Fsref/1.50010 : DAC Fs = Fsref/20011 : DAC Fs = Fsref/2.50100 : DAC Fs = Fsref/30101 : DAC Fs = Fsref/3.50110 : DAC Fs = Fsref/40111 : DAC Fs = Fsref/4.51000 : DAC Fs = Fsref/51001: DAC Fs = Fsref/5.51010: DAC Fs = Fsref / 61011 1111 : Reserved, do not write these sequences.
Page 0 / Register 3: PLL Programming Register A
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7 R/W 0 PLL Control Bit0: PLL is disabled1: PLL is enabledD6 D3 R/W 0010 PLL Q Value0000: Q = 160001 : Q = 170010 : Q = 20011 : Q = 30100 : Q = 4
1110: Q = 141111: Q = 15D2 D0 R/W 000 PLL P Value000: P = 8001: P = 1010: P = 2011: P = 3100: P = 4101: P = 5110: P = 6111: P = 7
48 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 4: PLL Programming Register BBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D2 R/W 000001 PLL J Value000000: Reserved, do not write this sequence000001: J = 1000010: J = 2000011: J = 3
111110: J = 62111111: J = 63D1 D0 R/W 00 Reserved, write only zeros to these bits
Page 0 / Register 5: PLL Programming Register C
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUED7-D0 R/W 00000000 PLL D value Eight most significant bits of a 14-bit unsigned integer valid values for D are fromzero to 9999, represented by a 14-bit integer located in Page-0/Reg-5-6. Values should not bewritten into these registers that would result in a D value outside the valid range.
(1) Note that whenever the D value is changed, register 5 should be written, immediately followed by register 6. Even if only the MSB orLSB of the value changes, both registers should be written.
Page 0 / Register 6: PLL Programming Register DBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D2 R/W 00000000 PLL D value Six least significant bits of a 14-bit unsigned integer valid values for D are fromzero to 9999, represented by a 14-bit integer located in Page-0/Reg-5-6. Values should not bewritten into these registers that would result in a D value outside the valid range.D1-D0 R 00 Reserved, write only zeros to these bits.
Page 0 / Register 7: Codec Datapath Setup RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Fsref setting
This register setting controls timers related to the AGC time constants.0: Fsref = 48-kHz1: Fsref = 44.1-kHzD6 R/W 0 ADC Dual rate control0: ADC dual rate mode is disabled1: ADC dual rate mode is enabledNote: ADC Dual Rate Mode must match DAC Dual Rate ModeD5 R/W 0 DAC Dual Rate Control0: DAC dual rate mode is disabled1: DAC dual rate mode is enabledD4 D3 R/W 00 Left DAC Datapath Control00: Left DAC datapath is off (muted)01: Left DAC datapath plays left channel input data10: Left DAC datapath plays right channel input data11: Left DAC datapath plays mono mix of left and right channel input dataD2 D1 R/W 00 Right DAC Datapath Control00: Right DAC datapath is off (muted)01: Right DAC datapath plays right channel input data10: Right DAC datapath plays left channel input data11: Right DAC datapath plays mono mix of left and right channel input dataD0 R/W 0 Reserved. Only write zero to this register.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 49
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 8: Audio Serial Data Interface Control Register ABIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Bit Clock Directional Control0: BCLK is an input (slave mode)1: BCLK is an output (master mode)D6 R/W 0 Word Clock Directional Control0: WCLK (or GPIO1 if programmed as WCLK) is an input (slave mode)1: WCLK (or GPIO1 if programmed as WCLK) is an output (master mode)D5 R/W 0 Serial Output Data Driver (DOUT) 3-State Control0: Do not 3-state DOUT when valid data is not being sent1: 3-State DOUT when valid data is not being sentD4 R/W 0 Bit/ Word Clock Drive Control0: BCLK / WCLK (or GPIO1 if programmed as WCLK) will not continue to be transmitted when runningin master mode if codec is powered down1: BCLK / WCLK (or GPIO1 if programmed as WCLK) will continue to be transmitted when running inmaster mode - even if codec is powered downD3 R/W 0 Reserved. Don t write to this register bit.D2 R/W 0 3-D Effect Control0: Disable 3-D digital effect processing1: Enable 3-D digital effect processingD1-D0 R/W 00 Reserved. Write Only zeroes to these bits.
Page 0 / Register 9: Audio Serial Data Interface Control Register BBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Audio Serial Data Interface Transfer Mode00: Serial data bus uses I
2
S mode01: Serial data bus uses DSP mode10: Serial data bus uses right-justified mode11: Serial data bus uses left-justified modeD5 D4 R/W 00 Audio Serial Data Word Length Control00: Audio data word length = 16-bits01: Audio data word length = 20-bits10: Audio data word length = 24-bits11: Audio data word length = 32-bitsD3 R/W 0 Bit Clock Rate ControlThis register only has effect when bit clock is programmed as an output0: Continuous-transfer mode used to determine master mode bit clock rate1: 256-clock transfer mode used, resulting in 256 bit clocks per frameD2 R/W 0 DAC Re-Sync
0: Don t Care1: Re-Sync Stereo DAC with Codec Interface if the group delay changes by more than ± DACFS/4.D1 R/W 0 ADC Re-Sync
0: Don t Care1: Re-Sync Stereo ADC with Codec Interface if the group delay changes by more than ± ADCFS/4.D0 R/W Re-Sync Mute Behavior0: Re-Sync is done without soft-muting the channel. (ADC/DAC)1: Re-Sync is done by internally soft-muting the channel. (ADC/DAC)
50 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 10: Audio Serial Data Interface Control Register CBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R/W 00000000 Audio Serial Data Word Offset ControlThis register determines where valid data is placed or expected in each frame, by controllingthe offset from beginning of the frame where valid data begins. The offset is measured fromthe rising edge of word clock when in DSP mode.00000000: Data offset = 0 bit clocks00000001: Data offset = 1 bit clock00000010: Data offset = 2 bit clocks
Note: In continuous transfer mode the maximum offset is 17 for I
2
S/LJF/RJF modes and 16for DSP mode. In 256-clock mode, the maximum offset is 242 for I
2
S/LJF/RJF and 241 forDSP modes.
11111110: Data offset = 254 bit clocks11111111: Data offset = 255 bit clocks
Page 0 / Register 11: Audio Codec Overflow Flag RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 Left ADC Overflow FlagThis is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition isremoved. The register bit reset to 0 after it is read.0: No overflow has occurred1: An overflow has occurredD6 R 0 Right ADC Overflow FlagThis is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition isremoved. The register bit reset to 0 after it is read.0: No overflow has occurred1: An overflow has occurredD5 R 0 Left DAC Overflow FlagThis is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition isremoved. The register bit reset to 0 after it is read.0: No overflow has occurred1: An overflow has occurredD4 R 0 Right DAC Overflow FlagThis is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition isremoved. The register bit reset to 0 after it is read.0: No overflow has occurred1: An overflow has occurredD3 D0 R/W 0001 PLL R Value0000: R = 160001 : R = 10010 : R = 20011 : R = 30100 : R = 4
1110: R = 141111: R = 15
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 51
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 12: Audio Codec Digital Filter Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Left ADC Highpass Filter Control00: Left ADC highpass filter disabled01: Left ADC highpass filter 3 dB frequency = 0.0045 × ADC Fs10: Left ADC highpass filter 3 dB frequency = 0.0125 × ADC Fs11: Left ADC highpass filter 3 dB frequency = 0.025 × ADC FsD5 D4 R/W 00 Right ADC Highpass Filter Control00: Right ADC highpass filter disabled01: Right ADC highpass filter 3 dB frequency = 0.0045 × ADC Fs10: Right ADC highpass filter 3 dB frequency = 0.0125 × ADC Fs11: Right ADC highpass filter 3 dB frequency = 0.025 × ADC FsD3 R/W 0 Left DAC Digital Effects Filter Control0: Left DAC digital effects filter disabled (bypassed)1: Left DAC digital effects filter enabledD2 R/W 0 Left DAC De-emphasis Filter Control0: Left DAC de-emphasis filter disabled (bypassed)1: Left DAC de-emphasis filter enabledD1 R/W 0 Right DAC Digital Effects Filter Control0: Right DAC digital effects filter disabled (bypassed)1: Right DAC digital effects filter enabledD0 R/W 0 Right DAC De-emphasis Filter Control0: Right DAC de-emphasis filter disabled (bypassed)1: Right DAC de-emphasis filter enabled
Page 0 / Register 13: Headset / Button Press Detection Register ABIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Headset Detection Control0: Headset detection disabled1: Headset detection enabledD6-D5 R 00 Headset Type Detection Results00: No headset detected01: Stereo headset detected10: Cellular headset detected11: Stereo + cellular headset detectedD4-D2 R/W 000 Headset Glitch Suppression Debounce Control for Jack Detection000: Debounce = 16msec( sampled with 2ms clock)001: Debounce = 32msec( sampled with 4ms clock)010: Debounce = 64msec( sampled with 8ms clock)011: Debounce = 128msec( sampled with 16ms clock)100: Debounce = 256msec( sampled with 32ms clock)101: Debounce = 512msec( sampled with 64ms clock)110: Reserved, do not write this bit sequence to these register bits.111: Reserved, do not write this bit sequence to these register bits.D1-D0 R/W 00 Headset Glitch Suppression Debounce Control for Button Press00: Debounce = 0msec01: Debounce = 8msec(sampled with 1ms clock)10: Debounce = 16msec(sampled with 2ms clock)11: Debounce = 32msec(sampled with 4ms clock)
52 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 14: Headset / Button Press Detection Register BBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Driver Capacitive Coupling0: Programs high-power outputs for capless driver configuration1: Programs high-power outputs for ac-coupled driver configurationD6
(1)
R/W 0 Stereo Output Driver Configuration ANote: do not set bits D6 and D3 both high at the same time.0: A stereo fully-differential output configuration is not being used1: A stereo fully-differential output configuration is being usedD5 R 0 Button Press Detection FlagThis register is a sticky bit, and will stay set to 1 after a button press has been detected, until theregister is read. Upon reading this register, the bit is reset to zero.0: A button press has not been detected1: A button press has been detectedD4 R 0 Headset Detection Flag0: A headset has not been detected1: A headset has been detectedD3
(1)
R/W 0 Stereo Output Driver Configuration BNote: do not set bits D6 and D3 both high at the same time.0: A stereo pseudo-differential output configuration is not being used1: A stereo pseudo-differential output configuration is being usedD2 D0 R 000 Reserved. Write only zeros to these bits.
(1) Do not set D6 and D3 to 1 simultaneously
Page 0 / Register 15: Left ADC PGA Gain Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 1 Left ADC PGA Mute0: The left ADC PGA is not muted1: The left ADC PGA is mutedD6-D0 R/W 0000000 Left ADC PGA Gain Setting0000000: Gain = 0.0 dB0000001: Gain = 0.5 dB 0000010: Gain = 1.0 dB
1110110: Gain = 59.0 dB1110111: Gain = 59.5 dB1111000: Gain = 59.5 dB
1111111: Gain = 59.5 dB
Page 0 / Register 16: Right ADC PGA Gain Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 1 Right ADC PGA Mute0: The right ADC PGA is not muted1: The right ADC PGA is mutedD6-D0 R/W 0000000 Right ADC PGA Gain Setting0000000: Gain = 0.0 dB0000001: Gain = 0.5 dB0000010: Gain = 1.0 dB
1110110: Gain = 59.0 dB1110111: Gain = 59.5 dB1111000: Gain = 59.5 dB
1111111: Gain = 59.5 dB
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 53
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 17: MIC3L/R to Left ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 1111 MIC3L Input Level Control for Left ADC PGA MixSetting the input level control to a gain below automatically connects MIC3L to the left ADC PGAmix
0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: MIC3L is not connected to the left ADC PGAD3-D0 R/W 1111 MIC3R Input Level Control for Left ADC PGA MixSetting the input level control to a gain below automatically connects MIC3R to the left ADC PGAmix
0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: MIC3R is not connected to the left ADC PGA
Page 0 / Register 18: MIC3L/R to Right ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D4 R/W 1111 MIC3L Input Level Control for Right ADC PGA MixSetting the input level control to a gain below automatically connects MIC3L to the right ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: MIC3L is not connected to the right ADC PGAD3 D0 R/W 1111 MIC3R Input Level Control for Right ADC PGA MixSetting the input level control to a gain below automatically connects MIC3R to the right ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: MIC3R is not connected to right ADC PGA
54 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 19: LINE1L to Left ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE1L Single-Ended vs Fully Differential ControlIf LINE1L is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE1L is configured in single-ended mode1: LINE1L is configured in fully differential modeD6 D3 R/W 1111 LINE1L Input Level Control for Left ADC PGA MixSetting the input level control to a gain below automatically connects LINE1L to the left ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: LINE1L is not connected to the left ADC PGAD2 R/W 0 Left ADC Channel Power Control0: Left ADC channel is powered down1: Left ADC channel is powered upD1 D0 R/W 00 Left ADC PGA Soft-Stepping Control00: Left ADC PGA soft-stepping at once per Fs01: Left ADC PGA soft-stepping at once per two Fs10 11: Left ADC PGA soft-stepping is disabled
Page 0 / Register 20: LINE2L to Left ADC Control Register
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Single-Ended vs Fully Differential ControlIf LINE2L is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE2L is configured in single-ended mode1: LINE2L is configured in fully differential modeD6 D3 R/W 1111 LINE2L Input Level Control for Left ADC PGA Mix0000: Input level control gain = 0.0 dB0001-0011: Reserved. Do not write these sequences to these register bits0100: Input level control gain = 6.0 dB0101-0111: Reserved. Do not write these sequences to these register bits1000: Input level control gain = 12.0 dB1001-1110: Reserved. Do not write these sequences to these register bits1111: LINE2L is not connected to the left ADC PGAD2 R/W 0 Left ADC Channel Weak Common-Mode Bias Control0: Left ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage1: Left ADC channel unselected inputs are biased weakly to the ADC common- mode voltageD1-D0 R 00 Reserved. Write only zeros to these register bits
(1) LINE1R SEvsFD control is available for both left and right channels. However this setting must be same for both the channels.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 55
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 21: LINE1R to Left ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE1R Single-Ended vs Fully Differential ControlIf LINE1R is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE1R is configured in single-ended mode1: LINE1R is configured in fully differential modeD6 D3 R/W 1111 LINE1R Input Level Control for Left ADC PGA MixSetting the input level control to a gain below automatically connects LINE1R to the left ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: LINE1R is not connected to the left ADC PGAD2 D0 R 000 Reserved. Write only zeros to these register bits.
Page 0 / Register 22: LINE1R to Right ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE1R Single-Ended vs Fully Differential ControlIf LINE1R is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE1R is configured in single-ended mode1: LINE1R is configured in fully differential modeD6 D3 R/W 1111 LINE1R Input Level Control for Right ADC PGA MixSetting the input level control to a gain below automatically connects LINE1R to the right ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: LINE1R is not connected to the right ADC PGAD2 R/W 0 Right ADC Channel Power Control0: Right ADC channel is powered down1: Right ADC channel is powered upD1 D0 R/W 00 Right ADC PGA Soft-Stepping Control00: Right ADC PGA soft-stepping at once per Fs01: Right ADC PGA soft-stepping at once per two Fs10-11: Right ADC PGA soft-stepping is disabled
56 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 23: LINE2R to Right ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Single-Ended vs Fully Differential ControlIf LINE2R is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE2R is configured in single-ended mode1: LINE2R is configured in fully differential modeD6 D3 R/W 1111 LINE2R Input Level Control for Right ADC PGA Mix0000: Input level control gain = 0.0 dB0001-0011: Reserved. Do not write these sequences to these register bits0100: Input level control gain = 6.0 dB0101-0111: Reserved. Do not write these sequences to these register bits1000: Input level control gain = 12.0 dB1001-1110: Reserved. Do not write these sequences to these register bits1111: LINE2R is not connected to the right ADC PGAD2 R/W 0 Right ADC Channel Weak Common-Mode Bias Control0: Right ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage1: Right ADC channel unselected inputs are biased weakly to the ADC common- mode voltageD1 D0 R 00 Reserved. Write only zeros to these register bits
Page 0 / Register 24: LINE1L to Right ADC Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE1L Single-Ended vs Fully Differential ControlIf LINE1L is selected to both left and right ADC channels, both connections must use the sameconfiguration (single-ended or fully differential mode).0: LINE1L is configured in single-ended mode1: LINE1L is configured in fully differential modeD6 D3 R/W 1111 LINE1L Input Level Control for Right ADC PGA MixSetting the input level control to a gain below automatically connects LINE1L to the right ADCPGA mix0000: Input level control gain = 0.0 dB0001: Input level control gain = 1.5 dB0010: Input level control gain = 3.0 dB0011: Input level control gain = 4.5 dB0100: Input level control gain = 6.0 dB0101: Input level control gain = 7.5 dB0110: Input level control gain = 9.0 dB0111: Input level control gain = 10.5 dB1000: Input level control gain = 12.0 dB1001 1110: Reserved. Do not write these sequences to these register bits1111: LINE1L is not connected to the right ADC PGAD2 D0 R 000 Reserved. Write only zeros to these register bits.
Page 0 / Register 25: MICBIAS Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 MICBIAS Level Control00: MICBIAS output is powered down01: MICBIAS output is powered to 2.0V10: MICBIAS output is powered to 2.5V11: MICBIAS output is connected to AVDDD5 D0 R/W 000000 Reserved. Write only zeros to these register bits.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 57
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 26: Left AGC Control Register ABIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Left AGC Enable0: Left AGC is disabled1: Left AGC is enabledD6 D4 R/W 000 Left AGC Target Level000: Left AGC target level = 5.5 dB001: Left AGC target level = 8 dB010: Left AGC target level = 10 dB011: Left AGC target level = 12 dB100: Left AGC target level = 14 dB101: Left AGC target level = 17 dB110: Left AGC target level = 20 dB111: Left AGC target level = 24 dBD3 D2 R/W 00 Left AGC Attack TimeThese time constants
(1)
will not be accurate when double rate audio mode is enabled.00: Left AGC attack time = 8-msec01: Left AGC attack time = 11-msec10: Left AGC attack time = 16-msec11: Left AGC attack time = 20-msecD1 D0 R/W 00 Left AGC Decay TimeThese time constants
(1)
will not be accurate when double rate audio mode is enabled.00: Left AGC decay time = 100-msec01: Left AGC decay time = 200-msec10: Left AGC decay time = 400-msec11: Left AGC decay time = 500-msec
(1) Time constants are valid when DRA is not enabled. The values would change if DRA is enabled.
Page 0 / Register 27: Left AGC Control Register BBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D1 R/W 1111111 Left AGC Maximum Gain Allowed0000000: Maximum gain = 0.0 dB0000001: Maximum gain = 0.5 dB0000010: Maximum gain = 1.0 dB
1110110: Maximum gain = 59.0 dB1110111 111111: Maximum gain = 59.5 dBD0 R/W 0 Reserved. Write only zero to this register bit.
Page 0 / Register 28: Left AGC Control Register CBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Noise Gate Hysteresis Level Control00: Hysteresis = 1 dB01: Hysteresis = 2 dB10: Hysteresis = 4 dB11: Hysteresis is disabledD5 D1 R/W 00000 Left AGC Noise Threshold Control00000: Left AGC Noise/Silence Detection disabled00001: Left AGC noise threshold = 30 dB00010: Left AGC noise threshold = 32 dB00011: Left AGC noise threshold = 34 dB
11101: Left AGC noise threshold = 86 dB11110: Left AGC noise threshold = 88 dB11111: Left AGC noise threshold = 90 dBD0 R/W 0 Left AGC Clip Stepping Control0: Left AGC clip stepping disabled1: Left AGC clip stepping enabled
58 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 29: Right AGC Control Register ABIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Right AGC Enable0: Right AGC is disabled1: Right AGC is enabledD6-D4 R/W 000 Right AGC Target Level000: Right AGC target level = 5.5 dB001: Right AGC target level = 8 dB010: Right AGC target level = 10 dB011: Right AGC target level = 12 dB100: Right AGC target level = 14 dB101: Right AGC target level = 17 dB110: Right AGC target level = 20 dB111: Right AGC target level = 24 dBD3 D2 R/W 00 Right AGC Attack TimeThese time constants will not be accurate when double rate audio mode is enabled.00: Right AGC attack time = 8-msec01: Right AGC attack time = 11-msec10: Right AGC attack time = 16-msec11: Right AGC attack time = 20-msecD1 D0 R/W 00 Right AGC Decay TimeThese time constants will not be accurate when double rate audio mode is enabled.00: Right AGC decay time = 100-msec01: Right AGC decay time = 200-msec10: Right AGC decay time = 400-msec11: Right AGC decay time = 500-msec
Page 0 / Register 30: Right AGC Control Register BBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D1 R/W 1111111 Right AGC Maximum Gain Allowed0000000: Maximum gain = 0.0 dB0000001: Maximum gain = 0.5 dB0000010: Maximum gain = 1.0 dB
1110110: Maximum gain = 59.0 dB1110111 111111: Maximum gain = 59.5 dBD0 R/W 0 Reserved. Write only zero to this register bit.
Page 0 / Register 31: Right AGC Control Register CBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Noise Gate Hysteresis Level Control00: Hysteresis = 1 dB01: Hysteresis = 2 dB10: Hysteresis = 4 dB11: Hysteresis is disabledD5 D1 R/W 00000 Right AGC Noise Threshold Control00000: Right AGC Noise/Silence Detection disabled00001: Right AGC noise threshold = 30 dB00010: Right AGC noise threshold = 32 dB00011: Right AGC noise threshold = 34 dB
11101: Right AGC noise threshold = 86 dB11110: Right AGC noise threshold = 88 dB11111: Right AGC noise threshold = 90 dBD0 R/W 0 Right AGC Clip Stepping Control0: Right AGC clip stepping disabled1: Right AGC clip stepping enabled
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 59
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 32: Left AGC Gain RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Left Channel Gain Applied by AGC Algorithm11101000: Gain = 12.0 dB11101001: Gain = 11.5 dB11101010: Gain = 11.0 dB
00000000: Gain = 0.0 dB00000001: Gain = +0.5 dB
01110110: Gain = +59.0 dB01110111: Gain = +59.5 dB
Page 0 / Register 33: Right AGC Gain RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D0 R 00000000 Right Channel Gain Applied by AGC Algorithm11101000: Gain = 12.0 dB11101001: Gain = 11.5 dB11101010: Gain = 11.0 dB
00000000: Gain = 0.0 dB00000001: Gain = +0.5 dB
01110110: Gain = +59.0 dB01110111: Gain = +59.5 dB
Page 0 / Register 34: Left AGC Noise Gate Debounce RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D3 R/W 00000 Left AGC Noise Detection Debounce ControlThese times
(1)
will not be accurate when double rate audio mode is enabled.00000: Debounce = 0-msec00001: Debounce = 0.5-msec00010: Debounce = 1-msec00011: Debounce = 2-msec00100: Debounce = 4-msec00101: Debounce = 8-msec00110: Debounce = 16-msec00111: Debounce = 32-msec01000: Debounce = 64 × 1 = 64ms01001: Debounce = 64 × 2 = 128ms01010: Debounce = 64 × 3 = 192ms
11110: Debounce = 64 × 23 = 1472ms11111: Debounce = 64 × 24 = 1536msD2 D0 R/W 000 Left AGC Signal Detection Debounce ControlThese times
(1)
will not be accurate when double rate audio mode is enabled.000: Debounce = 0-msec001: Debounce = 0.5-msec010: Debounce = 1-msec011: Debounce = 2-msec100: Debounce = 4-msec101: Debounce = 8-msec110: Debounce = 16-msec111: Debounce = 32-msec
(1) Time constants are valid when DRA is not enabled. The values would change when DRA is enabled
60 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 35: Right AGC Noise Gate Debounce RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D3 R/W 00000 Right AGC Noise Detection Debounce ControlThese times
(1)
will not be accurate when double rate audio mode is enabled.00000: Debounce = 0-msec00001: Debounce = 0.5-msec00010: Debounce = 1-msec00011: Debounce = 2-msec00100: Debounce = 4-msec00101: Debounce = 8-msec00110: Debounce = 16-msec00111: Debounce = 32-msec01000: Debounce = 64 × 1 = 64ms01001: Debounce = 64 × 2 = 128ms01010: Debounce = 64 × 3 = 192ms
11110: Debounce = 64 × 23 = 1472ms11111: Debounce = 64 × 24 = 1536msD2 D0 R/W 000 Right AGC Signal Detection Debounce ControlThese times
(1)
will not be accurate when double rate audio mode is enabled.000: Debounce = 0-msec001: Debounce = 0.5-msec010: Debounce = 1-msec011: Debounce = 2-msec100: Debounce = 4-msec101: Debounce = 8-msec110: Debounce = 16-msec111: Debounce = 32-msec
(1) Time constants are valid when DRA is not enabled. The values would change when DRA is enabled.
Page 0 / Register 36: ADC Flag RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 Left ADC PGA Status0: Applied gain and programmed gain are not the same1: Applied gain = programmed gainD6 R 0 Left ADC Power Status0: Left ADC is in a power down state1: Left ADC is in a power up stateD5 R 0 Left AGC Signal Detection Status0: Signal power is greater than noise threshold1: Signal power is less than noise thresholdD4 R 0 Left AGC Saturation Flag0: Left AGC is not saturated1: Left AGC gain applied = maximum allowed gain for left AGCD3 R 0 Right ADC PGA Status0: Applied gain and programmed gain are not the same1: Applied gain = programmed gainD2 R 0 Right ADC Power Status0: Right ADC is in a power down state1: Right ADC is in a power up stateD1 R 0 Right AGC Signal Detection Status0: Signal power is greater than noise threshold1: Signal power is less than noise thresholdD0 R 0 Right AGC Saturation Flag0: Right AGC is not saturated1: Right AGC gain applied = maximum allowed gain for right AGC
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 61
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 37: DAC Power and Output Driver Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Left DAC Power Control0: Left DAC not powered up1: Left DAC is powered upD6 R/W 0 Right DAC Power Control0: Right DAC not powered up1: Right DAC is powered upD5 D4 R/W 00 HPCOM Output Driver Configuration Control00: HPCOM configured as differential of HPLOUT01: HPCOM configured as constant VCM output10: HPCOM configured as independent single-ended output11: Reserved. Do not write this sequence to these register bits.D3 D0 R 0000 Reserved. Write only zeros to these register bits.
Page 0 / Register 38: High Power Output Driver Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D3 R 00 Reserved. Write only zeros to these register bits.D2 R/W 0 Short Circuit Protection Control0: Short circuit protection on all high power output drivers is disabled1: Short circuit protection on all high power output drivers is enabledD1 R/W 0 Short Circuit Protection Mode Control0: If short circuit protection enabled, it will limit the maximum current to the load1: If short circuit protection enabled, it will power down the output driver automatically when a shortis detectedD0 R 0 Reserved. Write only zero to this register bit.
Page 0 / Register 39: Reserved RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 40: High Power Output Stage Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Output Common-Mode Voltage Control00: Output common-mode voltage = 1.35V01: Output common-mode voltage = 1.5V10: Output common-mode voltage = 1.65V11: Output common-mode voltage = 1.8VD5 D4 R/W 00 LINE2L Bypass Path Control00: LINE2L bypass is disabled01: LINE2L bypass uses LINE2LP single-ended10: LINE2L bypass uses LINE2LM single-ended11: LINE2L bypass uses LINE2LP/M differentiallyD3 D2 R/W 00 LINE2R Bypass Path Control00: LINE2R bypass is disabled01: LINE2R bypass uses LINE2RP single-ended10: LINE2R bypass uses LINE2RM single-ended11: LINE2R bypass uses LINE2RP/M differentiallyD1 D0 R/W 00 Output Volume Control Soft-Stepping00: Output soft-stepping = one step per Fs01: Output soft-stepping = one step per 2Fs10: Output soft-stepping disabled11: Reserved. Do not write this sequence to these register bits.
62 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 41: DAC Output Switching Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D6 R/W 00 Left DAC Output Switching Control00: Left DAC output selects DAC_L1 path01: Left DAC output selects DAC_L3 path to left line output driver10: Left DAC output selects DAC_L2 path to left high power output drivers11: Reserved. Do not write this sequence to these register bits.D5 D4 R/W 00 Right DAC Output Switching Control00: Right DAC output selects DAC_R1 path01: Right DAC output selects DAC_R3 path to right line output driver10: Right DAC output selects DAC_R2 path to right high power output drivers11: Reserved. Do not write this sequence to these register bits.D3 D2 R/W 00 Reserved. Write only zeros to these bits.D1 D0 R/W 00 DAC Digital Volume Control Functionality00: Left and right DAC channels have independent volume controls01: Left DAC volume follows the right channel control register10: Right DAC volume follows the left channel control register11: Left and right DAC channels have independent volume controls (same as 00)
Page 0 / Register 42: Output Driver Pop Reduction RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D5 R/W 000 Output Driver Power-On Delay Control000: Driver power-on time = 0- µsec001: Driver power-on time = 100- µsec010: Driver power-on time = 10-msec011: Driver power-on time = 100-msec100: Driver power-on time = 400-msec101: Driver power-on time = 2-sec110 111: Reserved. Do not write these sequences to these register bits.D4 R/W 0 Reserved. Write only zero to this register bit.D3-D2 R/W 00 Driver Ramp-up Step Timing Control00: Driver ramp-up step time = 0-msec01: Driver ramp-up step time = 1-msec10: Driver ramp-up step time = 2-msec11: Driver ramp-up step time = 4-msecD1 R/W 0 Weak Output Common-mode Voltage Control0: Weakly driven output common-mode voltage is generated from resistor divider off the AVDD supply1: Weakly driven output common-mode voltage is generated from bandgap referenceD0 R/W 0 Reserved. Write only zero to this register bit.
Page 0 / Register 43: Left DAC Digital Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 1 Left DAC Digital Mute0: The left DAC channel is not muted1: The left DAC channel is mutedD6 D0 R/W 0000000 Left DAC Digital Volume Control Setting0000000: Gain = 0.0 dB0000001: Gain = 0.5 dB0000010: Gain = 1.0 dB
1111101: Gain = 62.5 dB1111110: Gain = 63.0 dB1111111: Gain = 63.5 dB
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 63
Product Folder Link(s): TLV320AIC3107
Output Stage Volume Controls
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 44: Right DAC Digital Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 1 Right DAC Digital Mute0: The right DAC channel is not muted1: The right DAC channel is mutedD6 D0 R/W 0000000 Right DAC Digital Volume Control Setting0000000: Gain = 0.0 dB0000001: Gain = 0.5 dB0000010: Gain = 1.0 dB
1111101: Gain = 62.5 dB1111110: Gain = 63.0 dB1111111: Gain = 63.5 dB
A basic analog volume control with range from 0 dB to -78 dB and mute is replicated multiple times in the outputstage network, connected to each of the analog signals that route to the output stage. In addition, to enablecompletely independent mixing operations to be performed for each output driver, each analog signal coming intothe output stage may have up to seven separate volume controls. These volume controls all have approximately0.5 dB step programmability over most of the gain range, with steps increasing slightly at the lowest attenuations.Table 5 lists the detailed gain versus programmed setting for this basic volume control.
Table 5. Output Stage Volume Control Settings and Gains
Gain Setting Analog Gain Gain Setting Analog Gain Gain Setting Analog Gain Gain Setting Analog Gain(dB) (dB) (dB) (dB)
0 0.0 30 -15.0 60 -30.1 90 -45.21 -0.5 31 -15.5 61 -30.6 91 -45.82 -1.0 32 -16.0 62 -31.1 92 -46.23 -1.5 33 -16.5 63 -31.6 93 -46.74 -2.0 34 -17.0 64 -32.1 94 -47.45 -2.5 35 -17.5 65 -32.6 95 -47.96 -3.0 36 -18.0 66 -33.1 96 -48.27 -3.5 37 -18.6 67 -33.6 97 -48.78 -4.0 38 -19.1 68 -34.1 98 -49.39 -4.5 39 -19.6 69 -34.6 99 -50.010 -5.0 40 -20.1 70 -35.1 100 -50.311 -5.5 41 -20.6 71 -35.7 101 -51.012 -6.0 42 -21.1 72 -36.1 102 -51.413 -6.5 43 -21.6 73 -36.7 103 -51.814 -7.0 44 -22.1 74 -37.1 104 -52.215 -7.5 45 -22.6 75 -37.7 105 -52.716 -8.0 46 -23.1 76 -38.2 106 -53.717 -8.5 47 -23.6 77 -38.7 107 -54.218 -9.0 48 -24.1 78 -39.2 108 -55.319 -9.5 49 -24.6 79 -39.7 109 -56.720 -10.0 50 -25.1 80 -40.2 110 -58.321 -10.5 51 -25.6 81 -40.7 111 -60.222 -11.0 52 -26.1 82 -41.2 112 -62.723 -11.5 53 -26.6 83 -41.7 113 -64.324 -12.0 54 -27.1 84 -42.2 114 -66.225 -12.5 55 -27.6 85 -42.7 115 -68.726 -13.0 56 -28.1 86 -43.2 116 -72.2
64 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Table 5. Output Stage Volume Control Settings and Gains (continued)
Gain Setting Analog Gain Gain Setting Analog Gain Gain Setting Analog Gain Gain Setting Analog Gain(dB) (dB) (dB) (dB)
27 -13.5 57 -28.6 87 -43.8 117 -78.328 -14.0 58 -29.1 88 -44.3 118 127 Mute29 -14.5 59 -29.6 89 -44.8
Page 0 / Register 45: LINE2L to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Output Routing Control0: LINE2L is not routed to HPLOUT1: LINE2L is routed to HPLOUTD6-D0 R/W 0000000 LINE2L to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 46: PGA_L to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_L Output Routing Control0: PGA_L is not routed to HPLOUT1: PGA_L is routed to HPLOUTD6-D0 R/W 0000000 PGA_L to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 47: DAC_L1 to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_L1 Output Routing Control0: DAC_L1 is not routed to HPLOUT1: DAC_L1 is routed to HPLOUTD6-D0 R/W 0000000 DAC_L1 to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 48: LINE2R to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Output Routing Control0: LINE2R is not routed to HPLOUT1: LINE2R is routed to HPLOUTD6-D0 R/W 0000000 LINE2R to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 49: PGA_R to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_R Output Routing Control0: PGA_R is not routed to HPLOUT1: PGA_R is routed to HPLOUTD6-D0 R/W 0000000 PGA_R to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 65
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 50: DAC_R1 to HPLOUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_R1 Output Routing Control0: DAC_R1 is not routed to HPLOUT1: DAC_R1 is routed to HPLOUTD6-D0 R/W 0000000 DAC_R1 to HPLOUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 51: HPLOUT Output Level Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 HPLOUT Output Level Control0000: Output level control = 0 dB0001: Output level control = 1 dB0010: Output level control = 2 dB...
1000: Output level control = 8 dB1001: Output level control = 9 dB1010 1111: Reserved. Do not write these sequences to these register bits.D3 R/W 0 HPLOUT Mute0: HPLOUT is muted1: HPLOUT is not mutedD2 R/W 1 HPLOUT Power Down Drive Control0: HPLOUT is weakly driven to a common-mode when powered down1: HPLOUT is 3-stated with powered downD1 R 1 HPLOUT Volume Control Status0: All programmed gains to HPLOUT have been applied1: Not all programmed gains to HPLOUT have been applied yetD0 R/W 0 HPLOUT Power Control0: HPLOUT is not fully powered up1: HPLOUT is fully powered up
Page 0 / Register 52: LINE2L to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Output Routing Control0: LINE2L is not routed to HPCOM1: LINE2L is routed to HPCOMD6-D0 R/W 0000000 LINE2L to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 53: PGA_L to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_L Output Routing Control0: PGA_L is not routed to HPCOM1: PGA_L is routed to HPCOMD6-D0 R/W 0000000 PGA_L to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 54: DAC_L1 to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_L1 Output Routing Control0: DAC_L1 is not routed to HPCOM1: DAC_L1 is routed to HPCOMD6-D0 R/W 0000000 DAC_L1 to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
66 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 55: LINE2R to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Output Routing Control0: LINE2R is not routed to HPCOM1: LINE2R is routed to HPCOMD6-D0 R/W 0000000 LINE2R to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 56: PGA_R to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_R Output Routing Control0: PGA_R is not routed to HPCOM1: PGA_R is routed to HPCOMD6-D0 R/W 0000000 PGA_R to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 57: DAC_R1 to HPCOM Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_R1 Output Routing Control0: DAC_R1 is not routed to HPCOM1: DAC_R1 is routed to HPCOMD6-D0 R/W 0000000 DAC_R1 to HPCOM Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 58: HPCOM Output Level Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 HPCOM Output Level Control0000: Output level control = 0 dB0001: Output level control = 1 dB0010: Output level control = 2 dB...
1000: Output level control = 8 dB1001: Output level control = 9 dB1010 1111: Reserved. Do not write these sequences to these register bits.D3 R/W 0 HPCOM Mute0: HPCOM is muted1: HPCOM is not mutedD2 R/W 1 HPCOM Power Down Drive Control0: HPCOM is weakly driven to a common-mode when powered down1: HPCOM is 3-stated with powered downD1 R 1 HPCOM Volume Control Status0: All programmed gains to HPCOM have been applied1: Not all programmed gains to HPCOM have been applied yetD0 R/W 0 HPCOM Power Control0: HPCOM is not fully powered up1: HPCOM is fully powered up
Page 0 / Register 59: LINE2L to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Output Routing Control0: LINE2L is not routed to HPROUT1: LINE2L is routed to HPROUTD6-D0 R/W 0000000 LINE2L to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 67
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 60: PGA_L to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_L Output Routing Control0: PGA_L is not routed to HPROUT1: PGA_L is routed to HPROUTD6-D0 R/W 0000000 PGA_L to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 61: DAC_L1 to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_L1 Output Routing Control0: DAC_L1 is not routed to HPROUT1: DAC_L1 is routed to HPROUTD6-D0 R/W 0000000 DAC_L1 to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 62: LINE2R to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Output Routing Control0: LINE2R is not routed to HPROUT1: LINE2R is routed to HPROUTD6-D0 R/W 0000000 LINE2R to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 63: PGA_R to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_R Output Routing Control0: PGA_R is not routed to HPROUT1: PGA_R is routed to HPROUTD6-D0 R/W 0000000 PGA_R to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 64: DAC_R1 to HPROUT Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_R1 Output Routing Control0: DAC_R1 is not routed to HPROUT1: DAC_R1 is routed to HPROUTD6-D0 R/W 0000000 DAC_R1 to HPROUT Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
68 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 65: HPROUT Output Level Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 HPROUT Output Level Control0000: Output level control = 0 dB0001: Output level control = 1 dB0010: Output level control = 2 dB...
1000: Output level control = 8 dB1001: Output level control = 9 dB1010 1111: Reserved. Do not write these sequences to these register bits.D3 R/W 0 HPROUT Mute0: HPROUT is muted1: HPROUT is not mutedD2 R/W 1 HPROUT Power Down Drive Control0: HPROUT is weakly driven to a common-mode when powered down1: HPROUT is 3-stated with powered downD1 R 1 HPROUT Volume Control Status0: All programmed gains to HPROUT have been applied1: Not all programmed gains to HPROUT have been applied yetD0 R/W 0 HPROUT Power Control0: HPROUT is not fully powered up1: HPROUT is fully powered up
Page 0 / Register 66: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 67: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 68: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 69: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 70: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 71: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D R 00000000 Reserved. Do not write to this register.0
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 69
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 72: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D R 00000000 Reserved. Do not write to this register.0
Page 0 / Register 73: Class-D and Bypass Switch Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D6 R/W 00 Left Class-D amplifier gain.00: Left Class-D amplifier gain = 0.0 dB01: Left Class-D amplifier gain = 6.0 dB10: Left Class-D amplifier gain = 12.0 dB11: Left Class-D amplifier gain = 18.0 dBD5-D4 R/W 00 Right Class-D amplifier gain00: Right Class-D amplifier gain = 0.0 dB01: Right Class-D amplifier gain = 6.0 dB10: Right Class-D amplifier gain = 12.0 dB11: Right Class-D amplifier gain = 18.0 dBD3 W 0 Left Class-D Channel Shut-Down/Enable0: shut down left class-D channel.1: enable left class-D channelD2 W 0 Right Class-D Channel Shut-Down/Enable0: shut down right class-D channel.1: enable right class-D channelD1 W 0 Bypass Switch Enable0: disable bypass switch1: enable bypass switchD0 R/W 0 Bypass Switch Bootstrap Clock Enable0: disable bypass switch bootstrap clock1: enable bypass switch bootstrap clock
Page 0 / Register 74: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 75: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
70 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 76: ADC DC Dither Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 Left ADC DC Dither Level0000: DC dither disabled0001: DC dither 15 mV (differential) (minimum magnitude)0010: DC dither 30 mV (differential)0011: DC dither 45 mV (differential)0100: DC dither 60 mV (differential)0101: DC dither 75 mV (differential)0110: DC dither 90 mV (differential)0111: DC dither 105 mV (differential) (maximum magnitude)1000: DC dither disabled1001: DC dither -15 mV (differential) (minimum magnitude)1010: DC dither -30 mV (differential)1011: DC dither -45 mV (differential)1100: DC dither -60 mV (differential)1101: DC dither -75 mV (differential)1110: DC dither -90 mV (differential)1111: DC dither -105 mV (differential) (maximum magnitude)D3-D0 R/W 0000 Right ADC DC Dither Level0000: DC dither disabled0001: DC dither 15 mV (differential) (minimum magnitude)0010: DC dither 30 mV (differential)0011: DC dither 45 mV (differential)0100: DC dither 60 mV (differential)0101: DC dither 75 mV (differential)0110: DC dither 90 mV (differential)0111: DC dither 105 mV (differential) (maximum magnitude)1000: DC dither disabled1001: DC dither -15 mV (differential) (minimum magnitude)1010: DC dither -30 mV (differential)1011: DC dither -45 mV (differential)1100: DC dither -60 mV (differential)1101: DC dither -75 mV (differential)1110: DC dither -90 mV (differential)1111: DC dither -105 mV (differential) (maximum magnitude)
Page 0 / Register 77: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 78: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 79: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 80: LINE2L to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Output Routing Control0: LINE2L is not routed to LEFT_LOP1: LINE2L is routed to LEFT_LOPD6-D0 R/W 0000000 LINE2L to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 71
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 81: PGA_L to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_L Output Routing Control0: PGA_L is not routed to LEFT_LOP1: PGA_L is routed to LEFT_LOPD6-D0 R/W 0000000 PGA_L to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 82: DAC_L1 to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_L1 Output Routing Control0: DAC_L1 is not routed to LEFT_LOP1: DAC_L1 is routed to LEFT_LOPD6-D0 R/W 0000000 DAC_L1 to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 83: LINE2R to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Output Routing Control0: LINE2R is not routed to LEFT_LOP1: LINE2R is routed to LEFT_LOPD6-D0 R/W 0000000 LINE2R to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 84: PGA_R to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_R Output Routing Control0: PGA_R is not routed to LEFT_LOP1: PGA_R is routed to LEFT_LOPD6-D0 R/W 0000000 PGA_R to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 85: DAC_R1 to LEFT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_R1 Output Routing Control0: DAC_R1 is not routed to LEFT_LOP1: DAC_R1 is routed to LEFT_LOPD6-D0 R/W 0000000 DAC_R1 to LEFT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
72 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 86: LEFT_LOP Output Level Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 LEFT_LOP Output Level Control0000: Output level control = 0 dB0001: Output level control = 1 dB0010: Output level control = 2 dB...
1000: Output level control = 8 dB1001: Output level control = 9 dB1010 1111: Reserved. Do not write these sequences to these register bits.D3 R/W 0 LEFT_LOP Mute0: LEFT_LOP is muted1: LEFT_LOP is not mutedD2 R 0 Reserved. Don t write to this register bit.D1 R 1 LEFT_LOP Volume Control Status0: All programmed gains to LEFT_LOP have been applied1: Not all programmed gains to LEFT_LOP have been applied yetD0 R 0 LEFT_LOP Power Status0: LEFT_LOP is not fully powered up1: LEFT_LOP is fully powered up
Page 0 / Register 87: LINE2L to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2L Output Routing Control0: LINE2L is not routed to RIGHT_LOP1: LINE2L is routed to RIGHT_LOPD6-D0 R/W 0000000 LINE2L to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 88: PGA_L to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_L Output Routing Control0: PGA_L is not routed to RIGHT_LOP1: PGA_L is routed to RIGHT_LOPD6-D0 R/W 0000000 PGA_L to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 89: DAC_L1 to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_L1 Output Routing Control0: DAC_L1 is not routed to RIGHT_LOP1: DAC_L1 is routed to RIGHT_LOPD6-D0 R/W 0000000 DAC_L1 to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 90: LINE2R to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 LINE2R Output Routing Control0: LINE2R is not routed to RIGHT_LOP1: LINE2R is routed to RIGHT_LOPD6-D0 R/W 0000000 LINE2R to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 73
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 91: PGA_R to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 PGA_R Output Routing Control0: PGA_R is not routed to RIGHT_LOP1: PGA_R is routed to RIGHT_LOPD6-D0 R/W 0000000 PGA_R to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 92: DAC_R1 to RIGHT_LOP Volume Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 DAC_R1 Output Routing Control0: DAC_R1 is not routed to RIGHT_LOP1: DAC_R1 is routed to RIGHT_LOPD6-D0 R/W 0000000 DAC_R1 to RIGHT_LOP Analog Volume ControlFor 7-bit register setting versus analog gain values, see Table 5
Page 0 / Register 93: RIGHT_LOP Output Level Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 RIGHT_LOP Output Level Control0000: Output level control = 0 dB0001: Output level control = 1 dB0010: Output level control = 2 dB...
1000: Output level control = 8 dB1001: Output level control = 9 dB1010 1111: Reserved. Do not write these sequences to these register bits.D3 R/W 0 RIGHT_LOP Mute0: RIGHT_LOP is muted1: RIGHT_LOP is not mutedD2 R 0 Reserved. Don t write to this register bit.D1 R 1 RIGHT_LOP Volume Control Status0: All programmed gains to RIGHT_LOP have been applied1: Not all programmed gains to RIGHT_LOP have been applied yetD0 R 0 RIGHT_LOP Power Status0: RIGHT_LOP is not fully powered up1: RIGHT_LOP is fully powered up
74 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 94: Module Power Status RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 Left DAC Power Status0: Left DAC not fully powered up1: Left DAC fully powered upD6 R 0 Right DAC Power Status0: Right DAC not fully powered up1: Right DAC fully powered upD5 R 0 Reserved. Do not write to this register bit.D4 R 0 LEFT_LOP Power Status0: LEFT_LOP output driver powered down1: LEFT_LOP output driver powered upD3 R 0 RIGHT_LOP Power Status0: RIGHT_LOP is not fully powered up1: RIGHT_LOP is fully powered upD2 R 0 HPLOUT Driver Power Status0: HPLOUT Driver is not fully powered up1: HPLOUT Driver is fully powered upD1 R 0 HPROUT Driver Power Status0: HPROUT Driver is not fully powered up1: HPROUT Driver is fully powered upD0 R 0 Reserved. Do not write to this register bit.
Page 0 / Register 95: Output Driver Short Circuit Detection Status RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 HPLOUT Short Circuit Detection Status0: No short circuit detected at HPLOUT1: Short circuit detected at HPLOUTD6 R 0 HPROUT Short Circuit Detection Status0: No short circuit detected at HPROUT1: Short circuit detected at HPROUTD5 R 0 HPCOM Short Circuit Detection Status0: No short circuit detected at HPCOM1: Short circuit detected at HPCOMD4 R 0 Reserved. Do not write to this register bit.D3 R 0 HPCOM Power Status0: HPCOM is not fully powered up1: HPCOM is fully powered upD2-D0 R 0 Reserved. Do not write to these register bits.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 75
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 96: Sticky Interrupt Flags RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 HPLOUT Short Circuit Detection Status0: No short circuit detected at HPLOUT driver1: Short circuit detected at HPLOUT driverD6 R 0 HPROUT Short Circuit Detection Status0: No short circuit detected at HPROUT driver1: Short circuit detected at HPROUT driverD5 R 0 HPCOM Short Circuit Detection Status0: No short circuit detected at HPCOM driver1: Short circuit detected at HPCOM driverD4 R 0 Reserved. Do not write to this register bit.D3 R 0 Button Press Detection Status0: No Headset Button Press detected1: Headset Button PressedD2 R 0 Headset Detection Status0: No Headset insertion/removal is detected1: Headset insertion/removal is detectedD1 R 0 Left ADC AGC Noise Gate Status0: Left ADC Signal Power Greater than Noise Threshold for Left AGC1: Left ADC Signal Power Lower than Noise Threshold for Left AGCD0 R 0 Right ADC AGC Noise Gate Status0: Right ADC Signal Power Greater than Noise Threshold for Right AGC1: Right ADC Signal Power Lower than Noise Threshold for Right AGC
Page 0 / Register 97: Real-time Interrupt Flags RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R 0 HPLOUT Short Circuit Detection Status0: No short circuit detected at HPLOUT driver1: Short circuit detected at HPLOUT driverD6 R 0 HPROUT Short Circuit Detection Status0: No short circuit detected at HPROUT driver1: Short circuit detected at HPROUT driverD5 R 0 HPCOM Short Circuit Detection Status0: No short circuit detected at HPCOM driver1: Short circuit detected at HPCOM driverD4 R 0 Reserved. Do not write to this register bit.D3 R 0 Button Press Detection Status
(1)
0: No Headset Button Press detected1: Headset Button PressedD2 R 0 Headset Detection Status0: No Headset is detected1: Headset is detectedD1 R 0 Left ADC AGC Noise Gate Status0: Left ADC Signal Power Greater than Noise Threshold for Left AGC1: Left ADC Signal Power Lower than Noise Threshold for Left AGCD0 R 0 Right ADC AGC Noise Gate Status0: Right ADC Signal Power Greater than Noise Threshold for Right AGC1: Right ADC Signal Power Lower than Noise Threshold for Right AGC
(1) This bit is a sticky bit, cleared only when page 0, register 14 is read.
76 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 98: GPIO1 Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D4 R/W 0000 GPIO1 Output Control0000: GPIO1 is disabled0001: GPIO1 used for audio serial data bus ADC word clock0010: GPIO1 output = clock mux output divided by 1 (M=1)0011: GPIO1 output = clock mux output divided by 2 (M=2)0100: GPIO1 output = clock mux output divided by 4 (M=4)0101: GPIO1 output = clock mux output divided by 8 (M=8)0110: GPIO1 output = short circuit interrupt0111: GPIO1 output = AGC noise interrupt1000: GPIO1 = general purpose input1001: GPIO1 = general purpose output1010: Reserved. Do not write this sequence to these bits.1011: GPIO1 = word clock for audio serial data bus (programmable as input or output)1100: GPIO1 output = hook-switch/button press interrupt (interrupt polarity: active high, typical interruptduration: button pressed time + clock resolution. Clock resolution depends upon debounceprogrammability. Typical interrupt delay from button: debounce duration + 0.5ms)1101: GPIO1 output = jack/headset detection interrupt1110: GPIO1 output = jack/headset detection interrupt OR button press interrupt1111: GPIO1 output = jack/headset detection OR button press OR Short Circuit detection OR AGCNoise detection interruptD3 R/W 0 GPIO1 Clock Mux Output Control0: GPIO1 clock mux output = PLL output1: GPIO1 clock mux output = clock divider mux outputD2 R/W 0 GPIO1 Interrupt Duration Control0: GPIO1 Interrupt occurs as a single active-high pulse of typical duration 2ms.1: GPIO1 Interrupt occurs as continuous pulses until the Interrupt Flags register (register 96) is read bythe hostD1 R 0 GPIO1 General Purpose Input Value0: A logic-low level is input to GPIO11: A logic-high level is input to GPIO1D0 R/W 0 GPIO1 General Purpose Output Value0: GPIO1 outputs a logic-low level1: GPIO1 outputs a logic-high level
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 77
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 99: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 100: ReservedBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D0 R 00000000 Reserved. Do not write to this register.
Page 0 / Register 101: CODEC CLKIN Source Selection RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 D1 R 0 Reserved. Do not write to these register bits.D0 R/W 0 CODEC_CLKIN Source Selection0: CODEC_CLKIN uses PLLDIV_OUT1: CODEC_CLKIN uses CLKDIV_OUT
Page 0 / Register 102: Clock Generation Control RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D6 R/W 00 CLKDIV_IN Source Selection00: CLKDIV_IN uses MCLK01: Reserved. Do not use.10: CLKDIV_IN uses BCLK11: Reserved. Do not use.D5-D4 R/W 00 PLLCLK_IN Source Selection00: PLLCLK_IN uses MCLK01: Reserved. Do not use.10: PLLCLK _IN uses BCLK11: Reserved. Do not use.D3-D0 R/W 0010 PLL Clock Divider N Value0000: N=160001: N=170010: N=20011: N=3
1111: N=15
Page 0 / Register 103: Left AGC New Programmable Attack Time RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Attack Time Register Selection0: Attack time for the Left AGC is generated from Register 26.1: Attack time for the Left AGC is generated from this Register.D6-D5 R/W 00 Baseline AGC Attack time00: Left AGC Attack time = 7-msec01: Left AGC Attack time = 8-msec10: Left AGC Attack time = 10-msec11: Left AGC Attack time = 11-msecD4-D2 R/W 000 Multiplication Factor for Baseline AGC000: Multiplication factor for the baseline AGC Attack time = 1001: Multiplication factor for the baseline AGC Attack time = 2010: Multiplication factor for the baseline AGC Attack time = 4011: Multiplication factor for the baseline AGC Attack time = 8100: Multiplication factor for the baseline AGC Attack time = 16101: Multiplication factor for the baseline AGC Attack time = 32110: Multiplication factor for the baseline AGC Attack time = 64111: Multiplication factor for the baseline AGC Attack time = 128D1-D0 R/W 00 Reserved. Write only zero to these register bits.
78 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 104: Left AGC Programmable Decay Time Register
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Decay Time Register Selection0: Decay time for the Left AGC is generated from Register 26.1: Decay time for the Left AGC is generated from this Register.D6-D5 R/W 00 Baseline AGC Decay time00: Left AGC Decay time = 50-msec01: Left AGC Decay time = 150-msec10: Left AGC Decay time = 250-msec11: Left AGC Decay time = 350-msecD4-D2 R/W 000 Multiplication Factor for Baseline AGC000: Multiplication factor for the baseline AGC Decay time = 1001: Multiplication factor for the baseline AGC Decay time = 2010: Multiplication factor for the baseline AGC Decay time = 4011: Multiplication factor for the baseline AGC Decay time = 8100: Multiplication factor for the baseline AGC Decay time = 16101: Multiplication factor for the baseline AGC Decay time = 32110: Multiplication factor for the baseline AGC Decay time = 64111: Multiplication factor for the baseline AGC Decay time = 128D1-D0 R/W 00 Reserved. Write only zero to these register bits.
(1) Decay time is limited based on NADC ratio that is selected. ForNADC = 1, Max Decay time = 4 secondsNADC = 1.5, Max Decay time = 5.6 secondsNADC = 2, Max Decay time = 8 secondsNADC = 2.5, Max Decay time = 9.6 secondsNADC = 3 or 3.5, Max Decay time = 11.2 secondsNADC = 4 or 4.5, Max Decay time = 16 secondsNADC = 5, Max Decay time = 19.2 secondsNADC = 5.5 or 6, Max Decay time = 22.4 seconds
Page 0 / Register 105: Right AGC Programmable Attack Time RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Attack Time Register Selection0: Attack time for the Right AGC is generated from Register 29.1: Attack time for the Right AGC is generated from this Register.D6-D5 R/W 00 Baseline AGC Attack time00: Right AGC Attack time = 7-msec01: Right AGC Attack time = 8-msec10: Right AGC Attack time = 10-msec11: Right AGC Attack time = 11-msecD4-D2 R/W 000 Multiplication Factor for Baseline AGC000: Multiplication factor for the baseline AGC Attack time = 1001: Multiplication factor for the baseline AGC Attack time = 2010: Multiplication factor for the baseline AGC Attack time = 4011: Multiplication factor for the baseline AGC Attack time = 8100: Multiplication factor for the baseline AGC Attack time = 16101: Multiplication factor for the baseline AGC Attack time = 32110: Multiplication factor for the baseline AGC Attack time = 64111: Multiplication factor for the baseline AGC Attack time = 128D1-D0 R/W 00 Reserved. Write only zero to these register bits.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 79
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 0 / Register 106: Right AGC New Programmable Decay Time Register
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Decay Time Register Selection0: Decay time for the Right AGC is generated from Register 29.1: Decay time for the Right AGC is generated from this Register.D6-D5 R/W 00 Baseline AGC Decay time00: Right AGC Decay time = 50-msec01: Right AGC Decay time = 150-msec10: Right AGC Decay time = 250-msec11: Right AGC Decay time = 350-msecD4-D2 R/W 000 Multiplication Factor for Baseline AGC000: Multiplication factor for the baseline AGC Decay time = 1001: Multiplication factor for the baseline AGC Decay time = 2010: Multiplication factor for the baseline AGC Decay time = 4011: Multiplication factor for the baseline AGC Decay time = 8100: Multiplication factor for the baseline AGC Decay time = 16101: Multiplication factor for the baseline AGC Decay time = 32110: Multiplication factor for the baseline AGC Decay time = 64111: Multiplication factor for the baseline AGC Decay time = 128D1-D0 R/W 00 Reserved. Write only zero to these register bits.
(1) Decay time is limited based on NADC ratio that is selected. ForNADC = 1, Max Decay time = 4 secondsNADC = 1.5, Max Decay time = 5.6 secondsNADC = 2, Max Decay time = 8 secondsNADC = 2.5, Max Decay time = 9.6 secondsNADC = 3 or 3.5, Max Decay time = 11.2 secondsNADC = 4 or 4.5, Max Decay time = 16 secondsNADC = 5, Max Decay time = 19.2 secondsNADC = 5.5 or 6, Max Decay time = 22.4 seconds
Page 0 / Register 107: New Programmable ADC Digital Path and I
2
C Bus Condition RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Left Channel High Pass Filter Coefficient Selection0: Default Coefficients are used when ADC High Pass is enabled.1: Programmable Coefficients are used when ADC High Pass is enabled.D6 R/W 0 Right Channel High Pass Filter Coefficient Selection0: Default Coefficients are used when ADC High Pass is enabled.1: Programmable Coefficients are used when ADC High Pass is enabled.D5-D4 R/W 00 Reserved. Write only zeroes to these bits.D3 R/W 0 ADC Digital output to Programmable Filter Path Selection0: No additional Programmable Filters other than the HPF are used for the ADC.1: The Programmable Filter is connected to ADC output, if both DACs are powered down.D2 R/W 0 I
2
C Bus Condition Detector0: Internal logic is enabled to detect an I
2
C bus error, and clears the bus error condition.1: Internal logic is disabled to detect an I
2
C bus error.D1 R 0 Reserved. Write only zero to these register bits.D0 R 0 I
2
C Bus error detection status0: I
2
C bus error is not detected1: I
2
C bus error is detected. This bit is cleared by reading this register.
80 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 0 / Register 108: Passive Analog Signal Bypass Selection During Powerdown Register
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUED7 R/W 0 Reserved. Write only zero to this register bit.D6 R/W 0 LINE2RP Path Selection0: Normal Signal Path1: Signal is routed by a switch to RIGHT_LOPD5 R/W 0 Reserved. Write only zero to this register bit.D4 R/W 0 LINE1RP Path Selection0: Normal Signal Path1: Signal is routed by a switch to RIGHT_LOPD3 R/W 0 LINE2LM Path Selection0: Normal Signal Path1: Signal is routed by a switch to LEFT_LOM (Internal Signal)D2 R/W 0 LINE2LP Path Selection0: Normal Signal Path1: Signal is routed by a switch to LEFT_LOPD1 R/W 0 LINE1LM Path Selection0: Normal Signal Path1: Signal is routed by a switch to LEFT_LOM (Internal Signal)D0 R/W 0 LINE1LP Path Selection0: Normal Signal Path1: Signal is routed by a switch to LEFT_LOP
(1) Based on the setting above, if BOTH LINE1 and LINE2 inputs are routed to the output at the same time, then the two switches used forthe connection short the two input signals together on the output pins. The shorting resistance between the two input pins is two timesthe bypass switch resistance (R
DS(on)
). In general this condition of shorting should be avoided, as higher drive currents are likely tooccur on the circuitry that feeds these two input pins of this device.
Page 0 / Register 109: DAC Quiescent Current Adjustment RegisterBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D6 R/W 00 DAC Current Adjustment00: Default
01: 50% increase in DAC reference current10: Reserved
11: 100% increase in DAC reference currentD5-D0 R/W 000000 Reserved. Write only zero to these register bits.
Page 0 / Register 110 127: Reserved RegistersBIT READ/ RESET DESCRIPTIONWRITE VALUED7-D0 R 00000000 Reserved. Do not write to these registers.
Page 1 / Register 0: Page Select Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D1 X 0000000 Reserved, write only zeros to these register bitsD0 R/W 0 Page Select BitWriting zero to this bit sets Page-0 as the active page for following register accesses. Writing a one tothis bit sets Page-1 as the active page for following register accesses. It is recommended that the userread this register bit back after each write, to ensure that the proper page is being accessed for futureregister read/writes. This register has the same functionality on page-0 and page-1.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 81
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 1 / Register 1: Left Channel Audio Effects Filter N0 Coefficient MSB Register
(1)
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01101011 Left Channel Audio Effects Filter N0 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
(1) When programming any coefficient value in Page 1, the MSB register should always be written first, immediately followed by the LSBregister. Even if only the MSB or LSB of the coefficient changes, both registers should be written in this sequence.
Page 1 / Register 2: Left Channel Audio Effects Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11100011 Left Channel Audio Effects Filter N0 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 3: Left Channel Audio Effects Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10010110 Left Channel Audio Effects Filter N1 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 4: Left Channel Audio Effects Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100110 Left Channel Audio Effects Filter N1 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 5: Left Channel Audio Effects Filter N2 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100111 Left Channel Audio Effects Filter N2 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 6: Left Channel Audio Effects Filter N2 Coefficient LSB
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01011101 Left Channel Audio Effects Filter N2 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 7: Left Channel Audio Effects Filter N3 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01101011 Left Channel Audio Effects Filter N3 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
82 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 1 / Register 8: Left Channel Audio Effects Filter N3 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11100011 Left Channel Audio Effects Filter N3 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 9: Left Channel Audio Effects Filter N4 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10010110 Left Channel Audio Effects Filter N4 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 10: Left Channel Audio Effects Filter N4 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100110 Left Channel Audio Effects Filter N4 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2 scomplement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 11: Left Channel Audio Effects Filter N5 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100111 Left Channel Audio Effects Filter N5 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 12: Left Channel Audio Effects Filter N5 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01011101 D7-D0 R/W 00000000 Left Channel Audio Effects Filter N5 Coefficient LSB The 16-bit integercontained in the MSB and LSB registers for this coefficient are interpreted as a 2 s complementinteger, with possible values ranging from -32768 to +32767.
Page 1 / Register 13: Left Channel Audio Effects Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111101 Left Channel Audio Effects Filter D1 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 14: Left Channel Audio Effects Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000011 Left Channel Audio Effects Filter D1 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 15: Left Channel Audio Effects Filter D2 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000100 Left Channel Audio Effects Filter D2 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 83
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 1 / Register 16: Left Channel Audio Effects Filter D2 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11101110 Left Channel Audio Effects Filter D2 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 17: Left Channel Audio Effects Filter D4 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111101 Left Channel Audio Effects Filter D4 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 18: Left Channel Audio Effects Filter D4 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000011 Left Channel Audio Effects Filter D4 Coefficient LSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 19: Left Channel Audio Effects Filter D5 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000100 Left Channel Audio Effects Filter D5 Coefficient MSBThe 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 20: Left Channel Audio Effects Filter D5 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11101110 Left Channel Audio Effects Filter D5 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 21: Left Channel De-emphasis Filter N0 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00111001 Left Channel De-emphasis Filter N0 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 22: Left Channel De-emphasis Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010101 Left Channel De-emphasis Filter N0 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 23: Left Channel De-emphasis Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11110011 Left Channel De-emphasis Filter N1 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
84 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 1 / Register 24: Left Channel De-emphasis Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00101101 Left Channel De-emphasis Filter N1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 25: Left Channel De-emphasis Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010011 Left Channel De-emphasis Filter D1 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 26: Left Channel De-emphasis Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111110 Left Channel De-emphasis Filter D1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 27: Right Channel Audio Effects Filter N0 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01101011 Right Channel Audio Effects Filter N0 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 28: Right Channel Audio Effects Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11100011 Right Channel Audio Effects Filter N0 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 29: Right Channel Audio Effects Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10010110 Right Channel Audio Effects Filter N1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 30: Right Channel Audio Effects Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100110 Right Channel Audio Effects Filter N1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 31: Right Channel Audio Effects Filter N2 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100111 Right Channel Audio Effects Filter N2 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 85
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 1 / Register 32: Right Channel Audio Effects Filter N2 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01011101 Right Channel Audio Effects Filter N2 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 33: Right Channel Audio Effects Filter N3 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01101011 Right Channel Audio Effects Filter N3 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 34: Right Channel Audio Effects Filter N3 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11100011 Right Channel Audio Effects Filter N3 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 35: Right Channel Audio Effects Filter N4 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10010110 Right Channel Audio Effects Filter N4 Coefficient MSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 36: Right Channel Audio Effects Filter N4 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100110 Right Channel Audio Effects Filter N4 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 37: Right Channel Audio Effects Filter N5 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01100111 Right Channel Audio Effects Filter N5 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 38: Right Channel Audio Effects Filter N5 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01011101 Right Channel Audio Effects Filter N5 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 39: Right Channel Audio Effects Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111101 Right Channel Audio Effects Filter D1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
86 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 1 / Register 40: Right Channel Audio Effects Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000011 Right Channel Audio Effects Filter D1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 41: Right Channel Audio Effects Filter D2 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000100 Right Channel Audio Effects Filter D2 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 42: Right Channel Audio Effects Filter D2 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11101110 Right Channel Audio Effects Filter D2 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 43: Right Channel Audio Effects Filter D4 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111101 Right Channel Audio Effects Filter D4 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 44: Right Channel Audio Effects Filter D4 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000011 Right Channel Audio Effects Filter D4 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 45: Right Channel Audio Effects Filter D5 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 10000100 Right Channel Audio Effects Filter D5 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 46: Right Channel Audio Effects Filter D5 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11101110 Right Channel Audio Effects Filter D5 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 47: Right Channel De-emphasis Filter N0 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00111001 Right Channel De-emphasis Filter N0 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 87
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 1 / Register 48: Right Channel De-emphasis Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010101 Right Channel De-emphasis Filter N0 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 49: Right Channel De-emphasis Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11110011 Right Channel De-emphasis Filter N1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 50: Right Channel De-emphasis Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00101101 Right Channel De-emphasis Filter N1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 51: Right Channel De-emphasis Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010011 Right Channel De-emphasis Filter D1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from 32768 to +32767.
Page 1 / Register 52: Right Channel De-emphasis Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111110 Right Channel De-emphasis Filter D1 Coefficient LSB The 16-bit integer contained in the MSB andLSB registers for this coefficient are interpreted as a 2 s complement integer, with possible valuesranging from 32768 to +32767.
Page 1 / Register 53: 3-D Attenuation Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111111 3-D Attenuation Coefficient MSB The 16-bit integer contained in the MSB and LSB registers forthis coefficient are interpreted as a 2 s complement integer, with possible values ranging from 32768 to +32767.
Page 1 / Register 54: 3-D Attenuation Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11111111 3-D Attenuation Coefficient LSB The 16-bit integer contained in the MSB and LSB registers for thiscoefficient are interpreted as a 2 s complement integer, with possible values ranging from 32768to +32767.
Page 1 / Register 55 64: Reserved Registers
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R 00000000 Reserved. Do not write to these registers.
88 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
TLV320AIC3107
www.ti.com
.............................................................................................................................................. SLOS545C NOVEMBER 2008 REVISED MARCH 2009
Page 1 / Register 65: Left Channel ADC High Pass Filter N0 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00111001 Left Channel ADC High Pass Filter N0 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 66: Left Channel ADC High Pass Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010101 Left Channel ADC High Pass Filter N0 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 67: Left Channel ADC High Pass Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11110011 Left Channel ADC High Pass Filter N1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 68: Left Channel ADC High Pass Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00101101 Left Channel ADC High Pass Filter N1 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 69: Left Channel ADC High Pass Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010011 Left Channel ADC High Pass Filter D1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 70: Left Channel ADC High Pass Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111110 Left Channel ADC High Pass Filter D1 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 71: Right Channel ADC High Pass Filter N0 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00111001 Right Channel ADC High Pass Filter N0 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 72: Right Channel ADC High Pass Filter N0 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010101 Right Channel ADC High Pass Filter N0 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Copyright © 2008 2009, Texas Instruments Incorporated Submit Documentation Feedback 89
Product Folder Link(s): TLV320AIC3107
PACKAGE INFORMATION
Package Dimensions
TLV320AIC3107
SLOS545C NOVEMBER 2008 REVISED MARCH 2009 ..............................................................................................................................................
www.ti.com
Page 1 / Register 73: Right Channel ADC High Pass Filter N1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 11110011 Right Channel ADC High Pass Filter N1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 74: Right Channel ADC High Pass Filter N1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 00101101 Right Channel ADC High Pass Filter N1 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 75: Right Channel ADC High Pass Filter D1 Coefficient MSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01010011 Right Channel ADC High Pass Filter D1 Coefficient MSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 76: Right Channel ADC High Pass Filter D1 Coefficient LSB Register
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R/W 01111110 Right Channel ADC High Pass Filter D1 Coefficient LSB The 16-bit integer contained in the MSBand LSB registers for this coefficient are interpreted as a 2 s complement integer, with possiblevalues ranging from -32768 to +32767.
Page 1 / Register 77-127: Reserved Registers
BIT READ/ RESET DESCRIPTIONWRITE VALUE
D7-D0 R 00000000 Reserved. Do not write to these registers.
The package dimensions for this YZF package are shown in the table below. See the package drawing at theend of this data sheet for more details.
YZF Package Dimensions
Packaged Devices D E
Min = 3503 µm Min = 3316 µmTLV320AIC3107YZF
Max = 3563 µm Max = 3376 µm
90 Submit Documentation Feedback Copyright © 2008 2009, Texas Instruments Incorporated
Product Folder Link(s): TLV320AIC3107
Audio Serial Bus Interface
MIC3L/LINE1RM
ADC
L
+
HPCOM
DAC
L
DIN
DOUT
BCLK
WCLK
DINL
DINR
DOUTL
DOUTR
AGC
SW-D2
SW-D1
I2C Serial
Control Bus
GPIO1
SCL
SDA
/RESET
Voltage Supplies
DVDD
DRVDD
DRVSS
DVSS
IOVDD
AVSS_ADC
AVDD_DAC
AVSS_DAC
HPROUT
MIC3R/LINE2RM
PGA
0/+59.5dB
0.5dB steps
+DAC
R
Volume
Control
SW-D3
SW-D4
LINE2RP
LINE1RP
LINE1RP
LINE2RP/LINE2LM
LINE2LP
LINE2LP
MICDET/LINE1LM
LINE1LP
LINE1LP
HPLOUT
(R51)
+
(R48)
(R46)
(R49)
(R45)
(R50)
(R47)
HPLOUT Volume
(0 to -78dB)
DAC_L1
DAC_R1
LINE2L
LINE2R
PGA_L
PGA_R DAC_L2
VCM
+
(R55)
(R53)
(R56)
(R52)
(R57)
(R54)
DAC_L1
DAC_R1
LINE2L
LINE2R
PGA_L
PGA_R
(R58)
Volume
Control
1st Ord
deemp
LB1 LB2
1st Ord
deemp
RB1 RB2
PGA
0/+59.5dB
0.5dB steps +
(R62)
(R60)
(R63)
(R59)
(R64)
(R61)
DAC_L1
DAC_R1
LINE2L
LINE2R
PGA_L
PGA_R
DAC_R2
+
(R83)
(R81)
(R84)
(R80)
(R85)
(R82)
DAC_L1
DAC_R1
LINE2L
LINE2R
PGA_L
PGA_R
+
(R90)
(R88)
(R91)
(R87)
(R92)
(R89)
DAC_L1
LINE2L
LINE2R
PGA_R
DAC_R1
PGA_L
DAC_L1
Normal Left Channel Processing
Normal Right Channel Processing
ADC
R
HPCOM
Drive Ctrl
(R37)
DAC
Pwr(R37)
HPCOM Volume (0
to -78dB)
HPROUT Volume
(0 to -78dB)
LEFT_LOP Volume
(0 to -78dB)
PGA_R
PGA_L
LINE2R
LINE2L
DAC_L2
DAC_L3
DAC_R3
DAC_L3
(R65)
RIGHT_LOP Volume
(0 to -78dB)
LB1
To enable Record-Only Digital Audio Processing
(shown with SW-Dx):
1. Power Down Both DACs (R37)
2. Enable ADC Digital Processing (R107)
3. 3-D Processing not available in record mode
(R41)
(R41)
RB2
LB2
Atten
++
+
+
-
++
+-
1st
Ord
1st
Ord
L Ch
R Ch
3-D Digital Audio Processing
Normal Processing and 3-D Processing are
mutually exclusive. (R8-D2, 3-D Control)
(R8-D2)
(R8-D2)
R8-D2
R8-D2
Bypass (R12-D3) Bypass (R12-D2)
Bypass (R12-D1) Bypass (R12,D0)
(P1:R1-R6,
R13-R16) (P1:R7-R12,
R17-R20) (P1:R21-R16)
(R43)
(P1:R27-R32,
R39-R42) (P1:R33-R38,
R43-R46) (P1:R47-R52)
P1:R53-R54
All register numbers are
in decimal and in Page 0 unless
otherwise noted
DAC_R1
DAC_R2
DAC_R3
Left AGC Control:
(R26-R28,R32,R34,
R103-R104)
Right AGC Control:
(R29-R31,R33,R35,
R105-R106)
DAC_L2
Gain:
0 to +9 dB
SW-Lx and SW-Rx
See Register R108
TLV320AIC3107IRSB Functional Block Diagram with Registers (ver. 0.95)
(R15)
(R16)
LINE2L
MIC3L
LINE1L
LINE1R
MIC3R
LINE2R
(R20)
Gain:
0 to -12 dB
6.0dB steps
(R19,
R24)
(R21,
R22)
(R17,
R18)
(R23)
(R44)
Gain:
0 to -12 dB
1.5dB steps
Gain:
0 to -12 dB
1.5dB steps
Gain:
0 to -12 dB
1.5dB steps
Gain:
0 to -12 dB
6.0dB steps
Gain:
0 to -12 dB
1.5dB steps Gain:
0 to -63.5dB
0.5dB steps
Gain:
0 to -63.5dB
0.5dB steps
39 40 33 13 22 21 11 32 2
31 1
DRVDD
16 18
7
8
6
4
3
37 38 35 36
14
15
17
Pin numbers shown for QFN-40 Package
(Ordering Number TLV320AIC3107IRSB)
All output Volume
Gains are in 0.5dB steps All output Gains
are positive in 1dB steps
(R17,
R18)
1st
Order
HP
Filter
(R12,D7-6)
(P1:R65-R70)
1st
Order
HP
Filter
(R12,D5-4)
(P1:R71-R76)
Gain:
0 to +9 dB
Gain:
0 to +9 dB
(R107,D7)
(R107,D6)
MICBIAS and
Digital Mic
Ctrl = (R25) I2C Status = (R107)
DAC Current
Ctrl (R109)
Left ADC Pwr
Ctrl (R19-D2)
Right ADC Pwr
Ctrl (R22-D2)
Sample Rate Select = (R2)
Software Reset
Reg = (R1)
Audio Serial Data Interface
Ctrl = (R8-R10)
Codec Data path Setup = (R7)
Relevant App Notes:
1. Out-of-Band Noise Measurement Issues for Audio Codecs (SLAA313)
2. 3. The Built-In AGC Function (SLAA260)
4. Using AIC3x with TDM Support (SLAA311)
0
10
1
1
01
0
Status Registers:
1. SC,BP,AGC, etc.(Sticky Int) – R96
2. SC,BP,AGC, etc.(Realtime Int) – R97
3. ADC Flags – R36
LINE2L Bypass
Path Control (R40)
LINE2R Bypass
Path Control (R40)
High Power Output
Stage Control: R40
MICBIAS Mic
Control
10
5
9
SPOM
Class-D
Speaker
Amplifier 26
AVDD_ADC
12
Reset
Control
Left ADC Dither (R76)
Right ADC Dither (R76)
Class-D Gain (R73-D7-D6)
Class-D Enable
(R73-D3)
Gain:
0 to +18 dB
6.0dB steps
AGC
LINE2RM
LINE2RP
LINE1RP
LINE1RM
MICDET
MICBIAS
LINE1LP
LINE1LM
LINE2LP
LINE2LM
MIC3L
MIC3R
Audio
Clock
Generation
MCLK
34
PLL Regs
= (R3-R6)
LEFT_LOM
SPVDDL
SPVSSL
25 24
SWOUTP
SWOUTM
29
28
SWINP
SWINM
27
30
Power Supplies
Bypass Switch
(R73-D1)
Bypass Switch
Bootstrap
Clock Enable
(R73-D0)
SPOP
23
+6dB
LINE1LP
LINE2LM
LINE2LP
LINE1LM
SW-L0
SW-L3
SW-L1
SW-L4
SW-L5
LEFT_LOP
(R86) 19
Gain:
0 to +9 dB
LEFT_LOP
LINE2LM
LINE1LM
LINE1RP
LINE2RP
SW-R0
SW-R1
SW-R2
RIGHT_LOP
(R93)
20
Gain:
0 to +9 dB
(Internal Signal)
LINE1RM
LINE2RM
PACKAGING INFORMATION
Orderable Device Status (1) Package
Type Package
Drawing Pins Package
Qty Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)
TLV320AIC3107IRSBR ACTIVE WQFN RSB 40 3000 Green (RoHS &
no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
TLV320AIC3107IRSBT ACTIVE WQFN RSB 40 250 Green (RoHS &
no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
TLV320AIC3107IYZFR ACTIVE DSBGA YZF 42 3000 Green (RoHS &
no Sb/Br) SNAGCU Level-1-260C-UNLIM
TLV320AIC3107IYZFT ACTIVE DSBGA YZF 42 250 Green (RoHS &
no Sb/Br) SNAGCU Level-1-260C-UNLIM
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
PACKAGE OPTION ADDENDUM
www.ti.com 8-Dec-2009
Addendum-Page 1
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
TLV320AIC3107IRSBR WQFN RSB 40 3000 330.0 12.4 5.3 5.3 1.5 8.0 12.0 Q2
TLV320AIC3107IRSBT WQFN RSB 40 250 180.0 12.4 5.3 5.3 1.5 8.0 12.0 Q2
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
TLV320AIC3107IRSBR WQFN RSB 40 3000 367.0 367.0 35.0
TLV320AIC3107IRSBT WQFN RSB 40 250 210.0 185.0 35.0
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 2
D: Max =
E: Max =
3.563 mm, Min =
3.376 mm, Min =
3.503 mm
3.316 mm
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated