NJU3711 8-BIT SERIAL TO PARALLEL CONVERTER PACKAGE OUTLINE GENERAL DESCRIPTION The NJU3711 is an 8-bit serial to parallel converter especially applying to MPU outport expander. The effective outport assignment of MPU is available as the connection between NJU3711 and MPU using only 4 lines. The serial data synchronizing with 5MHz or more clock can be input to the serial data input terminal and the data are output from parallel output buffer through serial in parallel out shift register and parallel data latches. The hysteresis input circuit realizes wide noise margin and the high drive-ability output buffer (25mA) can drive LED directly. NJU3711M NJU3711D NJU3711V PIN CONFIGURATION FEATURES 8-Bit Serial In Parallel Out Hysteresis Input 0.5V typ Operating Voltage 5V10% Maximum Operating Frequency 5MHz and more Output Current 25mA C-MOS Technology Package Outline DIP14/DMP14/SSOP14 P3 P4 P5 VSS P6 P7 P8 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD P2 P1 CLR STB CLK DATA NJU3711D/M/V BLOCK DIAGRAM P1 DATA Latch Circuit Shift Register P2 CLK P3 P7 P8 STB CLR Ver.2003-11-18 Controller Circuit -1- NJU3711 TERMINAL DESCRIPTION No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 -2- SYMBOL P3 P4 P5 VSS P6 P7 P8 DATA CLK STB CLR P1 P2 VDD I/O O O O O O O I I I I O O - FUNCTION Parallel Conversion Data Output Terminals GND Parallel Conversion Data Output Terminals Serial Data Input Terminal Clock Signal Input Terminal Strobe Signal Input Terminal Clear Signal Input Terminal Parallel Conversion Data Output Terminals Power Supply Terminal (4.5 to 5.5V) Ver.2003-11-18 NJU3555 NJU3711 FUNCTIONAL DESCRIPTION (1) Reset When the "L" level is input to the CLR terminal, all latches are reset and all of parallel conversion output are "L" level. Normally, the CLR terminal should be "H" level. (2) Data Transmission In the STB terminal is "H" level and the clock signals are inputted to the CLK terminal, the serial data into the DATA terminal are shifted in the shift register synchronizing at a rising edge of the clock signal. When the STB terminal is changed to "L" level, the data in the shift register are transferred to the latches. Even if the STB terminal is "L" level, the input clock signal shifts the data in the shift register, therefore, the clock signal should be controlled for data order. Furthermore, the 4 input circuits provide a hysteresis characteristics using the schmitt trigger structure to protect the noise. CLK STB CLR X X L H H L H L H OPERATION All of latches are reset (the data in the shift register is no change). All of parallel conversion outputs are "L". The serial data into the DATA terminal are inputted to the shift register. In this stage, the data in the latch is not changed. The data in the shift register is transferred to the latch. And the data in the latch is output from the parallel conversion output terminals. When the clock signal is inputted into the CLK terminal in state of the STB="L" and CLR="H", the data is shifted in the shift register and latched data is also changed in accordance with the shift register. Note 1) X: Don't care Ver.2003-11-18 -3- NJU3711 TIMING CHART CLK CLR STB DATA P1 P2 P3 P4 P5 P6 P7 P8 -4- Ver.2003-11-18 NJU3555 NJU3711 ABSOLUTE MAXIMUM RATINGS (Ta=25C) PARAMETER SYMBOL RATINGS UNIT Supply Voltage Range VDD -0.5 ~ +7.0 V Input Voltage Range VI VSS-0.5 ~ VDD+0.5 V Output Voltage Range VO VSS-0.5 ~ VDD+0.5 V Output Current IO 25 mA Output Short Current IOSD (P1~P8 Terminals) (Note 5) VO=7V, VI=0V 20 (max) VO=0V, VI=7V -20 (max) mA Power Dissipation PD 700 (DIP) 300 (DMP) 300 (SSOP) mW Operating Temperature Range Topr -25 ~ +85 C Storage Temperature Range Tstg -65 ~+150 C Note 2) All voltage are relative to VSS=0V reference. Note 3) Do not exceed the absolute maximum ratings, otherwise the stress may cause a permanent damage to the IC. It is also Note 4) Note 5) recommended that the IC be used in the range specified in the DC electrical characteristics, or the electrical stress may cause malfunctions and impact on the reliability. To stabilize the IC operation, place decoupling capacitor between VDD and VSS. VDD=7V, VSS=0V, less than 1 second per pin. DC ELECTRICAL CHARACTERISTICS PARAMETER SYMBOL Operating Voltage VDD Operating Current IDDS High-level Input Voltage (VDD=4.5~5.5V, VSS=0V, Ta=25C, unless otherwise noted) CONDITION MIN TYP MAX UNIT 4.5 - 5.5 V - - 0.1 mA VIH 0.7VDD - VDD V Low-level Input Voltage VIL VSS - 0.3VDD V Input Leakage Current ILI -10 - 10 A VDD-1.5 - VDD VDD-1.0 - VDD VDD-0.5 - VDD VSS - 1.5 VSS - 0.8 VSS - 0.4 VIH=VDD, VIL=VSS VI=0~VDD IOH=-25mA High-level Output Voltage (Note 6) VOHD IOH=-15mA P1~P8 Terminals IOH=-10mA IOL=+25mA Low-level Output Voltage (Note 6) VOLD IOL=+15mA IOL=+10mA P1~P8 Terminals V V Note 6) Specified value represent output current per pin. When use, total current consideration and less than power dissipation in rating operation should be required. Ver.2003-11-18 -5- NJU3711 SWITCHING CHARACTERISTICS (VDD=4.5~5.5V, VSS=0V, Ta=25C, unless otherwise noted) CONDITION MIN TYP MAX UNIT PARAMETER SYMBOL Set-Up Time tSD DATA-CLK 20 - - ns Hold Time tHD CLK-DATA 20 - - ns Set-Up Time tSSTB STB-CLK 30 - - ns Hold Time tHSTB CLK-STB 30 - - ns tpd PCK CLK-P1~P8 - - 100 ns tpd PSTB STB-P1~P8 - - 80 ns tpd PCLR CLR-P1~P8 - - 80 ns 5 - - MHz Output Delay Time Maximum Operating Frequency fMAX Note 7) COUT=50pF -6- Ver.2003-11-18 NJU3555 NJU3711 SWITCHING CHARACTERISTICS TEST WAVEFORM fMAX CLK tSD DATA tHD STB tSSTB tHSTB CLK tpd PCK L STB P1~P8 CLK H STB tpd PSTB P1~P8 CLR DATA tpd PCLR H P1~P8 Ver.2003-11-18 -7- NJU3711 APPLICATION CIRCUIT P1 MPU P2 P3 P4 P5 P6 P7 P8 DATA CLK STB NJU3711 CLR [CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights. -8- Ver.2003-11-18