IPG20N06S4-15 OptiMOSTM-T2 Power-Transistor Product Summary V DS 60 R DS(on),max4) 15.5 ID 20 V mW A Features * Dual N-channel Normal Level - Enhancement mode PG-TDSON-8-4 * AEC Q101 qualified * MSL1 up to 260C peak reflow * 175C operating temperature * Green Product (RoHS compliant) * 100% Avalanche tested Type Package Marking IPG20N06S4-15 PG-TDSON-8-4 4N0615 Maximum ratings, at T j=25 C, unless otherwise specified Parameter Symbol Continuous drain current one channel active ID Conditions Value T C=25 C, V GS=10 V1) 20 T C=100 C, V GS=10 V2) 20 Unit A Pulsed drain current2) one channel active I D,pulse - 80 Avalanche energy, single pulse2, 4) E AS I D=10A 90 mJ Avalanche current, single pulse4) I AS - 15 A Gate source voltage V GS - 20 V Power dissipation one channel active P tot T C=25 C 50 W Operating and storage temperature T j, T stg - -55 ... +175 C Rev. 1.0 page 1 2010-10-05 IPG20N06S4-15 Parameter Symbol Values Conditions Unit min. typ. max. Thermal characteristics2) Thermal resistance, junction - case R thJC - - - 3 SMD version, device on PCB R thJA minimal footprint - 100 - 6 cm2 cooling area3) - 60 - K/W Electrical characteristics, at T j=25 C, unless otherwise specified Static characteristics Drain-source breakdown voltage V (BR)DSS V GS=0 V, I D= 1 mA 60 - - Gate threshold voltage V GS(th) V DS=V GS, I D=20 A 2.0 3.0 4.0 Zero gate voltage drain current4) I DSS V DS=60 V, V GS=0 V, T j=25 C - 0.01 1 T j=125 C2) - 5 100 V DS=60 V, V GS=0 V, V A Gate-source leakage current4) I GSS V GS=16 V, V DS=0 V - - 100 nA Drain-source on-state resistance4) R DS(on) V GS=10 V, I D=17 A - 12.9 15.5 mW Rev. 1.0 page 2 2010-10-05 IPG20N06S4-15 Parameter Symbol Values Conditions Unit min. typ. max. - 1740 2260 - 430 560 Dynamic characteristics2) Input capacitance4) C iss Output capacitance4) C oss Reverse transfer capacitance4) Crss - 19 38 Turn-on delay time t d(on) - 12 - Rise time tr - 2 - Turn-off delay time t d(off) - 17 - Fall time tf - 9 - Gate to source charge Q gs - 9 12 Gate to drain charge Q gd - 2.2 4.4 Gate charge total Qg - 22 29 Gate plateau voltage V plateau - 5.3 - V IS - - 20 A - - 80 V GS=0 V, V DS=25 V, f =1 MHz V DD=30 V, V GS=10 V, I D=20 A, R G=11 W pF ns Gate Charge Characteristics2, 4) V DD=48 V, I D=20 A, V GS=0 to 10 V nC Reverse Diode Diode continous forward current2) one channel active T C=25 C 2) Diode pulse current one channel active I S,pulse Diode forward voltage V SD V GS=0 V, I F=17 A, T j=25 C - 0.95 1.3 V Reverse recovery time2) t rr V R=30 V, I F=I S, di F/dt =100 A/s - 35 - ns Reverse recovery charge2, 4) Q rr - 35 - nC 1) Current is limited by bondwire; with an R thJC = 3K/W the chip is able to carry 43A at 25C. 2) Specified by design. Not subject to production test. 3) Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm2 (one layer, 70 m thick) copper area for drain connection. PCB is vertical in still air. 4) Per channel Rev. 1.0 page 3 2010-10-05 IPG20N06S4-15 1 Power dissipation 2 Drain current P tot = f(T C); V GS 6 V; one channel active I D = f(T C); V GS 6 V; one channel active 60 25 50 20 40 I D [A] P tot [W] 15 30 10 20 5 10 0 0 0 50 100 150 200 0 50 100 T C [C] 150 200 T C [C] 3 Safe operating area 4 Max. transient thermal impedance I D=f(V DS); T C=25C; D =0; one channel active Z thJC = f(t p) parameter: t p parameter: D =t p/T 101 100 1 s 10 s 0.5 100 s 100 I D [A] Z thJC [K/W] 10 0.1 0.05 10-1 1 1 ms 0.01 single pulse 10-2 0.1 0.1 1 10 100 10-5 10-4 10-3 10-2 10-1 100 t p [s] V DS [V] Rev. 1.0 10-6 page 4 2010-10-05 IPG20N06S4-15 5 Typ. output characteristics4) 6 Typ. drain-source on-state resistance4) I D = f(V DS); T j = 25 C R DS(on) = f(I D); T j = 25 C parameter: V GS parameter: V GS 80 50 10 V 7V 5V 5.5 V 6V 6.5 V 6.5 V 40 R DS(on) [mW] I D [A] 60 6V 40 30 5.5 V 20 20 5V 10 V 0 10 0 2 4 6 8 0 20 40 V DS [V] 60 80 I D [A] 7 Typ. transfer characteristics4) 8 Typ. drain-source on-state resistance4) I D = f(V GS); V DS = 6V R DS(on) = f(T j); I D = 17 A; V GS = 10 V 80 25 60 20 R DS(on) [mW] I D [A] parameter: T j 40 20 15 10 -55 C 25 C 175 C 0 1 2 3 4 5 6 7 V GS [V] Rev. 1.0 5 -60 -20 20 60 100 140 180 T j [C] page 5 2010-10-05 IPG20N06S4-15 9 Typ. gate threshold voltage 10 Typ. Capacitances4) V GS(th) = f(T j); V GS = V DS C = f(V DS); V GS = 0 V; f = 1 MHz parameter: I D 104 4 3.5 Ciss V GS(th) [V] 3 C [pF] 200A 103 20A Coss 2.5 102 2 1.5 Crss 101 1 -60 -20 20 60 100 140 0 180 5 10 15 20 25 30 V DS [V] T j [C] 11 Typical forward diode characteristicis4) 12 Avalanche characteristics4) IF = f(VSD) I A S= f(t AV) parameter: T j parameter: Tj(start) 102 100 10 100 C 25 C I AV [A] I F [A] 150 C 101 175 C 25 C 0.6 0.8 1 100 0.1 0 0.2 0.4 1 1.2 1.4 V SD [V] Rev. 1.0 1 10 100 1000 t AV [s] page 6 2010-10-05 IPG20N06S4-15 13 Avalanche energy4) 14 Drain-source breakdown voltage E AS = f(T j), I D = 10A V BR(DSS) = f(T j); I D = 1 mA 65 80 63 60 61 E AS [mJ] V BR(DSS) [V] 100 40 59 57 20 55 0 25 50 75 100 125 150 -60 175 -20 T j [C] 20 60 100 140 180 T j [C] 15 Typ. gate charge4) 16 Gate charge waveforms V GS = f(Q gate); I D = 20 A pulsed parameter: V DD 12 V GS Qg 12 V 10 48 V V GS [V] 8 6 V g s(th) 4 2 Q g (th) Q sw Q gs 0 0 5 10 15 20 Q gate Q gd 25 Q gate [nC] Rev. 1.0 page 7 2010-10-05 IPG20N06S4-15 Published by Infineon Technologies AG 81726 Munich, Germany (c) Infineon Technologies AG 2010 All Rights Reserved. Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Rev. 1.0 page 8 2010-10-05 IPG20N06S4-15 Revision History Version Date Changes Revision 1.0 05.10.2010 Data Sheet revision 1.0 Rev. 1.0 page 9 2010-10-05