13
X7R Dielectric
Capacitance Range
PREFERRED SIZES ARE SHADED
SIZE 0201 0402 0603 0805 1206
Soldering Reflow Only Reflow Only Reflow/Wave Reflow/Wave Reflow/Wave
Packaging All Paper All Paper All Paper Paper/Embossed Paper/Embossed
(L) Length MM 0.60 ± 0.03 1.00 ± 0.10 1.60 ± 0.15 2.01 ± 0.20 3.20 ± 0.20
(in.) (0.024 ± 0.001) (0.040 ± 0.004) (0.063 ± 0.006) (0.079 ± 0.008) (0.126 ± 0.008)
(W) Width MM 0.30 ± 0.03 0.50 ± 0.10 0.81 ± 0.15 1.25 ± 0.20 1.60 ± 0.20
(in.) (0.011 ± 0.001) (0.020 ± 0.004) (0.032 ± 0.006) (0.049 ± 0.008) (0.063 ± 0.008)
(t) Terminal MM 0.15 ± 0.05 0.25 ± 0.15 0.35 ± 0.15 0.50 ± 0.25 0.50 ± 0.25
(in.) (0.006 ± 0.002) (0.010 ± 0.006) (0.014 ± 0.006) (0.020 ± 0.010) (0.020 ± 0.010)
WVDC 10 16 6.3 10 16 25 50 6.3 10 16 25 50 100 200 10 16 25 50 100 200 10 16 25 50 100 200
Cap 100 A A C C C C C
(pF) 120 A A C C C C C
150 A A C C C C C
180 A A C C C C C G G G G G G G
220 A A C C C C C G G G G G G G
270 A A C C C C C G G G G G G G E E E E E E
330 A A C C C C C G G G G G G G E E E E E E
390 A A C C C C C G G G G G G G E E E E E E
470 A A C C C C C G G G G G G G E E E E E E
560 A A C C C C C G G G G G G G E E E E E E
680 A A C C C C C G G G G G G G E E E E E E
820 A A C C C C C G G G G G G G E E E E E E
1000 A A C C C C C G G G G G G G E E E E E E J J J J J J
1200 C C C C C G G G G G G E E E E E J J J J J J J
1500 C C C C C G G G G G G E E E E E J J J J J J J
1800 C C C C C G G G G G G E E E E E J J J J J J J
2200 C C C C C G G G G G G E E E E E J J J J J J J
2700 C C C C C G G G G G G E E E E E J J J J J J J
3300 C C C C C G G G G G G E E E E E J J J J J J J
3900 C C C C C G G G G G G E E E E E J J J J J J J
4700 C C C C C G G G G G G E E E E J J J J J J J J
5600 C C C C C G G G G G G E E E E J J J J J J J J
6800 C C C C G G G G G G E E E E J J J J J J J J
8200 C C C C G G G G G G E E E E J J J J J J J J
Cap. 0.010 C C C G G G G G G E E E E J J J J J J J J
(µF) 0.012 C C C G G G G G G J J J J J J J J J J J M
0.015 C C C G G G G G J J J J J J J J J J J M
0.018 C C C G G G G G J J J J J M J J J J J M
0.022 C C C G G G G G J J J J J M J J J J J M
0.027 C C G G G G G J J J J J J J J J J M
0.033 C C G G G G G J J J J M J J J J J M
0.039 C C G G G G G J J J J M J J J J J M
0.047 G G G G J J J J M J J J J J M
0.056 G G G J J J J J J J J J P
0.068 G G G J J J J J J J J J P
0.082 G G G J J J J J J J J M
0.10 G G G J J J J J J J J M
0.12 G G J J J M J J J J
0.15 G G J J J J J J J
0.18 G G J J M J J J J
0.22 G G J J M J J J J
0.27 MM J J J M
0.33 MM J J MM
0.47 NM M M MM
0.56 NMMQ
0.68 NMMQ
0.82 NMMQ
1.0 NMMQ
1.2 P
1.5 P
1.8 P
2.2 Q
3.3
4.7
10
22
47
100
WVDC 10 16 6.3 10 16 25 50 6.3 10 16 25 50 100 200 10 16 25 50 100 200 10 16 25 50 100 200
SIZE 0201 0402 0603 0805 1206
Contact Factory for Multiples
L
W
T
t
Letter A C E G J K M N P Q X Y Z BB CC
Max. 0.33 0.56 0.71 0.86 0.94 1.02 1.27 1.40 1.52 1.78 2.29 2.54 2.79 3.05 3.175
Thickness (0.013) (0.022) (0.028) (0.034) (0.037) (0.040) (0.050) (0.055) (0.060) (0.070) (0.090) (0.100) (0.110) (0.120) (0.125)
PAPER EMBOSSED
14
X7R Dielectric
Capacitance Range
PREFERRED SIZES ARE SHADED
SIZE 1210 1812 1825 2220 2225
Soldering Reflow/Wave Reflow Only Reflow Only Reflow Only Reflow Only
Packaging Paper/Embossed All Embossed All Embossed All Embossed All Embossed
(L) Length MM 3.20 ± 0.20 4.50 ± 0.30 4.50 ± 0.30 5.7 ± 0.40 5.72 ± 0.25
(in.) (0.126 ± 0.008) (0.177 ± 0.012) (0.177 ± 0.012) (0.224 ± 0.016) (0.225 ± 0.010)
(W) Width MM 2.50 ± 0.20 3.20 ± 0.20 6.40 ± 0.40 5.0 ± 0.40 6.35 ± 0.25
(in.) (0.098 ± 0.008) (0.126 ± 0.008) (0.252 ± 0.016) (0.197 ± 0.016) (0.250 ± 0.010)
(t) Terminal MM 0.50 ± 0.25 0.61 ± 0.36 0.61 ± 0.36 0.64 ± 0.39 0.64 ± 0.39
(in.) (0.020 ± 0.010) (0.024 ± 0.014) (0.024 ± 0.014) (0.025 ± 0.015) (0.025 ± 0.015)
WVDC 10 16 25 50 100 16 25 50 100 50 100 50 100 200 50 100
Cap 100
(pF) 120
150
180
220
270
330
390
470
560
680
820
1000 J J J J J
1200 J J J J J
1500 J J J J J
1800 J J J J J
2200 J J J J J
2700 J J J J J
3300 J J J J J
3900 J J J J J
4700 J J J J J
5600 J J J J J
6800 J J J J J
8200 J J J J J
Cap. 0.010 J J J J J K K M M X X X M M
(µF) 0.012 J J J J J K K M M X X X M M
0.015 J J J J J K K M M X X X M M
0.018 J J J J J K K M M X X X M M
0.022 J J J J J K K M M X X X M M
0.027 J J J J J K K M M X X X M M
0.033 J J J J J K K M M X X X M M
0.039 J J J J J K K M M X X X M M
0.047 J J J J J K K M M X X X M M
0.056 J J J J J K K M M X X X M M
0.068 J J J J J K K M M X X X M M
0.082 J J J J J K K M M X X X M M
0.10 J J J J J K K M M X X X M M
0.12 J J J J M K K M M X X X M M
0.15 J J J J M K K M M X X X M M
0.18 J J J J P K K M M X X X M M
0.22 J J J J P K K M M X X X M M
0.27 J J J J Z K M M M X X M M
0.33 J J J J Z K M M M X X M M
0.47 M M M M Z K P M M X X M M
0.56 M M M Z M Q M M X X M M
0.68 M M P Z M X M Q X X M M
0.82 M M P M X M Q X M M
1.0 N N P X Z M X M Q X M M
1.2 N N M M X M P
1.5 N N MMP
1.8 N P M
2.2 X ZM
3.3
4.7 Q Z
10 Z
22
47
100
WVDC 10 16 25 50 100 16 25 50 100 50 100 50 100 200 50 100
SIZE 1210 1812 1825 2220 2225
Contact Factory for Multiples
L
W
T
t
Letter A C E G J K M N P Q X Y Z BB CC
Max. 0.33 0.56 0.71 0.86 0.94 1.02 1.27 1.40 1.52 1.78 2.29 2.54 2.79 3.05 3.175
Thickness (0.013) (0.022) (0.028) (0.034) (0.037) (0.040) (0.050) (0.055) (0.060) (0.070) (0.090) (0.100) (0.110) (0.120) (0.125)
PAPER EMBOSSED
39
High Voltage Chips
For 500V to 5000V Applications
High value, low leakage and small size are difficult parameters to obtain
in capacitors for high voltage systems. AVX special high voltage MLC
chips capacitors meet these performance characteristics and are
designed for applications such as snubbers in high frequency power
converters, resonators in SMPS, and high voltage coupling/DC blocking.
These high voltage chip designs exhibit low ESRs at high frequencies.
Larger physical sizes than normally encountered chips are used to
make high voltage chips. These larger sizes require that special pre-
cautions be taken in applying these chips in surface mount assem-
blies. This is due to differences in the coefficient of thermal expansion
(CTE) between the substrate materials and chip capacitors. Apply heat
at less than 4°C per second during the preheat. Maximum preheat
temperature must be within 50°C of the soldering temperature.
The solder temperature should not exceed 230°C. Chips 1808 and
larger to use reflow soldering only.
Capacitors with X7R Dielectrics are not intended for AC line filtering
applications.
Contact plant for recommendations. Capacitors may require protective
surface coating to prevent external arcing.
PART NUMBER (see page 2 for complete information and options)
DIMENSIONS millimeters (inches)
SIZE 1206 1210 1808* 1812* 1825* 2220* 2225* 3640*
(L) Length 3.20 ± 0.2 3.20 ± 0.2 4.57 ± 0.25 4.50 ± 0.3 4.50 ± 0.3 5.7 ± 0.4 5.72 ± 0.25 9.14 ± 0.25
(0.126 ± 0.008) (0.126 ± 0.008) (0.180 ± 0.010) (0.177 ± 0.012) (0.177 ± 0.012) (0.224 ± 0.016) (0.225 ± 0.010) (0.360 ± 0.010)
(W) Width 1.60 ± 0.2 2.50 ± 0.2 2.03 ± 0.25 3.20 ± 0.2 6.40 ± 0.3 5.0 ± 0.4 6.35 ± 0.25 10.2 ± 0.25
(0.063 ± 0.008) (0.098 ± 0.008) (0.080 ± 0.010) (0.126 ± 0.008) (0.252 ± 0.012) (0.197 ± 0.016) (0.250 ± 0.010) (0.400 ± 0.010)
(T) Thickness 1.52 1.70 2.03 2.54 2.54 3.3 2.54 2.54
Max. (0.060) (0.067) (0.080) (0.100) (0.100) (0.130) (0.100) (0.100)
(t) terminal min. 0.25 (0.010) 0.25 (0.010) 0.25 (0.010) 0.25 (0.010) 0.25 (0.010) 0.25 (0.010) 0.25 (0.010) 0.76 (0.030)
max. 0.75 (0.030) 0.75 (0.030) 1.02 (0.040) 1.02 (0.040) 1.02 (0.040) 1.02 (0.040) 1.02 (0.040) 1.52 (0.060)
*Reflow Soldering Only
W
L
T
t
1808
AVX
Style
1206
1210
1808
1812
1825
2220
2225
3640
A
Voltage
7=500V
C=600V
A=1000V
S=1500V
G=2000V
W=2500V
H=3000V
J=4000V
K=5000V
A
Temperature
Coefficient
A = C0G
C = X7R
271
Capacitance
Code
(2 significant digits
+ no. of zeros)
Examples:
K
Capacitance
Tolerance
A
Failure
Rate
A=Not
Applicable
1
Termination
1= Pd/Ag
T = Plated Ni
and Solder
1A
Packaging/Marking
1A = 7" Reel
Unmarked
3A = 13" Reel
Unmarked
9A = Bulk/Unmarked
10 pF = 100
100 pF = 101
1,000 pF = 102
22,000 pF = 223
220,000 pF = 224
1 µF = 105
C0G: J = ±5%
K = ±10%
M = ±20%
X7R: K = ±10%
M = ±20%
Z = +80%,
-20%
40
PERFORMANCE CHARACTERISTICS
High Voltage Chips
For 500V to 5000V Applications
C0G Dielectric
VOLTAGE 1206 1210 1808 1812 1825 2220 2225 3640
500 min.
max. 680 pF 1500 pF 3300 pF 5600 pF 0.012 µF 0.018 µF
600 min. 100 pF 100 pF 100 pF 100 pF 1000 pF 1000 pF 1000 pF 1000 pF
max. 680 pF 1500 pF 2700 pF 5600 pF 0.012 µF 0.012 µF 0.015 µF 0.047 µF
min. 10 pF 100 pF 100 pF 100 pF 100 pF 1000 pF 1000 pF 1000 pF
1000 max. 470 pF 820 pF 1500 pF 2700 pF 6800 pF 0.010 µF 0.010 µF 0.018 µF
min. 10 pF 100 pF 10 pF 10 pF 100 pF 1000 pF 1000 pF 100 pF
1500 max. 150 pF 330 pF 470 pF 1000 pF 2700 pF 2700 pF 3300 pF 8200 pF
min. 10 pF 10 pF 10 pF 10 pF 100 pF 1000 pF 1000 pF 100 pF
2000 max. 68 pF 150 pF 270 pF 680 pF 1800 pF 2200 pF 2200 pF 5600 pF
min. 10 pF 10 pF 10 pF 100 pF 100 pF 100 pF
2500 max. 150 pF 390 pF 1000 pF 1000 pF 1200 pF 3900 pF
min. 10 pF 10 pF 10 pF 10 pF 10 pF 100 pF
3000 max. 100 pF 330 pF 680 pF 680 pF 820 pF 2200 pF
min. 10 pF 10 pF 10 pF 10 pF 10 pF 100 pF
4000 max. 39 pF 100 pF 220 pF 220 pF 330 pF 1000 pF
min. 10 pF
5000 max. 680 pF
VOLTAGE 1206 1210 1808 1812 1825 2220 2225 3640
500 min.
max. 0.015 µF 0.027 µF 0.056 µF
600 min. 1000 pF 1000 pF .01 µF .01 µF .01 µF .01 µF .01 µF .01 µF
max. 0.015 µF 0.027 µF 0.033 µF 0.068 µF 0.15 µF 0.15 µF 0.22 µF 0.56 µF
min. 1000 pF 1000 pF 1000 pF 1000 pF 1000 pF .01 µF .01 µF .01 µF
1000 max. 4700 pF 0.010 µF 0.015 µF 0.027 µF 0.068 µF 0.068 µF 0.082 µF 0.22 µF
min. 100 pF 100 pF 100 pF 100 pF 1000 pF 1000 pF 1000 pF .01 µF
1500 max. 1200 pF 2700 pF 3900 pF 8200 pF 0.018 µF 0.022 µF 0.027 µF 0.068 µF
min. 10 pF 100 pF 100 pF 100 pF 100 pF 1000 pF 1000 pF 1000 pF
2000 max. 470 pF 1000 pF 1800 pF 4700 pF 8200 pF 0.010 µF 0.012 µF 0.027 µF
min. 10 pF 10 pF 100 pF 1000 pF 1000 pF 1000 pF
2500 max. 1200 pF 2200 pF 5600 pF 6800 pF 8200 pF 0.022 µF
min. 10 pF 10 pF 100 pF 1000 pF 1000 pF 1000 pF
3000 max. 560 pF 1200 pF 2700 pF 3300pF 4700 pF 0.018 µF
min. 100 pF
4000 max. 6800 pF
min. 100 pF
5000 max. ——
3300 pF
HIGH VOLTAGE C0G CAPACITANCE VALUES
HIGH VOLTAGE X7R MAXIMUM CAPACITANCE VALUES
X7R Dielectric
PERFORMANCE CHARACTERISTICS
Capacitance Range 10 pF to 0.047 µF
(25°C, 1.0 ±0.2 Vrms at 1kHz, for 1000 pF use 1 MHz)
Capacitance Tolerances ±5%, ±10%, ±20%
Dissipation Factor 0.1% max. (+25°C, 1.0 ±0.2 Vrms, 1kHz, for 1000 pF use 1 MHz)
Operating Temperature Range -55°C to +125°C
Temperature Characteristic 0 ±30 ppm/°C (0 VDC)
Voltage Ratings 500, 600, 1000, 1500, 2000, 2500, 3000, 4000 & 5000 VDC (+125°C)
Insulation Resistance (+25°C, at 500 VDC) 100K Mmin. or 1000 M- µF min., whichever is less
Insulation Resistance (+125°C, at 500 VDC) 10K Mmin. or 100 M- µF min., whichever is less
Dielectric Strength 500V, 150% rated voltage for 5 seconds at 50 mA max. current
600V, 120% rated voltage for 5 seconds at 50 mA max. current
Capacitance Range 10 pF to 0.56 µF (25°C, 1.0 ±0.2 Vrms at 1kHz)
Capacitance Tolerances ±10%; ±20%; +80%, -20%
Dissipation Factor 2.5% max. (+25°C, 1.0 ±0.2 Vrms, 1kHz)
Operating Temperature Range -55°C to +125°C
Temperature Characteristic ±15% (0 VDC)
Voltage Ratings 500,600, 1000, 1500, 2000, 2500, 3000, 4000 & 5000 VDC (+125°C)
Insulation Resistance (+25°C, at 500 VDC) 100K Mmin. or 1000 M- µF min., whichever is less
Insulation Resistance (+125°C, at 500 VDC) 10K Mmin. or 100 M- µF min., whichever is less
Dielectric Strength 500V, 150% rated voltage for 5 seconds at 50 mA max. current
600V, 120% rated voltage for 5 seconds at 50 mA max. current
47
Packaging of Chip Components
Automatic Insertion Packaging
TAPE & REEL QUANTITIES
All tape and reel specifications are in compliance with RS481.
8mm 12mm
Paper or Embossed Carrier 0612, 0508, 0805, 1206,
1210
Embossed Only 1812, 1825
0306 1808 2220, 2225
Paper Only 0201, 0402, 0603
Qty. per Reel/7" Reel 2,000, 3,000 or 4,000, 10,000, 15,000 3,000 500, 1,000
Contact factory for exact quantity Contact factory for exact quantity
Qty. per Reel/13" Reel 5,000, 10,000, 50,000 10,000 4,000
Contact factory for exact quantity
REEL DIMENSIONS
Tape A B* CD* N W1W2W3
Size(1) Max. Min. Min. Min. Max.
7.90 Min.
8mm 14.4 (0.311)
(0.567) 10.9 Max.
330 1.5 20.2 50.0 (0.429)
(12.992) (0.059) (0.795) (1.969) 11.9 Min.
12mm 18.4 (0.469)
(0.724) 15.4 Max.
(0.607)
Metric dimensions will govern.
English measurements rounded and for reference only.
(1) For tape sizes 16mm and 24mm (used with chip size 3640) consult EIA RS-481 latest revision.
13.0 +0.50
-0.20
(0.512 +0.020)
-0.008
8.40 +1.5
-0.0
(0.331 +0.059 )-0.0
12.4 +2.0
-0.0
(0.488 +0.079 )
-0.0
48
Tape Size B1D1E2FP
1RT
2WA
0 B0 K0
Max. Min. Min. Min. Max.
See Note 5 See Note 2
8mm 4.35 1.00 6.25 3.50 ± 0.05 4.00 ± 0.10 25.0 2.50 Max. 8.30 See Note 1
(0.171) (0.039) (0.246) (0.138 ± 0.002) (0.157 ± 0.004) (0.984) (0.098) (0.327)
12mm 8.20 1.50 10.25 5.50 ± 0.05 4.00 ± 0.10 30.0 6.50 Max. 12.3 See Note 1
(0.323) (0.059) (0.404) (0.217 ± 0.002) (0.157 ± 0.004) (1.181) (0.256) (0.484)
8mm 4.35 1.00 6.25 3.50 ± 0.05 2.00 ± 0.10 25.0 2.50 Max. 8.30 See Note 1
1/2 Pitch (0.171) (0.039) (0.246) (0.138 ± 0.002) (0.079 ± 0.004) (0.984) (0.098) (0.327)
12mm 8.20 1.50 10.25 5.50 ± 0.05 8.00 ± 0.10 30.0 6.50 Max. 12.3 See Note 1
Double (0.323) (0.059) (0.404) (0.217 ± 0.002) (0.315 ± 0.004) (1.181) (0.256) (0.484)
Pitch
Embossed Carrier Configuration
8 & 12mm Tape Only
P0
B0
P1
P2
D0
T2
T
TOP COVER
TAPE
DEFORMATION
BETWEEN
EMBOSSMENTS
CENTER LINES
OF CAVITY MAX. CAVITY
SIZE - SEE NOTE 1
D1 FOR COMPONENTS
2.00 mm x 1.20 mm AND
LARGER (0.079 x 0.047)
10 PITCHES CUMULATIVE
TOLERANCE ON TAPE
±0.2mm (±0.008)
B1
E1
F
EMBOSSMENT
User Direction of Feed
E2
W
K0
T1
S1
A0
B1 IS FOR TAPE READER REFERENCE ONLY
INCLUDING DRAFT CONCENTRIC AROUND B0
8 & 12mm Embossed Tape
Metric Dimensions Will Govern
CONSTANT DIMENSIONS
VARIABLE DIMENSIONS
NOTES:
1. The cavity defined by A0, B0, and K0shall be configured to provide the following:
Surround the component with sufficient clearance such that:
a) the component does not protrude beyond the sealing plane of the cover tape.
b) the component can be removed from the cavity in a vertical direction without mechanical
restriction, after the cover tape has been removed.
c) rotation of the component is limited to 20º maximum (see Sketches D & E).
d) lateral movement of the component is restricted to 0.5mm maximum (see Sketch F).
2. Tape with or without components shall pass around radius “R” without damage.
3. Bar code labeling (if required) shall be on the side of the reel opposite the round sprocket holes.
Refer to EIA-556.
4. B1dimension is a reference dimension for tape feeder clearance only.
5. If P1= 2.0mm, the tape may not properly index in all tape feeders.
Tape Size D0EP
0P2S1 Min. T Max. T1
8mm 1.75 ± 0.10 4.0 ± 0.10 2.0 ± 0.05 0.60 0.60 0.10
and (0.069 ± 0.004) (0.157 ± 0.004) (0.079 ± 0.002) (0.024) (0.024) (0.004)
12mm Max.
0.50mm (0.020)
Maximum
0.50mm (0.020)
Maximum
Top View, Sketch "F"
Component Lateral Movements
1.50 +0.10
-0.0
(0.059 +0.004 )
-0.0
49
Tape Size P1 E2 Min. F W A0 B0T
See Note 4
8mm 4.00 ± 0.10 6.25 3.50 ± 0.05 See Note 1
(0.157 ± 0.004) (0.246) (0.138 ± 0.002)
12mm 4.00 ± 0.010 10.25 5.50 ± 0.05 12.0 ± 0.30
(0.157 ± 0.004) (0.404) (0.217 ± 0.002) (0.472 ± 0.012)
8mm 2.00 ± 0.05 6.25 3.50 ± 0.05
1/2 Pitch (0.079 ± 0.002) (0.246) (0.138 ± 0.002)
12mm 8.00 ± 0.10 10.25 5.50 ± 0.05 12.0 ± 0.30
Double (0.315 ± 0.004) (0.404) (0.217 ± 0.002) (0.472 ± 0.012)
Pitch
Paper Carrier Configuration
8 & 12mm Tape Only
P0
B0
P1
P2
D0
T
TOP
COVER
TAPE
BOTTOM
COVER
TAPE
CENTER LINES
OF CAVITY
CAVITY SIZE
SEE NOTE 1
10 PITCHES CUMULATIVE
TOLERANCE ON TAPE
±0.20mm (±0.008)
E1
F
G
User Direction of Feed
E2
W
T1
T1A0
8 & 12mm Paper Tape
Metric Dimensions Will Govern
CONSTANT DIMENSIONS
Tape Size D0EP
0P2T1G. Min. R Min.
8mm 1.75 ± 0.10 4.00 ± 0.10 2.00 ± 0.05 0.10 0.75 25.0 (0.984)
and (0.069 ± 0.004) (0.157 ± 0.004) (0.079 ± 0.002) (0.004) (0.030) See Note 2
12mm Max. Min. Min.
VARIABLE DIMENSIONS
1.10mm
(0.043) Max.
for Paper Base
Tape and
1.60mm
(0.063) Max.
for Non-Paper
Base Compositions
NOTES:
1. The cavity defined by A0, B0, and T shall be configured to provide sufficient clearance
surrounding the component so that:
a) the component does not protrude beyond either surface of the carrier tape;
b) the component can be removed from the cavity in a vertical direction without
mechanical restriction after the top cover tape has been removed;
c) rotation of the component is limited to 20º maximum (see Sketches A & B);
d) lateral movement of the component is restricted to 0.5mm maximum
(see Sketch C).
2. Tape with or without components shall pass around radius “R” without damage.
3. Bar code labeling (if required) shall be on the side of the reel opposite the sprocket
holes. Refer to EIA-556.
4. If P1= 2.0mm, the tape may not properly index in all tape feeders.
0.50mm (0.020)
Maximum
0.50mm (0.020)
Maximum
Top View, Sketch "C"
Component Lateral
1.50 +0.10
-0.0
(0.059 +0.004 )-0.0
8.00 +0.30
-0.10
(0.315 +0.012 )
-0.004
8.00 +0.30
-0.10
(0.315 +0.012 )-0.004
Bar Code Labeling Standard
AVX bar code labeling is available and follows latest version of EIA-556
50
Bulk Case Packaging
CASE QUANTITIES
Part Size 0402 0603 0805 1206
Qty. 10,000 (T=.023") 5,000 (T=.023")
(pcs / cassette) 80,000 15,000 8,000 (T=.031") 4,000 (T=.032")
6,000 (T=.043") 3,000 (T=.044")
BENEFITS BULK FEEDER
• Easier handling
• Smaller packaging volume
(1/20 of T/R packaging)
• Easier inventory control
• Flexibility
• Recyclable
CASE DIMENSIONS
Shutter
Slider
Attachment Base
110mm
12mm
36mm
Case
Cassette
Gate
Shooter
Chips
Expanded Drawing
Mounter
Head
51
I. Capacitance (farads)
English: C = .224 K A
TD
Metric: C = .0884 K A
TD
II. Energy stored in capacitors (Joules, watt - sec)
E = 12 CV2
III. Linear charge of a capacitor (Amperes)
I = C dV
dt
IV. Total Impedance of a capacitor (ohms)
Z = R2
S + (XC- XL)2
V. Capacitive Reactance (ohms)
xc=1
2 πfC
VI. Inductive Reactance (ohms)
xL= 2 πfL
VII. Phase Angles:
Ideal Capacitors: Current leads voltage 90°
Ideal Inductors: Current lags voltage 90°
Ideal Resistors: Current in phase with voltage
VIII. Dissipation Factor (%)
D.F.= tan (loss angle) = E.S.R. = (2 πfC) (E.S.R.)
Xc
IX. Power Factor (%)
P.F. = Sine (loss angle) = Cos f(phase angle)
P.F. = (when less than 10%) = DF
X. Quality Factor (dimensionless)
Q = Cotan (loss angle) = 1
D.F.
XI. Equivalent Series Resistance (ohms)
E.S.R. = (D.F.) (Xc) = (D.F.) / (2 πfC)
XII. Power Loss (watts)
Power Loss = (2 πfCV2) (D.F.)
XIII. KVA (Kilowatts)
KVA = 2 πfCV2x 10-3
XIV. Temperature Characteristic (ppm/°C)
T.C. = Ct – C25 x 106
C25 (Tt– 25)
XV. Cap Drift (%)
C.D. = C1– C2x 100
C1
XVI. Reliability of Ceramic Capacitors
L0=VtXT
tY
Lt(Vo )(
To )
XVII. Capacitors in Series (current the same)
Any Number: 1 = 1 + 1 --- 1
CTC1C2CN
C1C2
Two: CT=C1+ C2
XVIII. Capacitors in Parallel (voltage the same)
CT= C1+ C2--- + CN
XIX. Aging Rate
A.R. = %DC/decade of time
XX. Decibels
db = 20 log V1
V2
Pico X 10-12
Nano X 10-9
Micro X 10-6
Milli X 10-3
Deci X 10-1
Deca X 10+1
Kilo X 10+3
Mega X 10+6
Giga X 10+9
Tera X 10+12
K= Dielectric Constant f = frequency Lt= Test life
A= Area L = Inductance Vt= Test voltage
TD= Dielectric thickness = Loss angle Vo= Operating voltage
V= Voltage f= Phase angle Tt= Test temperature
t= time X & Y = exponent effect of voltage and temp. To= Operating temperature
Rs= Series Resistance Lo= Operating life
METRIC PREFIXES SYMBOLS
Basic Capacitor Formulas
52
General Description
Formulations – Multilayer ceramic capacitors are available
in both Class 1 and Class 2 formulations. Temperature
compensating formulation are Class 1 and temperature
stable and general application formulations are classified
as Class 2.
Class 1 – Class 1 capacitors or temperature compensating
capacitors are usually made from mixtures of titanates
where barium titanate is normally not a major part of the
mix. They have predictable temperature coefficients and
in general, do not have an aging characteristic. Thus they
are the most stable capacitor available. The most popular
Class 1 multilayer ceramic capacitors are C0G (NP0)
temperature compensating capacitors (negative-positive
0 ppm/°C).
Class 2 – EIA Class 2 capacitors typically are based on the
chemistry of barium titanate and provide a wide range of
capacitance values and temperature stability. The most
commonly used Class 2 dielectrics are X7R and Y5V. The
X7R provides intermediate capacitance values which vary
only ±15% over the temperature range of -55°C to 125°C. It
finds applications where stability over a wide temperature
range is required.
The Y5V provides the highest capacitance values and is
used in applications where limited temperature changes are
expected. The capacitance value for Y5V can vary from
22% to -82% over the -30°C to 85°C temperature range.
The Z5U dielectric is between X7R and Y5V in both stability
and capacitance range.
All Class 2 capacitors vary in capacitance value under the
influence of temperature, operating voltage (both AC and
DC), and frequency. For additional information on perfor-
mance changes with operating conditions, consult AVX’s
software, SpiCap.
Basic Construction – A multilayer ceramic (MLC) capaci-
tor is a monolithic block of ceramic containing two sets of
offset, interleaved planar electrodes that extend to two
opposite surfaces of the ceramic dielectric. This simple
structure requires a considerable amount of sophistication,
both in material and manufacture, to produce it in the quality
and quantities needed in today’s electronic equipment.
Ceramic Layer Electrode
Terminated
Edge
Terminated
Edge
End Terminations
Margin Electrodes
Multilayer Ceramic Capacitor
Figure 1
53
In specifying capacitance change with temperature for Class
2 materials, EIA expresses the capacitance change over an
operating temperature range by a 3 symbol code. The first
symbol represents the cold temperature end of the temper-
ature range, the second represents the upper limit of the
operating temperature range and the third symbol repre-
sents the capacitance change allowed over the
operating temperature range. Table 1 provides a detailed
explanation of the EIA system.
Effects of Voltage – Variations in voltage have little effect
on Class 1 dielectric but does affect the capacitance and
dissipation factor of Class 2 dielectrics. The application of
DC voltage reduces both the capacitance and dissipation
factor while the application of an AC voltage within a
reasonable range tends to increase both capacitance and
dissipation factor readings. If a high enough AC voltage is
applied, eventually it will reduce capacitance just as a DC
voltage will. Figure 2 shows the effects of AC voltage.
Capacitor specifications specify the AC voltage at which to
measure (normally 0.5 or 1 VAC) and application of the
wrong voltage can cause spurious readings. Figure 3 gives
the voltage coefficient of dissipation factor for various AC
voltages at 1 kilohertz. Applications of different frequencies
will affect the percentage changes versus voltages.
Typical effect of the application of DC voltage is shown in
Figure 4. The voltage coefficient is more pronounced for
higher K dielectrics. These figures are shown for room tem-
perature conditions. The combination characteristic known
as voltage temperature limits which shows the effects of
rated voltage over the operating temperature range is
shown in Figure 5 for the military BX characteristic.
General Description
Figure 2
50
40
30
20
10
0
12.5 25 37.5 50
Volts AC at 1.0 KHz
Capacitance Change Percent
Cap. Change vs. A.C. Volts
X7R
Figure 3
Curve 3 - 25 VDC Rated Capacitor
Curve 2 - 50 VDC Rated Capacitor
Curve 1 - 100 VDC Rated Capacitor Curve 3
Curve 2
Curve 1
.5 1.0 1.5 2.0 2.5
AC Measurement Volts at 1.0 KHz
Dissipation Factor Percent
10.0
8.0
6.0
4.0
2.0
0
D.F. vs. A.C. Measurement Volts
X7R
EIA CODE
Percent Capacity Change Over Temperature Range
RS198 Temperature Range
X7 -55°C to +125°C
X5 -55°C to +85°C
Y5 -30°C to +85°C
Z5 +10°C to +85°C
Code Percent Capacity Change
3.3%
4.7%
7.5%
10%
15%
22%
T+22%, -33%
U+22%, - 56%
V+22%, -82%
MIL CODE
Symbol Temperature Range
A-55°C to +85°C
B-55°C to +125°C
C-55°C to +150°C
Symbol Cap. Change Cap. Change
Zero Volts Rated Volts
R+15%, -15% +15%, -40%
W+22%, -56% +22%, -66%
X+15%, -15% +15%, -25%
Y+30%, -70% +30%, -80%
Z+20%, -20% +20%, -30%
Table 1: EIA and MIL Temperature Stable and General
Application Codes
EXAMPLE – A capacitor is desired with the capacitance value at 25°C
to increase no more than 7.5% or decrease no more than 7.5% from
-30°C to +85°C. EIA Code will be Y5F.
Temperature characteristic is specified by combining range and
change symbols, for example BR or AW. Specification slash sheets
indicate the characteristic applicable to a given style of capacitor.
54
General Description
Typical Cap. Change vs. D.C. Volts
X7R
Typical Cap. Change vs. Temperature
X7R
Effects of Time – Class 2 ceramic capacitors change
capacitance and dissipation factor with time as well as tem-
perature, voltage and frequency. This change with time is
known as aging. Aging is caused by a gradual re-alignment
of the crystalline structure of the ceramic and produces an
exponential loss in capacitance and decrease in dissipation
factor versus time. A typical curve of aging rate for semi-
stable ceramics is shown in Figure 6.
If a Class 2 ceramic capacitor that has been sitting on the
shelf for a period of time, is heated above its curie point,
(125°C for 4 hours or 150°C for 12hour will suffice) the part
will de-age and return to its initial capacitance and dissi-
pation factor readings. Because the capacitance changes
rapidly, immediately after de-aging, the basic capacitance
measurements are normally referred to a time period some-
time after the de-aging process. Various manufacturers use
different time bases but the most popular one is one day
or twenty-four hours after “last heat.” Change in the aging
curve can be caused by the application of voltage and
other stresses. The possible changes in capacitance due to
de-aging by heating the unit explain why capacitance
changes are allowed after test, such as temperature cycling,
moisture resistance, etc., in MIL specs. The application of
high voltages such as dielectric withstanding voltages also
tends to de-age capacitors and is why re-reading of capaci-
tance after 12 or 24 hours is allowed in military specifica-
tions after dielectric strength tests have been performed.
Effects of Frequency – Frequency affects capacitance
and impedance characteristics of capacitors. This effect is
much more pronounced in high dielectric constant ceramic
formulation that is low K formulations. AVX’s SpiCap soft-
ware generates impedance, ESR, series inductance, series
resonant frequency and capacitance all as functions of
frequency, temperature and DC bias for standard chip sizes
and styles. It is available free from AVX and can be down-
loaded for free from AVX website: www.avxcorp.com.
25% 50% 75% 100%
Percent Rated Volts
Capacitance Change Percent
2.5
0
-2.5
-5
-7.5
-10
0VDC
-55 -35 -15 +5 +25 +45 +65 +85 +105 +125
Temperature Degrees Centigrade
Capacitance Change Percent
+20
+10
0
-10
-20
-30
Figure 4
Figure 5
1 10 100 1000 10,000 100,000
Hours
Capacitance Change Percent
+1.5
0
-1.5
-3.0
-4.5
-6.0
-7.5
Characteristic Max. Aging Rate %/Decade
C0G (NP0)
X7R, X5R
Y5V
None
2
7
Figure 6
Typical Curve of Aging Rate
X7R
55
Effects of Mechanical Stress – High “K” dielectric
ceramic capacitors exhibit some low level piezoelectric
reactions under mechanical stress. As a general statement,
the piezoelectric output is higher, the higher the dielectric
constant of the ceramic. It is desirable to investigate this
effect before using high “K” dielectrics as coupling capaci-
tors in extremely low level applications.
Reliability – Historically ceramic capacitors have been one
of the most reliable types of capacitors in use today.
The approximate formula for the reliability of a ceramic
capacitor is:
Lo=VtXTtY
LtV
oT
o
where
Lo= operating life Tt= test temperature and
Lt= test life To= operating temperature
Vt= test voltage in °C
Vo= operating voltage X,Y = see text
Historically for ceramic capacitors exponent X has been
considered as 3. The exponent Y for temperature effects
typically tends to run about 8.
A capacitor is a component which is capable of storing
electrical energy. It consists of two conductive plates (elec-
trodes) separated by insulating material which is called the
dielectric. A typical formula for determining capacitance is:
C = .224 KA
t
C= capacitance (picofarads)
K= dielectric constant (Vacuum = 1)
A= area in square inches
t= separation between the plates in inches
(thickness of dielectric)
.224 = conversion constant
(.0884 for metric system in cm)
Capacitance – The standard unit of capacitance is the
farad. A capacitor has a capacitance of 1 farad when 1
coulomb charges it to 1 volt. One farad is a very large unit
and most capacitors have values in the micro (10-6), nano
(10-9) or pico (10-12) farad level.
Dielectric Constant – In the formula for capacitance given
above the dielectric constant of a vacuum is arbitrarily cho-
sen as the number 1. Dielectric constants of other materials
are then compared to the dielectric constant of a vacuum.
Dielectric Thickness – Capacitance is indirectly propor-
tional to the separation between electrodes. Lower voltage
requirements mean thinner dielectrics and greater capaci-
tance per volume.
Area – Capacitance is directly proportional to the area of
the electrodes. Since the other variables in the equation are
usually set by the performance desired, area is the easiest
parameter to modify to obtain a specific capacitance within
a material group.
Energy Stored – The energy which can be stored in a
capacitor is given by the formula:
E= 12CV2
E= energy in joules (watts-sec)
V= applied voltage
C= capacitance in farads
Potential Change – A capacitor is a reactive component
which reacts against a change in potential across it. This is
shown by the equation for the linear charge of a capacitor:
Iideal = C dV
dt
where
I= Current
C= Capacitance
dV/dt = Slope of voltage transition across capacitor
Thus an infinite current would be required to instantly
change the potential across a capacitor. The amount of
current a capacitor can “sink” is determined by the above
equation.
Equivalent Circuit – A capacitor, as a practical device,
exhibits not only capacitance but also resistance and
inductance. A simplified schematic for the equivalent circuit
is:
C= Capacitance L = Inductance
Rs= Series Resistance Rp= Parallel Resistance
Reactance – Since the insulation resistance (Rp) is normal-
ly very high, the total impedance of a capacitor is:
Z = R2
S+ (XC - XL)2
where
Z= Total Impedance
Rs= Series Resistance
XC= Capacitive Reactance = 1
2πfC
XL= Inductive Reactance = 2 πfL
The variation of a capacitor’s impedance with frequency
determines its effectiveness in many applications.
Phase Angle – Power Factor and Dissipation Factor are
often confused since they are both measures of the loss in
a capacitor under AC application and are often almost
identical in value. In a “perfect” capacitor the current in the
capacitor will lead the voltage by 90°.
General Description
R
LR
C
P
S
56
General Description
In practice the current leads the voltage by some other
phase angle due to the series resistance RS. The comple-
ment of this angle is called the loss angle and:
Power Factor (P.F.) = Cos for Sine
Dissipation Factor (D.F.) = tan
for small values of the tan and sine are essentially equal
which has led to the common interchangeability of the two
terms in the industry.
Equivalent Series Resistance – The term E.S.R. or
Equivalent Series Resistance combines all losses both
series and parallel in a capacitor at a given frequency so
that the equivalent circuit is reduced to a simple R-C series
connection.
Dissipation Factor – The DF/PF of a capacitor tells what
percent of the apparent power input will turn to heat in the
capacitor.
Dissipation Factor =E.S.R. = (2 πfC) (E.S.R.)
XC
The watts loss are:
Watts loss = (2 πfCV2) (D.F.)
Very low values of dissipation factor are expressed as their
reciprocal for convenience. These are called the “Q” or
Quality factor of capacitors.
Parasitic Inductance – The parasitic inductance of capac-
itors is becoming more and more important in the decou-
pling of today’s high speed digital systems. The relationship
between the inductance and the ripple voltage induced on
the DC voltage line can be seen from the simple inductance
equation:
V = L di
dt
The seen in current microprocessors can be as high as
0.3 A/ns, and up to 10A/ns. At 0.3 A/ns, 100pH of parasitic
inductance can cause a voltage spike of 30mV. While this
does not sound very drastic, with the Vcc for microproces-
sors decreasing at the current rate, this can be a fairly large
percentage.
Another important, often overlooked, reason for knowing
the parasitic inductance is the calculation of the resonant
frequency. This can be important for high frequency, by-
pass capacitors, as the resonant point will give the most
signal attenuation. The resonant frequency is calculated
from the simple equation:
fres = 1
2LC
Insulation Resistance – Insulation Resistance is the
resistance measured across the terminals of a capacitor
and consists principally of the parallel resistance RPshown
in the equivalent circuit. As capacitance values and hence
the area of dielectric increases, the I.R. decreases and
hence the product (C x IR or RC) is often specified in ohm
faradsor more commonly megohm-microfarads. Leakage
current is determined by dividing the rated voltage by IR
(Ohm’s Law).
Dielectric Strength – Dielectric Strength is an expression
of the ability of a material to withstand an electrical stress.
Although dielectric strength is ordinarily expressed in volts, it
is actually dependent on the thickness of the dielectric and
thus is also more generically a function of volts/mil.
Dielectric Absorption – A capacitor does not discharge
instantaneously upon application of a short circuit, but
drains gradually after the capacitance proper has been dis-
charged. It is common practice to measure the dielectric
absorption by determining the “reappearing voltage” which
appears across a capacitor at some point in time after it has
been fully discharged under short circuit conditions.
Corona – Corona is the ionization of air or other vapors
which causes them to conduct current. It is especially
prevalent in high voltage units but can occur with low voltages
as well where high voltage gradients occur. The energy
discharged degrades the performance of the capacitor and
can in time cause catastrophic failures.
di
dt
I (Ideal)
I (Actual)
Phase
Angle
Loss
Angle
V
IRs
f
E.S.R. C
57
Surface Mounting Guide
MLC Chip Capacitors
Component pads should be designed to achieve good
solder filets and minimize component movement during
reflow soldering. Pad designs are given below for the most
common sizes of multilayer ceramic capacitors for both
wave and reflow soldering. The basis of these designs is:
Pad width equal to component width. It is permissible to
decrease this to as low as 85% of component width but it
is not advisable to go below this.
• Pad overlap 0.5mm beneath component.
Pad extension 0.5mm beyond components for reflow and
1.0mm for wave soldering.
D1
D2
D3
D4
D5
Case Size D1 D2 D3 D4 D5
0402 1.70 (0.07) 0.60 (0.02) 0.50 (0.02) 0.60 (0.02) 0.50 (0.02)
0603 2.30 (0.09) 0.80 (0.03) 0.70 (0.03) 0.80 (0.03) 0.75 (0.03)
0805 3.00 (0.12) 1.00 (0.04) 1.00 (0.04) 1.00 (0.04) 1.25 (0.05)
1206 4.00 (0.16) 1.00 (0.04) 2.00 (0.09) 1.00 (0.04) 1.60 (0.06)
1210 4.00 (0.16) 1.00 (0.04) 2.00 (0.09) 1.00 (0.04) 2.50 (0.10)
1808 5.60 (0.22) 1.00 (0.04) 3.60 (0.14) 1.00 (0.04) 2.00 (0.08)
1812 5.60 (0.22) 1.00 (0.04)) 3.60 (0.14) 1.00 (0.04) 3.00 (0.12)
1825 5.60 (0.22) 1.00 (0.04) 3.60 (0.14) 1.00 (0.04) 6.35 (0.25)
2220 6.60 (0.26) 1.00 (0.04) 4.60 (0.18) 1.00 (0.04) 5.00 (0.20)
2225 6.60 (0.26) 1.00 (0.04) 4.60 (0.18) 1.00 (0.04) 6.35 (0.25)
Dimensions in millimeters (inches)
REFLOW SOLDERING
WAVE SOLDERING
Component Spacing
For wave soldering components, must be spaced sufficiently
far apart to avoid bridging or shadowing (inability of solder
to penetrate properly into small spaces). This is less impor-
tant for reflow soldering but sufficient space must be
allowed to enable rework should it be required.
Preheat & Soldering
The rate of preheat should not exceed 4°C/second to
prevent thermal shock. A better maximum figure is about
2°C/second.
For capacitors size 1206 and below, with a maximum
thickness of 1.25mm, it is generally permissible to allow a
temperature differential from preheat to soldering of 150°C.
In all other cases this differential should not exceed 100°C.
For further specific application or process advice, please
consult AVX.
Cleaning
Care should be taken to ensure that the capacitors are
thoroughly cleaned of flux residues especially the space
beneath the capacitor. Such residues may otherwise
become conductive and effectively offer a low resistance
bypass to the capacitor.
Ultrasonic cleaning is permissible, the recommended
conditions being 8 Watts/litre at 20-45 kHz, with a process
cycle of 2 minutes vapor rinse, 2 minutes immersion in the
ultrasonic solvent bath and finally 2 minutes vapor rinse.
D1
D2
D3
D4
D5
Case Size D1 D2 D3 D4 D5
0603 3.10 (0.12) 1.20 (0.05) 0.70 (0.03) 1.20 (0.05) 0.75 (0.03)
0805 4.00 (0.15) 1.50 (0.06) 1.00 (0.04) 1.50 (0.06) 1.25 (0.05)
1206 5.00 (0.19) 1.50 (0.06) 2.00 (0.09) 1.50 (0.06) 1.60 (0.06)
1210 5.00 (0.19) 1.50 (0.06) 2.00 (0.09) 1.50 (0.06) 2.50 (0.10)
Dimensions in millimeters (inches)
1mm (0.04)
1.5mm (0.06)
1mm (0.04)
Component Pad Design
58
Surface Mounting Guide
MLC Chip Capacitors
APPLICATION NOTES
Storage
Good solderability is maintained for at least twelve months,
provided the components are stored in their “as received”
packaging at less than 40°C and 70% RH.
Solderability
Terminations to be well soldered after immersion in a 60/40
tin/lead solder bath at 235 ± 5°C for 2 ± 1 seconds.
Leaching
Terminations will resist leaching for at least the immersion
times and conditions shown below.
Recommended Soldering Profiles
General
Surface mounting chip multilayer ceramic capacitors
are designed for soldering to printed circuit boards or other
substrates. The construction of the components is such that
they will withstand the time/temperature profiles used in both
wave and reflow soldering methods.
Handling
Chip multilayer ceramic capacitors should be handled with
care to avoid damage or contamination from perspiration
and skin oils. The use of tweezers or vacuum pick ups
is strongly recommended for individual components. Bulk
handling should ensure that abrasion and mechanical shock
are minimized. Taped and reeled components provides the
ideal medium for direct presentation to the placement
machine. Any mechanical shock should be minimized during
handling chip multilayer ceramic capacitors.
Preheat
It is important to avoid the possibility of thermal shock during
soldering and carefully controlled preheat is therefore
required. The rate of preheat should not exceed 4°C/second
and a target figure 2°C/second is recommended. Although
an 80°C to 120°C temperature differential is preferred,
recent developments allow a temperature differential
between the component surface and the soldering temper-
ature of 150°C (Maximum) for capacitors of 1210 size and
below with a maximum thickness of 1.25mm. The user is
cautioned that the risk of thermal shock increases as chip
size or temperature differential increases.
Soldering
Mildly activated rosin fluxes are preferred. The minimum
amount of solder to give a good joint should be used.
Excessive solder can lead to damage from the stresses
caused by the difference in coefficients of expansion
between solder, chip and substrate. AVX terminations are
suitable for all wave and reflow soldering systems. If hand
soldering cannot be avoided, the preferred technique is the
utilization of hot air soldering tools.
Cooling
Natural cooling in air is preferred, as this minimizes stresses
within the soldered joint. When forced air cooling is used,
cooling rate should not exceed 4°C/second. Quenching
is not recommended but if used, maximum temperature
differentials should be observed according to the preheat
conditions above.
Cleaning
Flux residues may be hygroscopic or acidic and must be
removed. AVX MLC capacitors are acceptable for use with
all of the solvents described in the specifications MIL-STD-
202 and EIA-RS-198. Alcohol based solvents are acceptable
and properly controlled water cleaning systems are also
acceptable. Many other solvents have been proven successful,
and most solvents that are acceptable to other components
on circuit assemblies are equally acceptable for use with
ceramic capacitors.
Termination Type Solder Solder Immersion Time
Tin/Lead/Silver Temp. °C Seconds
Nickel Barrier 60/40/0 260 ± 5 30 ± 1
Reflow
300
250
200
150
100
50
0
Solder Temp.
10 sec. max
1min
1min
(Minimize soldering time)
Natural
Cooling
220°C
to
250°C
Preheat
59
Surface Mounting Guide
MLC Chip Capacitors
POST SOLDER HANDLING
Once SMP components are soldered to the board, any
bending or flexure of the PCB applies stresses to the sol-
dered joints of the components. For leaded devices, the
stresses are absorbed by the compliancy of the metal leads
and generally don’t result in problems unless the stress is
large enough to fracture the soldered connection.
Ceramic capacitors are more susceptible to such stress
because they don’t have compliant leads and are brittle in
nature. The most frequent failure mode is low DC resistance
or short circuit. The second failure mode is significant loss
of capacitance due to severing of contact between sets of
the internal electrodes.
Cracks caused by mechanical flexure are very easily identi-
fied and generally take one of the following two general
forms:
Mechanical cracks are often hidden underneath the termi-
nation and are difficult to see externally. However, if one end
termination falls off during the removal process from PCB,
this is one indication that the cause of failure was excessive
mechanical stress due to board warping.
COMMON CAUSES OF
MECHANICAL CRACKING
The most common source for mechanical stress is board
depanelization equipment, such as manual breakapart, v-
cutters and shear presses. Improperly aligned or dull cutters
may cause torqueing of the PCB resulting in flex stresses
being transmitted to components near the board edge.
Another common source of flexural stress is contact during
parametric testing when test points are probed. If the PCB
is allowed to flex during the test cycle, nearby ceramic
capacitors may be broken.
A third common source is board to board connections at
vertical connectors where cables or other PCBs are con-
nected to the PCB. If the board is not supported during the
plug/unplug cycle, it may flex and cause damage to nearby
components.
Special care should also be taken when handling large (>6"
on a side) PCBs since they more easily flex or warp than
smaller boards.
REWORKING OF MLCs
Thermal shock is common in MLCs that are manually
attached or reworked with a soldering iron. AVX strongly
recommends that any reworking of MLCs be done with hot
air reflow rather than soldering irons. It is practically impossi-
ble to cause any thermal shock in ceramic capacitors when
using hot air reflow.
However direct contact by the soldering iron tip often caus-
es thermal cracks that may fail at a later date. If rework by
soldering iron is absolutely necessary, it is recommended
that the wattage of the iron be less than 30 watts and the
tip temperature be <300ºC. Rework should be performed
by applying the solder iron tip to the pad and not directly
contacting any part of the ceramic capacitor.
Type A:
Angled crack between bottom of device to top of solder joint.
Type B:
Fracture from top of device to bottom of device.
60
Surface Mounting Guide
MLC Chip Capacitors
PCB BOARD DESIGN
To avoid many of the handling problems, AVX recommends that MLCs be located at least .2" away from nearest edge of
board. However when this is not possible, AVX recommends that the panel be routed along the cut line, adjacent to where the
MLC is located.
Solder Tip Solder Tip
Preferred Method - No Direct Part Contact Poor Method - Direct Contact with Part
No Stress Relief for MLCs Routed Cut Line Relieves Stress on MLC