LY62W1024
Rev. 1.8 128K X 8 BIT LOW POWER CMOS SRAM
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
5
®
CAPACITANCE (TA = 25 , f℃ = 1.0MHz)
PARAMETER SYMBOL MIN. MA
UNIT
Input Capacitance CIN -6 pF
Input/Output Capacitance CI/O -8 pF
Note : These parameters are guaranteed by device characterization, but not production tested.
AC TEST CONDITIONS
Input Pulse Levels 0.2V to VCC -0.2V
Input Rise and Fall Times 3ns
Input and Output Timing Reference Levels 1.5V
Output Load CL= 50pF + 1TTL, IOH
IOL = -1mA/2m
AC ELECTRICAL CHARACTERISTICS
(1) READ CYCLE
PARAMETER SYM. LY62W1024-35 LY62W1024-55 LY62W1024-70 UNIT
MIN. MAX. MIN. MAX. MIN. MAX.
Read Cycle Time tRC 35 - 55 - 70 - ns
ddress Access Time tAA - 35 - 55 - 70 ns
Chip Enable Access Time tACE - 35 - 55 - 70 ns
Output Enable Access Time tOE - 25 - 30 - 35 ns
Chip Enable to Output in Low-Z tCLZ* 10 - 10 - 10 - ns
Output Enable to Output in Low-Z tOLZ* 5 - 5 - 5 - ns
Chip Disable to Output in High-Z tCHZ* - 15 - 20 - 25 ns
Output Disable to Output in High-Z tOHZ* - 15 - 20 - 25 ns
Output Hold from Address Change tOH 10 - 10 - 10 - ns
(2) WRITE CYCLE
PARAMETER SYM. LY62W1024-35 LY62W1024-55 LY62W1024-70 UNIT
MIN. MAX. MIN. MAX. MIN. MAX.
Write Cycle Time
WC 35 - 55 - 70 - ns
ddress Valid to End of Write tAW 30 - 50 - 60 - ns
Chip Enable to End of Write tCW 30 - 50 - 60 - ns
ddress Set-up Time tAS 0 - 0 - 0 - ns
Write Pulse Width
WP 25 - 45 - 55 - ns
Write Recovery Time
WR 0 - 0 - 0 - ns
Data to Write Time Overlap tDW 20 - 25 - 30 - ns
Data Hold from End of Write Time tDH 0 - 0 - 0 - ns
Output Active from End of Write tOW* 5 - 5 - 5 - ns
Write to Output in High-Z
WHZ* - 15 - 20 - 25 ns
*These parameters are guaranteed by device characterization, but not production tested.