### IMS2/32A 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY AUGUST 1983 - REVISED NOVEMBER 1985 - Organization . . . 4096 X 8 - Single 5-V Power Supply - All Inputs and Outputs Are TTL Compatible - Max Access/Min Cycle Time TMS2732A-17 170 ns TMS2732A-20 200 ns TMS2732A-25 250 ns TMS2732A-45 450 ns - Low Standby Power Dissipation . . . 158 mW (Maximum) - JEDEC Approved Pinout . . . industry Standard - 21-V Power Supply Required for Programming - N-Channel Silicon-Gate Technology - PEP4 Version Available with 168 Hour Burn-in and Guaranteed Operating Temperature Range from - 10 °C to 85 °C (TMS2732A-...)P4) | Α7 | П | 1 | U | 2 | 4 | | <sup>'</sup> ∨cc | ; | |----|---|----|---|---|---|---|------------------|----| | Α6 | Д | 2 | | 2 | 3 | ٥ | Α8 | | | Α5 | Д | 3 | | 2 | 2 | | Α9 | | | Α4 | q | 4 | | 2 | 1 | | A11 | | | А3 | q | 5 | | 2 | О | | G/V | PP | | A2 | П | 6 | | 1 | 9 | | A10 | ) | | Α1 | П | 7 | | 1 | 8 | | Ē | | | ΑO | d | 8 | | 1 | 7 | | 80 | | | Q1 | q | 9 | | 1 | 6 | | <b>Q</b> 7 | | | Q2 | a | 10 | | 1 | 5 | | Q6 | | | G3 | q | 11 | | 1 | 4 | | Q5 | | | | | | | | | | | | J PACKAGE (TOP VIEW) | PIN | NOMENCLATURE | |-------------------|--------------------| | A0-A11 | Address Inputs | | Ē | Chip Enable | | G/V <sub>PP</sub> | Output Enable/21 V | | GND | Ground | Outputs 5-V Power Supply Q1-Q8 Vcc ## description The TMS2732A is an ultraviolet light-erasable, electrically programmable read-only memory. It has 32,768 bits organized as 4,096 words of 8-bit length. The TMS2732A only requires a single 5-volt power supply with a tolerance of $\pm 5\%$ . The TMS2732A provides two output control lines: Output Enable $(\overline{G})$ and Chip Enable $(\overline{E})$ . This feature allows the $\overline{G}$ control line to eliminate bus contention in multibus microprocessor systems. The TMS2732A has a power-down mode that reduces maximum power dissipation from 657 mW to 158 mW when the device is placed on standby. This EPROM is supplied in a 24-pin dual-in-line ceramic package and is designed for operation from 0 °C to 70 °C. 6 #### operation The six modes of operation for the TMS2732A are listed in the following table. | FUNCTION | MODE | | | | | | | | | |---------------------------------|------|----------|-------------------------|---------|----------------------|------------------------|--|--|--| | (PINS) | Read | Deselect | Power Down<br>(Standby) | Program | Program Verification | Inhibit<br>Programming | | | | | Ē<br>(18) | VIL | × | VIH | VIL | V <sub>IL</sub> | VIH | | | | | Ğ/V <sub>PP</sub><br>(20) | VIL | VIH | х | 21 V | V <sub>IL</sub> | 21 V | | | | | V <sub>CC</sub><br>(24) | 5 V | 5 V | 5 V | 5 V | 5 V | 5 V | | | | | Q1-Q8<br>(9 to 11,<br>13 to 17) | a | HI-Z | HI-Z | D | a | HI-Z | | | | X = V<sub>JH</sub> or V<sub>JL</sub> #### read The two control pins (E and G/Vpp) must have low-level TTL signals in order to provide data at the outputs. Chip enable (E) should be used for device selection. Output enable (G/Vpp) should be used to gate data to the output pins. #### power down The power-down mode reduces the maximum power dissipation from 657 mW to 158 mW. A TTL highlevel signal applied to E selects the power-down mode. In this mode, the outputs assume a high-impedance state, independent of G/Vpp. #### program The programming procedure for the TMS2732A is the same as that for the TMS2532, except that in the program mode, G/Vpp is taken from a TTL low level to 21 V. The program mode consists of the following sequence of events. With the level on $\overline{G}/Vpp$ equal to 21 V. data to be programmed is applied in parallel to output pins Q8-Q1. The location to be programmed is addressed. Once data and addresses are stable, a 10-millisecond TTL low-level pulse is applied to E. The maximum width of this pulse is 11 milliseconds. The programming pulse must be applied at each location that is to be programmed. Locations may be programmed in any order. Several TMS2732As can be programmed simultaneously by connecting them in parallel and following the programming sequence previously described. #### program verify After the EPROM has been programmed, the programmed bits should be verified. To verify bit states, $\overline{G}/Vpp$ and E are set to VIL. #### program inhibit The program inhibit is useful when programming multiple TMS2732As connected in parallel with different data. Program inhibit can be implemented by applying a high-level signal to E of the device that is not to be programmed. #### erasure The TMS2732A is erased by exposing the chip to shortwave ultraviolet light that has a wavelength of 253.7 nanometers (2537 angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen watt-seconds per square centimeter. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are at a high level. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS2732A, the window should be covered with an opaque label. # logic symbol t <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, VCC | -0.3 V to 7 V | |--------------------------------------|-----------------| | Supply voltage range, Vpp | -0.3 V to 22 V | | Input voltage range (except program) | . −0.3 V to 7 V | | Output voltage range | 0.3 V to 7 V | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability # EPROMs/PROMs 6 # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------|------|-----|--------------------|------| | Vcc | Supply voltage (see Note 1) | 4.75 | - 5 | 5.25 | V | | VPP | Supply voltage (see Note 2) | | Vcc | | V | | VIH | High-level input voltage | 2 | | V <sub>CC</sub> +1 | ٧ | | VIL | Low-level input voltage | -0.1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | - NOTES: 1. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. - Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + Ipp. During programming, Vpp must be maintained at 21 V (±0.5 V). #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |----------------|-----------------------------------------|--------------------------------------------|---------|------| | Vон | High-level output voltage | l <sub>OH</sub> = -400 μA | 2.4 | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | 0.45 | V | | 1 <sub>1</sub> | Input current (leakage) | V <sub>I</sub> = 0 V to 5.25 V | ± 10 | μА | | 10 | Output current (leakage) | $V_{O} = 0.4 \text{ V to } 5.25 \text{ V}$ | ± 10 | μА | | ICC1 | VCC supply current (standby) | E at VIH, G at VIL | 30 | mA | | ICC2 | V <sub>CC</sub> supply current (active) | E and G at V <sub>IL</sub> | 125 | mA | # capacitance over recommended supply voltage range and operating free-air temperature range, $f=1~\text{MHz}^\dagger$ | PARAMETER | | | TEST CONDITIONS | TYP‡ | MAX | UNIT | |----------------|-----------------------|-------------------|----------------------|-------------------|-----|------| | C. | Ci All except G/Vpp | | V1 = 0 V | 4 | 6 | 26 | | 4 | Input capacitance | G/∨ <sub>PP</sub> | VI = 0 V | 4 6<br>20<br>8 12 | 20 | p⊦ | | C <sub>0</sub> | Output capacitance | • | V <sub>O</sub> = 0 V | 8 | 12 | pF | <sup>&</sup>lt;sup>†</sup>These parameters are tested on sample basis only. # switching characteristics over recommended supply voltage range and operating free-air temperature range | | DADAMETER | | TMS27 | 32A-17 | TMS27 | 32A-20 | TMS27 | 32A-25 | TMS27 | 32A-45 | UNIT | |--------------------|---------------------------------------------------------------------------------|------------------------------------------------------|-------|--------|-------|--------|-------|--------|-------|--------|------| | PARAMETER | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>a(A)</sub> | Access time from address | C <sub>l</sub> = 100 pF, | | 170 | | 200 | | 250 | | 450 | ns | | ta(E) | Access time from E | 1 Series 74 | | 170 | | 200 | | 250 | | 450 | ns | | ten(G) | Output enable time from G | TTL Load. | | 65 | | 70 | | 100 | | 150 | ns | | t <sub>dis</sub> † | Output disable time from E<br>or G, whichever occurs first | t <sub>r</sub> ≤20 ns, | 0 | 60 | 0 | 60 | 0 | 85 | 0 | 130 | ns | | <sup>t</sup> v(A) | Output data valid time after change of address, E, or G, whichever occurs first | t <sub>f</sub> ≤20 ns,<br>See Figure 1<br>and Note 3 | 0 | | 0 | | 0 | | 0 | | ns | NOTE 3: The timing reference levels for inputs and outputs are 0.8 V and 2 V. Input pulse levels are 0.40 V and 2.4 V. <sup>&</sup>lt;sup>‡</sup>Typical values are at T<sub>A</sub> = 25 °C and nominal voltages. <sup>&</sup>lt;sup>†</sup>Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. ## 1MS2/32A 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY # recommended conditions for programming, $T_A = 25$ °C (see Note 4) | | <u> </u> | MIN | NOM | MAX | UNIT | |----------------------|------------------------------------|------|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | 4.75 | 5 | 5.25 | V | | Vpp | Supply voltage | 20.5 | 21 | 21.5 | ٧ | | ViH | High-level input voltage | 2 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>IL</sub> | Low-level input voltage | -0.1 | | 0.8 | ٧ | | tw(E) | E pulse duration | 9 | 10 | 11 | ms | | tsu(A) | Address setup time | 2 | | - | μS | | t <sub>su(D)</sub> | Data setup time | 2 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | 2 | | | μS | | <sup>†</sup> h(A) | Address hold time | 0 | | | μS | | th(D) | Data hold time | 2 | | | μS | | th(VPP) | Vpp hald time | 2 | | | μS | | trec(PG) | Vpp recovery time | 2 | | | μS | | tr(PG)G | G rise time during programming | 50 | • | | ns | | <sup>t</sup> EHD | Delay time, data valid after E low | | | 1 | μS | NOTE 4: When programming the TMS2732A, connect a 0.1 µF capacitor between Vpp and GND to suppress spurious voltage transients which may damage the device. # programming characteristics, $T_A = 25$ °C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------|-------------------------------------------|------|-----|--------------------|------| | V <sub>IH</sub> | High-level input voltage | | 2 | | V <sub>CC</sub> +1 | V | | VIL | Low-level input voltage | | -0.1 | | 0.8 | ٧ | | Vон | High-level output voltage (verify) | 1 <sub>OH</sub> = -400 μA | 2.4 | | | ν | | VOL | Low-level output voltage (verify) | loL = 2.1 mA | | | 0.45 | > | | կ | Input current (all inputs) | VI = VIL or VIH | | | 10 | μΑ | | l <sub>PP</sub> | Supply current | E = V <sub>IL</sub> , G = V <sub>PP</sub> | | | 50 | mA | | <sup>l</sup> cc | Supply current | | | | 125 | mA | | tdis(PR) | Output disable time | | 0 | | 130 | ns | # PARAMETER MEASUREMENT INFORMATION FIGURE 1. TYPICAL OUTPUT LOAD CIRCUIT # read cycle timing # program cycle timing