Click To Buy
Information furnished by Linear Integrated Systems and Micross Components is believed to be accurate and reliable. However, no responsibility is assumed for its use; nor for any infringement of patents or
other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Linear Integrated Systems.
FEATURES
LOWDRIFT|∆VGS12/T|=5µV/°Cmax.
LOWLEAKAGEIG=20pATYP.
LOWNOISEen=10nV/HzTYP.
ABSOLUTEMAXIMUMRATINGS
@25°C(unlessotherwisenoted)
MaximumTemperatures
StorageTemperature‐65°Cto+200°C
OperatingJunctionTemperature+150°C
MaximumVoltageandCurrentforEachTransistorNote1
VGSSGateVoltagetoDrainorSource60V
VDSODraintoSourceVoltage60V
IG
(
f
)
GateForwardCurrent50mA
MaximumPowerDissipation
DeviceDissipation@FreeAirTotal400mW@25°C
MATCHINGCHARACTERISTICS@25°CUNLESSOTHERWISENOTED
SYMBOLCHARACTERISTICSVALUEUNITSCONDITIONS
|VGS12/T|max.DRIFTVS.
TEMPERATURE
25µV/°CVDG=20V,ID=200µA
TA=55°Cto+125°C
|VGS12|max.OFFSETVOLTAGE10mVVDG=20V,ID=200µA
ELECTRICALCHARACTERISTICS@25°C(unlessotherwisenoted)
SYMBOLCHARACTERISTICSMIN.TYP.MAX.UNITSCONDITIONS
BVGSSBreakdownVoltage60 ‐‐ ‐‐ VVDS=0ID=1µA
BVGGOGateToGateBreakdown60 ‐‐ ‐‐ V IG=1nAID=0IS=0
YfSS
TRANSCONDUCTANCE
FullConduction
1000
2000
3000
µmho
VDG=20VVGS=0Vf=1kHz
YfSTypicalOperation5007001000µmho VDG=20VID=200µA
|YFS12/YFS|Mismatch ‐‐ 0.63%
IDSS
DRAINCURRENT
FullConduction
0.5
2
5
mA
VDG=20VVGS=0V
|IDSS12/IDSS|MismatchatFullConduction ‐‐ 15%
VGS(off)orV
p
GATEVOLTAGE
Pinchoffvoltage
1
2
4.5
V
VDS=20VID=1nA
VGS(on)OperatingRange0.5 ‐‐ 4V VDS=20VID=200µA
IG
GATECURRENT
Operating
‐‐
20
50
pA
VDG=20VID=200µA
IGHighTemperature ‐‐ ‐‐ 50nATA=+125°C
IGReducedVDG ‐‐ 5 ‐‐ pAVDG=10VID=200µA
IGSSAtFullConduction ‐‐ ‐‐ 100pAVDG=20VVDS=0
YOSS
OUTPUTCONDUCTANCE
FullConduction
‐‐
‐‐
5
µmho
VDG=20VVGS=0V
YOSOperating ‐‐ 0.11µmhoVDG=20VID=200µA
|YOS12|Differential ‐‐ 0.010.1µmho
CMR
COMMONMODEREJECTION
20log|VGS12/VDS|
‐‐
100
‐‐
dB
VDS=10to20VID=200µA
CMR‐20log|VGS12/VDS|‐‐ 75 ‐‐ dB∆VDS=5to10VID=200µA
NF
NOISE
Figure
‐‐
‐‐
0.5
dB
VDS=20VVGS=0VRG=10MΩ
f=100HzNBW=6Hz
enVoltage ‐‐ ‐‐ 15nV/HzVDS=20VID=200µAf=10HzNBW=1Hz
CISS
CAPACITANCE
Input
‐‐
‐‐
6
pF
VDS=20VVGS=0Vf=1MHz
CRSSReverseTransfer ‐‐ ‐‐ 2pF
CDDDraintoDrain ‐‐ 0.1 ‐‐ pFVDG=20VID=200µA
The 2N3955 is a Low Noise, Low Drift, Monolithic Dual N-Channel JFET
2N3955
MONOLITHIC DUAL
N-CHANNEL JFET
Note 1 – These ratings are limiting values above which the serviceability of any semiconductor may be impaired
2N3955 Applications:
Wideband Differential Amps
High Input Impedance Amplifiers
The 2N3955 family are matched JFET pairs for
differential amplifiers. The 2N3955 family of general
purpose JFETs is characterized for low and medium
frequency differential amplifiers requiring low offset
voltage, drift, noise and capacitance
The 2N3955 family also exhibits low capacitance - 6pF
max and a spot noise figure of -0.5dB max. The part
offers a superior tracking ability.
The hermetically sealed TO-71 and TO-78 packages
are well suited for high reliability and harsh environment
applications.
(See Packaging Information).
TO-71
/
TO-78 (Bottom View)
Available Packages:
2N3955 in TO-71 / TO-78
2N3955 available as bare die
Please contact Micross for full package and die dimensions
Micross Components Europe
Tel: +44 1603 788967
Email: chipcomponents@micross.com
Web: http://www.micross.com/distribution