
Figure 51: VDD Voltage Switching .................................................................................................................. 139
Figure 52: MRS to MRS Command Timing (tMRD) ......................................................................................... 140
Figure 53: MRS to nonMRS Command Timing (tMOD) .................................................................................. 141
Figure 54: Mode Register 0 (MR0) Definitions ................................................................................................ 142
Figure 55: READ Latency .............................................................................................................................. 145
Figure 56: Mode Register 1 (MR1) Definition ................................................................................................. 146
Figure 57: READ Latency (AL = 5, CL = 6) ....................................................................................................... 149
Figure 58: Mode Register 2 (MR2) Definition ................................................................................................. 149
Figure 59: CAS Write Latency ........................................................................................................................ 150
Figure 60: Mode Register 3 (MR3) Definition ................................................................................................. 152
Figure 61: Multipurpose Register (MPR) Block Diagram ................................................................................. 153
Figure 62: MPR System Read Calibration with BL8: Fixed Burst Order Single Readout ..................................... 155
Figure 63: MPR System Read Calibration with BL8: Fixed Burst Order, Back-to-Back Readout .......................... 156
Figure 64: MPR System Read Calibration with BC4: Lower Nibble, Then Upper Nibble .................................... 157
Figure 65: MPR System Read Calibration with BC4: Upper Nibble, Then Lower Nibble .................................... 158
Figure 66: ZQ CALIBRATION Timing (ZQCL and ZQCS) ................................................................................. 160
Figure 67: Example: Meeting tRRD (MIN) and tRCD (MIN) ............................................................................. 161
Figure 68: Example: tFAW ............................................................................................................................. 162
Figure 69: READ Latency .............................................................................................................................. 163
Figure 70: Consecutive READ Bursts (BL8) .................................................................................................... 165
Figure 71: Consecutive READ Bursts (BC4) .................................................................................................... 165
Figure 72: Nonconsecutive READ Bursts ....................................................................................................... 166
Figure 73: READ (BL8) to WRITE (BL8) .......................................................................................................... 166
Figure 74: READ (BC4) to WRITE (BC4) OTF .................................................................................................. 167
Figure 75: READ to PRECHARGE (BL8) .......................................................................................................... 167
Figure 76: READ to PRECHARGE (BC4) ......................................................................................................... 168
Figure 77: READ to PRECHARGE (AL = 5, CL = 6) ........................................................................................... 168
Figure 78: READ with Auto Precharge (AL = 4, CL = 6) ..................................................................................... 168
Figure 79: Data Output Timing – tDQSQ and Data Valid Window .................................................................... 170
Figure 80: Data Strobe Timing – READs ......................................................................................................... 171
Figure 81: Method for Calculating tLZ and tHZ ............................................................................................... 172
Figure 82: tRPRE Timing ............................................................................................................................... 172
Figure 83: tRPST Timing ............................................................................................................................... 173
Figure 84: tWPRE Timing .............................................................................................................................. 175
Figure 85: tWPST Timing .............................................................................................................................. 175
Figure 86: WRITE Burst ................................................................................................................................ 176
Figure 87: Consecutive WRITE (BL8) to WRITE (BL8) ..................................................................................... 177
Figure 88: Consecutive WRITE (BC4) to WRITE (BC4) via OTF ........................................................................ 177
Figure 89: Nonconsecutive WRITE to WRITE ................................................................................................. 178
Figure 90: WRITE (BL8) to READ (BL8) .......................................................................................................... 178
Figure 91: WRITE to READ (BC4 Mode Register Setting) ................................................................................. 179
Figure 92: WRITE (BC4 OTF) to READ (BC4 OTF) ........................................................................................... 180
Figure 93: WRITE (BL8) to PRECHARGE ........................................................................................................ 181
Figure 94: WRITE (BC4 Mode Register Setting) to PRECHARGE ...................................................................... 181
Figure 95: WRITE (BC4 OTF) to PRECHARGE ................................................................................................ 182
Figure 96: Data Input Timing ........................................................................................................................ 183
Figure 97: Self Refresh Entry/Exit Timing ...................................................................................................... 185
Figure 98: Active Power-Down Entry and Exit ................................................................................................ 189
Figure 99: Precharge Power-Down (Fast-Exit Mode) Entry and Exit ................................................................. 189
Figure 100: Precharge Power-Down (Slow-Exit Mode) Entry and Exit .............................................................. 190
Figure 101: Power-Down Entry After READ or READ with Auto Precharge (RDAP) ........................................... 190
Figure 102: Power-Down Entry After WRITE .................................................................................................. 191
4Gb: x4, x8, x16 DDR3L SDRAM
Description
09005aef85af8fa8
4Gb_DDR3L.pdf - Rev. R 09/18 EN 7Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2017 Micron Technology, Inc. All rights reserved.