ISL6745A (R) Data Sheet September 11, 2008 Improved Bridge Controller with Precision Dead Time Control The ISL6745A is a low-cost double-ended voltage-mode PWM controller designed for half-bridge and full-bridge power supplies and line-regulated bus converters. It provides precise control of switching frequency, adjustable soft-start, and overcurrent shutdown. In addition, the ISL6745A allows for accurate adjustment of MOSFET non-overlap time ("deadtime") with deadtimes as low as 35ns, allowing power engineers to optimize the efficiency of open-loop bus converters. The ISL6745A also includes a control voltage input for closed-loop PWM and line voltage feed-forward functions. The ISL6745A is identical to the ISL6745, but is optimized for higher noise environments. FN6703.1 Features * Precision Duty Cycle and Deadtime Control * 100A Start-up Current * Adjustable Delayed Overcurrent Shutdown and Re-Start * Adjustable Oscillator Frequency Up to 2MHz * 1A MOSFET Gate Drivers * Adjustable Soft-Start * Internal Over-Temperature Protection * 35ns Control to Output Propagation Delay * Small Size and Minimal External Component Count * Input Undervoltage Protection Low start-up and operating currents allow for easy biasing in both AC/DC and DC/DC applications. This advanced BiCMOS design also features adjustable switching frequency up to 1MHz, 1A FET drivers, and very low propagation delays for a fast response to overcurrent faults. The ISL6745A is available in a space-saving MSOP-10 package and is guaranteed to meet rated specifications over a wide -40C to +105C temperature range. * Pb-Free (RoHS Compliant) Applications * Half-bridge Converters * Full-bridge Converters * Line-regulated Bus Converters * AC/DC Power Supplies Ordering Information * Telecom, Datacom, and File Server Power PART NUMBER (Note) PART MARKING ISL6745AAUZ* 6745A TEMP. RANGE (C) PACKAGE (Pb-Free) PKG. DWG. # Pinout ISL6745A (10 LD MSOP) TOP VIEW -40 to +105 10 Ld MSOP M10.118 *Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 1 SS 1 10 VDD RTD 2 9 VDDP VERR 3 8 OUTB CS 4 7 OUTA CT 5 6 GND CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2008. All Rights Reserved All other trademarks mentioned are the property of their respective owners. Internal Architecture VDDP FL VBIAS VBIAS 5.00V VDD OUTA Q UVLO + BG T Q OUTB PWM TOGGLE INTERNAL OT SHUTDOWN 130C - 150C VBIAS 70A 2 GND ON SS VBIAS + - SS CLAMP RTD + 2.0V IRTD + - SS CHARGED 15A 3.9V 4.0V S Q VBIAS ISL6745A R Q OC LATCH 160A ON 2.8V + PEAK + VALLEY S Q CLK R Q CT I DCH= 55 x IRTD 0.8V RESET DOMINANT Q SS LOW Q 50s RETRIGGERABLE ONE SHOT FAULT LATCH SS SET DOMINANT S Q S Q IDCH ON VBIAS VBIAS UV 4.65V 4.80V + BG CS 0.6V + - OC DETECT PWM COMPARATOR FN6703.1 September 11, 2008 VBIA CT S 15A + - VERR SS 0.8 0.8 FL R Q R Q PWM LATCH SET DOMINANT 0.27V + - Typical Application - Telecom DC/DC Converter VIN+ Q1 + VOUT T1 C1 CR1 + 3 C10 CR2 36V TO 75V (100V Max.) RETURN L1 T2 Q2 C2 VIN- CR4 CR3 ISL6745A U2 ISL2100A 1 VDD 2 HB C6 LO 8 VSS 7 3 HO LI 6 4 HS HI 5 R11 C9 R1 R6 U1 ISL6745A 1 SS R10 U3 R7 VDD 10 2 RTD VDDP 9 C8 3 VERR OUTB 8 Q3 4 CS OUTA 7 5 CT GND 6 R4 C7 R8 R3 VR2 VR1 C2 R2 C3 C4 C5 R5 U4 TL431 R9 FN6703.1 September 11, 2008 ISL6745A Absolute Maximum Ratings Thermal Information Supply Voltage, VDD . . . . . . . . . . . . . . . . . . . GND - 0.3V to +20.0V OUTA, OUTB . . . . . . . . . . . . . . . . . . . . . . . . . . . GND - 0.3V to VDD Signal Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND - 0.3V to 5V Peak GATE Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1A Thermal Resistance (Typical, Note 1) Operating Conditions JA (C/W) 10 Lead MSOP. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 155 Maximum Junction Temperature . . . . . . . . . . . . . . .-55C to +150C Maximum Storage Temperature Range . . . . . . . . . .-65C to +150C Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . .-40C to +105C Supply Voltage Range (Typical). . . . . . . . . . . . . . . . . . . . 9V to 16V CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. NOTES: 1. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. 2. All voltages are to be measured with respect to GND, unless otherwise specified. Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to Block Diagram on page 2 and Typical Application schematic on page 3. 9V < VDD < 16V, RTD = 51.1k, CT = 470pF, TA = -40C to +105C, Typical values are at TA = +25C; Parameters with MIN and/or MAX limits are 100% tested at +25C, unless otherwise specified. Temperature limits established by characterization and are not production tested. PARAMETER TEST CONDITIONS MIN TYP MAX UNITS SUPPLY VOLTAGE Start-Up Current, IDD VDD< START Threshold - - 175 A Operating Current, IDD COUTA,B = 1nF - 5 8.5 mA UVLO START Threshold 5.9 6.3 6.6 V UVLO STOP Threshold 5.3 5.7 6.3 V - 0.6 - V 0.55 0.6 0.65 V - 35 - ns CS Sink Current 8 10 - mA Input Bias Current -1 - 1 A Hysteresis CURRENT SENSE Current Limit Threshold CS to OUT Delay (Note 3) PULSE WIDTH MODULATOR Minimum Duty Cycle VERROR < CT Offset - - 0 % Maximum Duty Cycle CT = 470pF, RTD = 51.1k - 94 - % CT = 470pF, RTD = 1.1k (Note 3) - 99 - % - 0.8 - V/V VERR to PWM Comparator Input Gain CT to PWM Comparator Input Gain (Note 3) - 1 - V/V SS to PWM Comparator Input Gain (Note 3) - 0.8 - V/V 143 156 170 A 1.925 2 2.075 V 45 - 65 A/A CT Valley Voltage 0.75 0.8 0.85 V CT Peak Voltage 2.70 2.80 2.90 V OSCILLATOR Charge Current TA = +25C RTD Voltage Discharge Current Gain 4 FN6703.1 September 11, 2008 ISL6745A Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to Block Diagram on page 2 and Typical Application schematic on page 3. 9V < VDD < 16V, RTD = 51.1k, CT = 470pF, TA = -40C to +105C, Typical values are at TA = +25C; Parameters with MIN and/or MAX limits are 100% tested at +25C, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued) PARAMETER TEST CONDITIONS MIN TYP MAX UNITS Net Charging Current 45 - 68 A SS Clamp Voltage 3.8 4.0 4.2 V - 3.9 - V 12 15 23 A 0.25 0.27 0.31 V SOFT-START Overcurrent Shutdown Threshold Voltage (Note 3) Overcurrent Discharge Current Reset Threshold Voltage OUTPUT High Level Output Voltage (VOH) VDD - VOUTA or VOUTB, IOUT = -100mA - 0.5 2.0 V Low Level Output Voltage (VOL) IOUT = 100mA - 0.5 1.0 V Rise Time CGATE = 1nF, VDD = 12V - 17 60 ns Fall Time CGATE = 1nF, VDD = 12V - 20 60 ns Thermal Shutdown (Note 3) - 145 - C Thermal Shutdown Clear (Note 3) - 130 - C Hysteresis, Internal Protection (Note 3) - 15 - C THERMAL PROTECTION NOTES: 3. Limits established by characterization and are not production tested. 5 FN6703.1 September 11, 2008 ISL6745A Typical Performance Curves 1-104 60 CT = 1000pF DEADTIME (ns) CT DISCHARGE CURRENT GAIN 65 55 50 CT = 680pF CT = 470pF 1-103 CT = 270pF CT = 100pF 100 45 40 0.01 0.02 0.03 0.04 0.05 0.06 0.07 0.08 0.09 0.10 10 10 20 30 40 50 60 RTD (k) RTD CURRENT (mA) FIGURE 1. OSCILLATOR CT DISCHARGE CURRENT GAIN 90 100 1.03 NORMALIZED CHARGING CURRENT OSCILLATOR FREQUENCY (kHz) 80 FIGURE 2. DEADTIME vs CAPACITANCE 600 500 400 300 200 100 0 100 70 200 300 400 500 600 CT (pF) 700 800 900 1.02 1.01 1.00 0.99 0.98 0.97 0.96 0.95 -40 1k -25 -10 5 20 35 50 65 80 95 110 TEMPERATURE (C) FIGURE 3. CAPACITANCE vs OSCILLATOR FREQUENCY (RTD = 49.9k) FIGURE 4. CHARGE CURRENT vs TEMPERATURE 1.07 NORMALIZED VOLTAGE 1.06 1.05 1.04 1.03 1.02 1.01 1.00 0.99 0.98 0 10 20 30 40 50 60 70 80 90 100 RTD (k) FIGURE 5. TIMING CAPACITOR VOLTAGE vs RTD 6 FN6703.1 September 11, 2008 ISL6745A Pin Descriptions VDD - VDD is the power connection for the IC. To optimize noise immunity, bypass VDD to GND with a ceramic capacitor as close to the VDD and GND pins as possible. The total supply current, IDD, will be dependent on the load applied to outputs OUTA and OUTB. Total IDD current is the sum of the quiescent current and the average output current. Knowing the operating frequency, FSW, and the output loading capacitance charge, Q, per output, the average output current can be calculated from Equation 1: I OUT = 2 * Q * F SW A (EQ. 1) RTD - This is the oscillator timing capacitor discharge current control pin. A resistor is connected between this pin and GND. The current flowing through the resistor determines the magnitude of the discharge current. The discharge current is nominally 55x this current. The PWM deadtime is determined by the timing capacitor discharge duration. CT - The oscillator timing capacitor is connected between this pin and GND. CS - This is the input to the overcurrent protection comparator. The overcurrent comparator threshold is set at 0.600V nominal. The CS pin is shorted to GND at the end of each switching cycle. Depending on the current sensing source impedance, a series input resistor may be required due to the delay between the internal clock and the external power switch. Exceeding the overcurrent threshold will start a delayed shutdown sequence. Once an overcurrent condition is detected, the soft-start charge current source is disabled. The soft-start capacitor begins discharging through a 15A current source, and if it discharges to less than 3.9V (Sustained Overcurrent Threshold), a shutdown condition occurs and the OUTA and OUTB outputs are forced low. When the soft-start voltage reaches 0.27V (Reset Threshold) a soft-start cycle begins. If the overcurrent condition ceases, and then an additional 50s period elapses before the shutdown threshold is reached, no shutdown occurs. The SS charging current is re-enabled and the soft-start voltage is allowed to recover. GND - Reference and power ground for all functions on this device. Due to high peak currents and high frequency operation, a low impedance layout is necessary. Ground planes and short traces are highly recommended. OUTA and OUTB - Alternate half cycle output stages. Each output is capable of 1A peak currents for driving power MOSFETs or MOSFET drivers. Each output provides very low impedance to overshoot and undershoot. SS - Connect the soft-start timing capacitor between this pin and GND to control the duration of soft-start. The value of the capacitor determines the rate of increase of the duty cycle during start-up, controls the overcurrent shutdown delay, and the overcurrent and short circuit hiccup restart period. VERR - The inverting input of the PWM comparator. The error voltage is applied to this pin to control the duty cycle. Increasing the signal level increases the duty cycle. The node may be driven with an external error amplifier or an opto-coupler. VDDP - VDDP is the separate collector supply to the gate drive. Having a separate VDDP pin helps isolate the analog circuitry from the high power gate drive noise. Functional Description Features The ISL6745A PWM is an excellent choice for low cost bridge topologies for applications requiring accurate frequency and deadtime control. Among its many features are 1A FET drivers, adjustable soft-start, overcurrent protection and internal thermal protection, allowing a highly flexible design with minimal external components. Oscillator The ISL6745A has an oscillator with a frequency range to 2MHz, programmable using a resistor RTD and capacitor CT. The switching period may be considered to be the sum of the timing capacitor charge and discharge durations. The charge duration is determined by CT and the internal current source (assumed to be 160A in the formula). The discharge duration is determined by RTD and CT. 4 T C 1.25 x10 * C T s (EQ. 2) 1 T D ----------------------------------------------------------------------------- * R TD * C T CTDisch arg eCurrentGain 1 T OSC = T C + T D = ---------------F OSC s s (EQ. 3) (EQ. 4) where TC and TD are the approximate charge and discharge times, respectively, TOSC is the oscillator free running period, and FOSC is the oscillator frequency. One output switching cycle requires two oscillator cycles. The actual times will be slightly longer than calculated due to internal propagation delays of approximately 5ns/transition. This delay adds directly to the switching duration, and also causes overshoot of the timing capacitor peak and valley voltage thresholds, effectively increasing the peak-to-peak voltage on the timing capacitor. Additionally, if very low charge and discharge currents are used, there will be an increased error due to the input impedance at the CT pin. The above formulae help with the estimation of the frequency. Practically, effects like stray capacitances that affect the overall CT capacitance, variation in RTD voltage and charge current over-temperature, etc. exist, and are best evaluated in-circuit. Equation 2 follows from the basic dV capacitor current equation, i = C x . In this case, with dt 7 FN6703.1 September 11, 2008 ISL6745A variation in dV with RTD (Figure 5), and in charge current (Figure 4), results from Equation 2 would differ from the calculated frequency. The typical performance curves may be used as a tool along with the previous equations as a more accurate tool to estimate the operating frequency more accurately. The maximum duty cycle, D, and deadtime, DT, can be calculated from: D = T C T OSC DT = ( 1 - D ) T OSC (EQ. 5) s (EQ. 6) Soft-Start Operation The ISL6745A features a soft-start using an external capacitor in conjunction with an internal current source. Soft-start reduces stresses and surge currents during start-up. The oscillator capacitor signal, CT, is compared to the soft-start voltage, SS, in the SS comparator which drives the PWM latch. While the SS voltage is less than 3.5V, duty cycle is limited. The output pulse width increases as the soft-start capacitor voltage increases up to 3.5V. This has the effect of increasing the duty cycle from zero to the maximum pulse width during the soft-start period. When the soft-start voltage exceeds 3.5V, soft-start is completed. Soft-start occurs during start-up and after recovery from an overcurrent shutdown. The soft-start voltage is clamped to 4V. Overcurrent Operation Overcurrent delayed shutdown is enabled once the soft-start cycle is complete. If an overcurrent condition is detected, the soft-start charging current source is disabled and the soft-start capacitor is allowed to discharge through a 15A source. At the same time a 50s retriggerable one-shot timer is activated. It remains active for 50s after the overcurrent condition ceases. If the soft-start capacitor discharges to 3.9V, the output is disabled. This state continues until the soft-start voltage reaches 270mV, at which time a new soft-start cycle is initiated. If the overcurrent condition stops at least 50s prior to the soft-start voltage reaching 3.9V, the soft-start charging currents revert to normal operation and the soft-start voltage is allowed to recover. Thermal Protection An internal temperature sensor protects the device should the junction temperature exceed +145C. There is approximately +15C of hysteresis. Ground Plane Requirements Careful layout is essential for satisfactory operation of the device. A good ground plane must be employed. VDD should be bypassed directly to GND with good high frequency capacitance. Gate Drive The ISL6745A is capable of sourcing and sinking 1A peak current, and may also be used in conjunction with a MOSFET driver such as the ISL6700 for level shifting. To limit the peak current through the IC, an external resistor may be placed between the totem-pole output of the IC (OUTA or OUTB pin) and the gate of the MOSFET. This small series resistor also damps any oscillations caused by the resonant tank of the parasitic inductances in the traces of the board and the FET's input capacitance. 8 FN6703.1 September 11, 2008 ISL6745A Mini Small Outline Plastic Packages (MSOP) N M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE E1 E INCHES SYMBOL -B- INDEX AREA 1 2 0.20 (0.008) A B C TOP VIEW 4X 0.25 (0.010) R1 R GAUGE PLANE A SEATING PLANE -C- A2 A1 b -He D 0.10 (0.004) 4X L SEATING PLANE C -A0.20 (0.008) C C a SIDE VIEW CL E1 0.20 (0.008) C D -B- MILLIMETERS MAX MIN MAX NOTES A 0.037 0.043 0.94 1.10 - A1 0.002 0.006 0.05 0.15 - A2 0.030 0.037 0.75 0.95 - b 0.007 0.011 0.18 0.27 9 c 0.004 0.008 0.09 0.20 - D 0.116 0.120 2.95 3.05 3 E1 0.116 0.120 2.95 3.05 4 e L1 MIN 0.020 BSC 0.50 BSC - E 0.187 0.199 4.75 5.05 - L 0.016 0.028 0.40 0.70 6 L1 0.037 REF 0.95 REF - N 10 10 7 R 0.003 - 0.07 - - R1 0.003 - 0.07 - - 5o 15o 5o 15o - 0o 6o 0o 6o - END VIEW Rev. 0 12/02 NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA. 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Datums -A -H- . and - B - to be determined at Datum plane 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 9 FN6703.1 September 11, 2008 Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Intersil: ISL6745AAUZ-TS2712 ISL6745ALEVAL3Z