ISL6612A, ISL6613A Data Sheet May 1, 2012 Advanced Synchronous Rectified Buck MOSFET Drivers with Pre-POR OVP The ISL6612A and ISL6613A are high frequency MOSFET drivers specifically designed to drive upper and lower power N-Channel MOSFETs in a synchronous rectified buck converter topology. These drivers combined with HIP63xx or ISL65xx Multi-Phase Buck PWM controllers and N-Channel MOSFETs form complete core-voltage regulator solutions for advanced microprocessors. The ISL6612A drives the upper gate to 12V, while the lower gate can be independently driven over a range from 5V to 12V. The ISL6613A drives both upper and lower gates over a range of 5V to 12V. This drive-voltage provides the flexibility necessary to optimize applications involving trade-offs between gate charge and conduction losses. FN9159.7 Features * Pin-to-pin Compatible with HIP6601 SOIC family * Dual MOSFET Drives for Synchronous Rectified Bridge * Advanced Adaptive Zero Shoot-Through Protection - Body Diode Detection - Auto-zero of rDS(ON) Conduction Offset Effect * Adjustable Gate Voltage (5V to 12V) for Optimal Efficiency * 36V Internal Bootstrap Schottky Diode * Bootstrap Capacitor Overcharging Prevention * Supports High Switching Frequency (up to 2MHz) - 3A Sinking Current Capability - Fast Rise/Fall Times and Low Propagation Delays * Three-State PWM Input for Output Stage Shutdown An advanced adaptive zero shoot-through protection is integrated to prevent both the upper and lower MOSFETs from conducting simultaneously and to minimize the dead time. These products add an overvoltage protection feature operational before VCC exceeds its turn-on threshold, at which the PHASE node is connected to the gate of the low side MOSFET (LGATE). The output voltage of the converter is then limited by the threshold of the low side MOSFET, which provides some protection to the microprocessor if the upper MOSFET(s) is shorted during initial startup. These drivers also feature a three-state PWM input which, working together with Intersil's multi-phase PWM controllers, prevents a negative transient on the output voltage when the output is shut down. This feature eliminates the Schottky diode that is used in some systems for protecting the load from reversed output voltage events. * Three-State PWM Input Hysteresis for Applications with Power Sequencing Requirement * Pre-POR Overvoltage Protection * VCC Undervoltage Protection * Expandable Bottom Copper Pad for Enhanced Heat Sinking * Dual Flat No-Lead (DFN) Package - Near Chip-Scale Package Footprint; Improves PCB Efficiency and Thinner in Profile * Pb-Free (RoHS Compliant) Applications * Core Regulators for Intel(R) and AMD(R) Microprocessors * High Current DC/DC Converters * High Frequency and High Efficiency VRM and VRD Related Literature * Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" * Technical Brief TB417 for Power Train Design, Layout Guidelines, and Feedback Compensation Design 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2005, 2006, 2012. All Rights Reserved All other trademarks mentioned are the property of their respective owners. ISL6612A, ISL6613A Ordering Information PART NUMBER (Notes 2, 3) PART MARKING TEMP. RANGE (C) PACKAGE (Pb-free) PKG. DWG. # ISL6612ACBZ 6612 ACBZ 0 to +85 8 Ld SOIC M8.15 ISL6612ACBZ-T (Note 1) 6612 ACBZ 0 to +85 8 Ld SOIC Tape and Reel M8.15 ISL6612ACBZA 6612 ACBZ 0 to +85 8 Ld SOIC M8.15 ISL6612ACBZA-T (Note 1) 6612 ACBZ 0 to +85 8 Ld SOIC Tape and Reel M8.15 ISL6612ACRZ 12AZ 0 to +85 10 Ld 3x3 DFN L10.3x3 ISL6612ACRZ-T (Note 1) 12AZ 0 to +85 10 Ld 3x3 DFN Tape and Reel L10.3x3 ISL6612AECBZ 6612 AECBZ 0 to +85 8 Ld EPSOIC M8.15B ISL6612AECBZ-T (Note 1) 6612 AECBZ 0 to +85 8 Ld EPSOIC Tape and Reel M8.15B ISL6612AEIBZ 6612 AEIBZ -40 to +85 8 Ld EPSOIC M8.15B ISL6612AEIBZ-T (Note 1) 6612 AEIBZ -40 to +85 8 Ld EPSOIC Tape and Reel M8.15B ISL6612AIBZ 6612 AIBZ -40 to +85 8 Ld SOIC M8.15 ISL6612AIBZ-T (Note 1) 6612 AIBZ -40 to +85 8 Ld SOIC Tape and Reel M8.15 ISL6612AIRZ 2AIZ -40 to +85 10 Ld 3x3 DFN L10.3x3 ISL6612AIRZ-T (Note 1) 2AIZ -40 to +85 10 Ld 3x3 DFN Tape and Reel L10.3x3 ISL6613ACBZ 6613 ACBZ 0 to +85 8 Ld SOIC M8.15 ISL6613ACBZ-T (Note 1) 6613 ACBZ 0 to +85 8 Ld SOIC Tape and Reel M8.15 ISL6613ACRZ 13AZ 0 to +85 10 Ld 3x3 DFN L10.3x3 ISL6613ACRZ-T (Note 1) 13AZ 0 to +85 10 Ld 3x3 DFN Tape and Reel L10.3x3 ISL6613AECBZ 6613 AECBZ 0 to +85 8 Ld EPSOIC M8.15B ISL6613AECBZ-T (Note 1) 6613 AECBZ 0 to +85 8 Ld EPSOIC Tape and Reel M8.15B ISL6613AEIBZ 6613 AEIBZ -40 to +85 8 Ld EPSOIC M8.15B ISL6613AEIBZ-T (Note 1) 6613 AEIBZ -40 to +85 8 Ld EPSOIC Tape and Reel M8.15B ISL6613AIBZ 6613 AIBZ -40 to +85 8 Ld SOIC M8.15 ISL6613AIBZ-T (Note 1) 6613 AIBZ -40 to +85 8 Ld SOIC Tape and Reel M8.15 ISL6613AIRZ 3AIZ -40 to +85 10 Ld 3x3 DFN L10.3x3 ISL6613AIRZ-T (Note 1) 3AIZ -40 to +85 10 Ld 3x3 DFN Tape and Reel L10.3x3 NOTES: 1. Please refer to TB347 for details on reel specifications. 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL6612A, ISL6613A. For more information on MSL please see techbrief TB363. 2 FN9159.7 May 1, 2012 ISL6612A, ISL6613A Pinouts ISL6612ACR, ISL6612AIR, ISL6613ACR, ISL6613AIR (10 LD 3x3 DFN) TOP VIEW ISL6612ACB, ISL6612AIB, ISL6613ACB, ISL6613AIB (SOIC) ISL6612AECB, ISL6612AEIB, ISL6613AECB, ISL6613AEIB (EPSOIC) TOP VIEW UGATE 1 BOOT 2 GND 3 PWM PHASE 7 PVCC 6 4 GND 8 5 VCC 1 UGATE BOOT 2 N/C 3 PWM 4 GND 5 10 PHASE 9 PVCC GND 8 N/C 7 VCC 6 LGATE LGATE Block Diagram ISL6612A AND ISL6613A UVCC BOOT VCC UGATE Pre-POR OVP FEATURES +5V 10k POR/ PWM SHOOTTHROUGH PROTECTION PHASE (LVCC) PVCC UVCC = VCC FOR ISL6612A UVCC = PVCC FOR ISL6613A CONTROL 8k LOGIC LGATE GND PAD 3 FOR DFN AND EPSOIC-DEVICES, THE PAD ON THE BOTTOM SIDE OF THE PACKAGE MUST BE SOLDERED TO THE CIRCUIT'S GROUND. FN9159.7 May 1, 2012 ISL6612A, ISL6613A Typical Application - 3 Channel Converter Using ISL65xx and ISL6612A Gate Drivers +12V +5V TO 12V VCC BOOT UGATE PVCC PWM ISL6612A PHASE LGATE GND +12V +5V TO 12V +5V VCC VFB VCC UGATE PVCC PWM1 VSEN PWM2 PGOOD +VCORE BOOT COMP PWM ISL6612A PHASE PWM3 LGATE MAIN CONTROL ISL65xx VID GND ISEN1 ISEN2 FS ISEN3 +12V +5V TO 12V GND VCC BOOT UGATE PVCC ISL6612A PHASE PWM LGATE GND 4 FN9159.7 May 1, 2012 ISL6612A, ISL6613A Absolute Maximum Ratings Thermal Information Supply Voltage (VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15V Supply Voltage (PVCC) . . . . . . . . . . . . . . . . . . . . . . . . . VCC + 0.3V BOOT Voltage (VBOOT-GND) . . . . . . . . . . . . . . . . . . . . . . . . . . . 36V Input Voltage (VPWM). . . . . . . . . . . . . . . . . . . . . . .GND - 0.3V to 7V UGATE . . . . . . . . . . . . . . . . . . . VPHASE - 0.3VDC to VBOOT + 0.3V VPHASE - 3.5V (<100ns Pulse Width, 2J) to VBOOT + 0.3V LGATE . . . . . . . . . . . . . . . . . . . . . . GND - 0.3VDC to VPVCC + 0.3V GND - 5V (<100ns Pulse Width, 2J) to VPVCC + 0.3V PHASE . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND - 0.3VDC to 24VDC GND - 8V (<400ns, 20J) to 31V (<200ns, VBOOT-GND<36V) ESD Rating Human Body Model . . . . . . . . . . . . . . . . . . . .Class I JEDEC STD Thermal Resistance JA (C/W) JC (C/W) SOIC Package (Note 1) . . . . . . . . . . . . 100 N/A EPSOIC Package (Notes 2, 3) . . . . . . 50 7 DFN Package (Notes 2, 3). . . . . . . . . . 48 7 Maximum Junction Temperature (Plastic Package) . . . . . . . +150C Maximum Storage Temperature Range. . . . . . . . . . -65C to +150C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . +300C (SOIC - Lead Tips Only) Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp Recommended Operating Conditions Ambient Temperature Range . . . . . . . . . . . . . . . . . . -40C to +85C Maximum Operating Junction Temperature . . . . . . . . . . . . +125C Supply Voltage, VCC. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12V 10% Supply Voltage Range, PVCC . . . . . . . . . . . . . . . . 5V to 12V 10% CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. NOTES: 4. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. 5. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. 6. For JC, the "case temp" location is the center of the exposed metal pad on the package underside. Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. PARAMETER SYMBOL TEST CONDITIONS MIN (Note 8) TYP MAX (Note 8) UNITS VCC SUPPLY CURRENT Bias Supply Current IVCC IVCC Gate Drive Bias Current IPVCC IPVCC ISL6612A, fPWM = 300kHz, VVCC = 12V - 7.2 - mA ISL6613A, fPWM = 300kHz, VVCC = 12V - 4.5 - mA ISL6612A, fPWM = 1MHz, VVCC = 12V - 11 - mA ISL6613A, fPWM = 1MHz, VVCC = 12V - 5 - mA ISL6612A, fPWM = 300kHz, VPVCC = 12V - 2.5 - mA ISL6613A, fPWM = 300kHz, VPVCC = 12V - 5.2 - mA ISL6612A, fPWM = 1MHz, VPVCC = 12V - 7 - mA ISL6613A, fPWM = 1MHz, VPVCC = 12V - 13 - mA POWER-ON RESET AND ENABLE VCC Rising Threshold TA = 0C to +85C 9.35 9.80 10.00 V VCC Rising Threshold TA = -40C to +85C 8.35 9.80 10.00 V VCC Falling Threshold TA = 0C to +85C 7.35 7.60 8.00 V VCC Falling Threshold TA = -40C to +85C 6.35 7.60 8.00 V VPWM = 5V - 450 - A VPWM = 0V - -400 - A PWM Rising Threshold VCC = 12V - 3.00 - V PWM Falling Threshold VCC = 12V - 2.00 - V Typical Three-State Shutdown Window VCC = 12V 1.80 - 2.40 V Three-State Lower Gate Falling Threshold VCC = 12V - 1.50 - V Three-State Lower Gate Rising Threshold VCC = 12V - 1.00 - V Three-State Upper Gate Rising Threshold VCC = 12V - 3.20 - V PWM INPUT (See "TIMING DIAGRAM" on page 7.) Input Current IPWM 5 FN9159.7 May 1, 2012 ISL6612A, ISL6613A Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. (Continued) PARAMETER SYMBOL Three-State Upper Gate Falling Threshold TEST CONDITIONS MIN (Note 8) TYP - 2.60 - V VCC = 12V MAX (Note 8) UNITS - 245 - ns UGATE Rise Time tRU VPVCC = 12V, 3nF Load, 10% to 90% - 26 - ns LGATE Rise Time tRL VPVCC = 12V, 3nF Load, 10% to 90% - 18 - ns UGATE Fall Time tFU VPVCC = 12V, 3nF Load, 90% to 10% - 18 - ns tFL Shutdown Holdoff Time tTSSHD VPVCC = 12V, 3nF Load, 90% to 10% - 12 - ns UGATE Turn-On Propagation Delay (Note 7) tPDHU VPVCC = 12V, 3nF Load, Adaptive - 10 - ns LGATE Turn-On Propagation Delay (Note 7) tPDHL VPVCC = 12V, 3nF Load, Adaptive - 10 - ns UGATE Turn-Off Propagation Delay (Note 7) tPDLU VPVCC = 12V, 3nF Load - 10 - ns LGATE Turn-Off Propagation Delay (Note 7) tPDLL VPVCC = 12V, 3nF Load - 10 - ns LG/UG Three-State Propagation Delay (Note 7) tPDTS VPVCC = 12V, 3nF Load - 10 - ns Upper Drive Source Current IU_SOURCE VPVCC = 12V, 3nF Load - 1.25 - A Upper Drive Source Impedance RU_SOURCE 150mA Source Current 1.25 2.0 3.0 - 2 - A - 1.3 2.2 0.9 1.65 3.0 LGATE Fall Time OUTPUT (Note 7) Upper Drive Sink Current IU_SINK VPVCC = 12V, 3nF Load Upper Drive Transition Sink Impedance RU_SINK_TR 70ns With Respect To PWM Falling Upper Drive DC Sink Impedance RU_SINK_DC 150mA Source Current VPVCC = 12V, 3nF Load Lower Drive Source Current IL_SOURCE Lower Drive Source Impedance RL_SOURCE 150mA Source Current Lower Drive Sink Current IL_SINK VPVCC = 12V, 3nF Load Lower Drive Sink Impedance RL_SINK 150mA Sink Current - 2 - A 0.85 1.25 2.2 - 3 - A 0.60 0.80 1.35 NOTES: 7. Limits should be considered typical and are not production tested. 8. Parameters with MIN and/or MAX limits are 100% tested at +25C, unless otherwise specified. Temperature limits established by characterization and are not production tested. Functional Pin Description PACKAGE PIN # SOIC DFN PIN SYMBOL 1 1 UGATE Upper gate drive output. Connect to gate of high-side power N-Channel MOSFET. 2 2 BOOT Floating bootstrap supply pin for the upper gate drive. Connect the bootstrap capacitor between this pin and the PHASE pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. See "Internal Bootstrap Device" on page 8 for guidance in choosing the capacitor value. - 3, 8 N/C 3 4 PWM The PWM signal is the control input for the driver. The PWM signal can enter three distinct states during operation, See "Three-State PWM Input" on page 7 for further details. Connect this pin to the PWM output of the controller. 4 5 GND Bias and reference ground. All signals are referenced to this node. It is also the power ground return of the driver. 5 6 LGATE 6 7 VCC 7 9 PVCC 8 10 9 11 FUNCTION No Connection. Lower gate drive output. Connect to gate of the low-side power N-Channel MOSFET. Connect this pin to a +12V bias supply. Place a high quality low ESR ceramic capacitor from this pin to GND. This pin supplies power to both upper and lower gate drives in ISL6613A; only the lower gate drive in ISL6612A. Its operating range is +5V to 12V. Place a high quality low ESR ceramic capacitor from this pin to GND. PHASE Connect this pin to the SOURCE of the upper MOSFET and the DRAIN of the lower MOSFET. This pin provides a return path for the upper gate drive. PAD Connect this pad to the power ground plane (GND) via thermally enhanced connection. 6 FN9159.7 May 1, 2012 ISL6612A, ISL6613A Description 1.5V