FEATURES
FET INPUT: IB = 50pA max
WIDE BANDWIDTH: 8MHz
HIGH SLEW RATE: 20V/µs
LOW NOISE: 8nV/Hz (1kHz)
LOW DISTORTION: 0.00008%
HIGH OPEN-LOOP GAIN: 130dB (600 load)
WIDE SUPPLY RANGE: ±2.5 to ±18V
LOW OFFSET VOLTAGE: 500µV max
SINGLE, DUAL, AND QUAD VERSIONS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
Out D
–In D
+In D
V–
+In C
–In C
Out C
Out A
–In A
+In A
V+
+In B
–In B
Out B
OPA4132
14-Pin DIP
SO-14
AD
BC
OPA132
OPA2132
OPA4132
1
2
3
4
8
7
6
5
Offset Trim
V+
Output
NC
Offset Trim
In
+In
V
OPA132
8-Pin DIP, SO-8
1
2
3
4
8
7
6
5
V+
Out B
In B
+In B
Out A
In A
+In A
V
OPA2132
8-Pin DIP, SO-8
A
B
High-Speed
FET-INPUT OPERATIONAL AMPLIFIERS
DESCRIPTION
The OPA132 series of FET-input op amps provides high-
speed and excellent dc performance. The combination of
high slew rate and wide bandwidth provide fast settling time.
Single, dual, and quad versions have identical specifications
for maximum design flexibility. High performance grades
are available in the single and dual versions. All are ideal for
general-purpose, audio, data acquisition and communica-
tions applications, especially where high source impedance
is encountered.
OPA132 op amps are easy to use and free from phase
inversion and overload problems often found in
common FET-input op amps. Input cascode circuitry pro-
vides excellent common-mode rejection and
maintains low input bias current over its wide input voltage
range. OPA132 series op amps are stable in unity gain and
provide excellent dynamic behavior over a wide range of
load conditions, including high load capacitance. Dual and
quad versions feature completely independent circuitry for
lowest crosstalk and freedom from interaction, even when
overdriven or overloaded.
Single and dual versions are available in 8-pin DIP and
SO-8 surface-mount packages. Quad is available in 14-pin
DIP and SO-14 surface-mount packages. All are specified
for –40°C to +85°C operation.
SBOS054A JANUARY 1995 REVISED JUNE 2004
www.ti.com
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright © 1995-2004, Texas Instruments Incorporated
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
OPA132
OPA2132
OPA132
OPA2132
OPA4132
OPA4132
OPA132, 2132, 4132
2SBOS054A
www.ti.com
ELECTROSTATIC
DISCHARGE SENSITIVITY
This integrated circuit can be damaged by ESD. Texas
Instruments recommends that all integrated circuits be
handled with appropriate precautions. Failure to ob-
serve proper handling and installation procedures can
cause damage.
ESD damage can range from subtle performance deg-
radation to complete device failure. Precision inte-
grated circuits may be more susceptible to damage
because very small parametric changes could cause
the device not to meet its published specifications.
ABSOLUTE MAXIMUM RATINGS
Supply Voltage, V+ to V.................................................................... 36V
Input Voltage .....................................................(V) 0.7V to (V+) +0.7V
Output Short-Circuit(1) .............................................................. Continuous
Operating Temperature ..................................................40°C to +125°C
Storage Temperature .....................................................55°C to +125°C
Junction Temperature...................................................................... 150°C
Lead Temperature (soldering, 10s)................................................. 300°C
NOTE: (1) Short-circuit to ground, one amplifier per package.
For the most current package and ordering information,
see the Package Option Addendum located at the end
of this data sheet.
PACKAGE/ORDERING INFORMATION
OPA132, 2132, 4132 3
SBOS054A www.ti.com
SPECIFICATIONS
At TA = +25°C, VS = ±15V, unless otherwise noted.
OPA132P, U
OPA2132P, U
OPA132PA, UA
OPA2132PA, UA
OPA4132PA, UA
PARAMETER CONDITION MIN TYP MAX MIN TYP MAX UNITS
OFFSET VOLTAGE
Input Offset Voltage ±0.25 ±0.5 ±0.5 ±2mV
vs Temperature(1) Operating Temperature Range ±2±10 ✻✻µV/°C
vs Power Supply VS = ±2.5V to ±18V 5 15 30 µV/V
Channel Separation (dual and quad) R L = 2k0.2 µV/V
INPUT BIAS CURRENT
Input Bias Current(2) VCM = 0V +5 ±50 ✻✻ pA
vs Temperature See Typical Curve
Input Offset Current(2) VCM = 0V ±2±50 ✻✻ pA
NOISE
Input Voltage Noise
Noise Density, f = 10Hz 23 nV/Hz
f = 100Hz 10 nV/Hz
f = 1kHz 8 nV/Hz
f = 10kHz 8 nV/Hz
Current Noise Density, f = 1kHz 3 fA/Hz
INPUT VOLTAGE RANGE
Common-Mode Voltage Range (V)+2.5 ±13 (V+)2.5 ✻✻ V
Common-Mode Rejection VCM = 12.5V to +12.5V 96 100 86 94 dB
INPUT IMPEDANCE
Differential 1013 || 2 || pF
Common-Mode VCM = 12.5V to +12.5V 1013 || 6 || pF
OPEN-LOOP GAIN
Open-Loop Voltage Gain RL = 10kΩ, VO = 14.5V to +13.8V 110 120 104 dB
RL = 2kΩ, VO = 13.8V to +13.5V 110 126 104 120 dB
RL = 600Ω, VO = 12.8V to +12.5V 110 130 104 120 dB
FREQUENCY RESPONSE
Gain-Bandwidth Product 8 MHz
Slew Rate ±20 V/µs
Settling Time: 0.1% G = 1, 10V Step, CL = 100pF 0.7 µs
0.01% G = 1, 10V Step, CL = 100pF 1 µs
Overload Recovery Time G = ±1 0.5 µs
Total Harmonic Distortion + Noise 1kHz, G = 1, VO = 3.5Vrms
RL = 2k0.00008 %
RL = 6000.00009 %
OUTPUT
Voltage Output, Positive RL = 10k(V+)1.2 (V+)0.9 ✻✻ V
Negative (V)+0.5 (V)+0.3 ✻✻ V
Positive RL = 2k(V+)1.5 (V+)1.2 ✻✻ V
Negative (V)+1.2 (V)+0.9 ✻✻ V
Positive RL = 600(V+)2.5 (V+)2.0 ✻✻ V
Negative (V)+2.2 (V)+1.9 ✻✻ V
Short-Circuit Current ±40 mA
Capacitive Load Drive (Stable Operation) See Typical Curve
POWER SUPPLY
Specified Operating Voltage ±15 V
Operating Voltage Range ±2.5 ±18 ✻✻V
Quiescent Current (per amplifier) IO = 0 ±4±4.8 ✻✻ mA
TEMPERATURE RANGE
Operating Range 40 +85 ✻✻°C
Storage 40 +125 ✻✻°C
Thermal Resistance,
θ
JA
8-Pin DIP 100 °C/W
SO-8 Surface-Mount 150 °C/W
14-Pin DIP 80 °C/W
SO-14 Surface-Mount 110 °C/W
Specifications same as OPA132P, OPA132U.
NOTES: (1) Guaranteed by wafer test. (2) High-speed test at TJ = 25°C.
OPA132, 2132, 4132
4SBOS054A
www.ti.com
TYPICAL PERFORMANCE CURVES
At TA = +25°C, VS = ±15V, RL = 2k, unless otherwise noted.
OPEN-LOOP GAIN/PHASE vs FREQUENCY
0.1 1 10 100 1k 10k 100k 1M 10M
160
140
120
100
80
60
40
20
0
20
0
45
90
135
180
Voltage Gain (dB)
Phase Shift (°)
Frequency (Hz)
φ
G
INPUT BIAS CURRENT vs TEMPERATURE
Ambient Temperature (°C)
Input Bias Current (pA)
100k
10k
1k
100
10
1
0.175 50 25 0 25 50 75 100 125
Dual Quad
Single
High Speed Test
Warmed Up
INPUT VOLTAGE AND CURRENT NOISE
SPECTRAL DENSITY vs FREQUENCY
1
1k
100
10
Voltage Noise (nV/Hz)
Frequency (Hz)
10 100 1k 10k 100k 1M
1
Current Noise (fA/Hz)
Voltage Noise
Current Noise
POWER SUPPLY AND COMMON-MODE REJECTION
vs FREQUENCY
Frequency (Hz)
PSR, CMR (dB)
120
100
80
60
40
20
010 100 1k 10k 100k 1M
CMR
PSR
+PSR
CHANNEL SEPARATION vs FREQUENCY
Frequency (Hz)
Channel Separation (dB)
160
140
120
100
80100 1k 10k 100k
Dual and quad devices.
G = 1, all channels.
Quad measured channel
A to D or B to Cother
combinations yield improved
rejection.
R
L
=
R
L
= 2k
INPUT BIAS CURRENT
vs INPUT COMMON-MODE VOLTAGE
Common-Mode Voltage (V)
Input Bias Current (pA)
10
9
8
7
6
5
4
3
2
1
015 10 50 51015
High Speed Test
OPA132, 2132, 4132 5
SBOS054A www.ti.com
TYPICAL PERFORMANCE CURVES (Cont.)
At TA = +25°C, V S = ±15V, RL = 2k, unless otherwise noted.
A
OL
, CMR, PSR vs TEMPERATURE
Ambient Temperature (°C)
A
OL
, CMR, PSR (dB)
130
120
110
100
9075 50 25 0 25 50 75 100 125
Open-Loop
Gain
PSR
CMR
OFFSET VOLTAGE
PRODUCTION DISTRIBUTION
Percent of Amplifiers (%)
Offset Voltage (µV)
1400
1200
1000
800
600
400
200
0
200
400
600
800
1000
1200
1400
12
10
8
6
4
2
0
Typical production
distribution of packaged
units. Single, dual and
quad units included.
OFFSET VOLTAGE DRIFT
PRODUCTION DISTRIBUTION
Percent of Amplifiers (%)
Offset Voltage Drift (µV/°C)
12
10
8
6
4
2
0
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
5.5
6.0
6.5
7.0
7.5
8.0
Typical production distribution
of packaged units. Single,
dual and quad units included.
TOTAL HARMONIC DISTORTION + NOISE
vs FREQUENCY
Frequency (Hz)
THD+Noise (%)
0.01
0.001
0.0001
0.00001 10 100 1k 10k 100k
2k
600
R
L
G = +10
G = +1
V
O
= 3.5Vrms
QUIESCENT CURRENT AND SHORT-CIRCUIT CURRENT
vs TEMPERATURE
Ambient Temperature (°C)
Quiescent Current Per Amp (mA)
4.3
4.2
4.1
4.0
3.9
3.8
60
50
40
30
20
10
Short-Circuit Current (mA)
75 50 25 0 25 50 75 100 125
±ISC
±IQ
MAXIMUM OUTPUT VOLTAGE
vs FREQUENCY
Frequency (Hz)
10k 100k 1M 10M
30
20
10
0
Output Voltage (Vp-p)
VS = ±15V
VS = ±2.5V
VS = ±5V
Maximum output voltage
without slew-rate
induced distortion
OPA132, 2132, 4132
6SBOS054A
www.ti.com
FPO
SMALL-SIGNAL OVERSHOOT
vs LOAD CAPACITANCE
60
50
40
30
20
10
0
100pF 1nF 10nF
Load Capacitance
Overshoot (%)
G = +1
G = ±10
G = 1
TYPICAL PERFORMANCE CURVES (Cont.)
At TA = +25°C, V S = ±15V, RL = 2k, unless otherwise noted.
SETTLING TIME vs CLOSED-LOOP GAIN
Closed-Loop Gain (V/V)
Settling Time (µs)
100
10
1
0.1 ±1 ±10 ±100 ±1000
0.01%
0.1%
OUTPUT VOLTAGE SWING vs OUTPUT CURRENT
15
14
13
12
11
10
10
11
12
13
14
15 0 102030405060
Output Current (mA)
Output Voltage Swing (V)
55°C
55°C
25°C25°C
85°C
85°C
125°C
125°C
25°C
V
IN
= 15V
V
IN
= 15V
SMALL-SIGNAL STEP RESPONSE
G = 1, CL = 100pF
200ns/div
50mV/div
LARGE-SIGNAL STEP RESPONSE
G = 1, CL = 100pF
1µs/div
5V/div
OPA132, 2132, 4132 7
SBOS054A www.ti.com
APPLICATIONS INFORMATION
OPA132 series op amps are unity-gain stable and suitable
for a wide range of general-purpose applications. Power
supply pins should be bypassed with 10nF ceramic capaci-
tors or larger.
OPA132 op amps are free from unexpected output phase-
reversal common with FET op amps. Many FET-input op
amps exhibit phase-reversal of the output when the input
common-mode voltage range is exceeded. This can occur in
voltage-follower circuits, causing serious problems in
control loop applications. OPA132 series op amps are free
from this undesirable behavior. All circuitry is completely
independent in dual and quad versions, assuring normal
behavior when one amplifier in a package is overdriven or
short-circuited.
OPERATING VOLTAGE
OPA132 series op amps operate with power supplies from
±2.5V to ±18V with excellent performance. Although
specifications are production tested with ±15V supplies,
most behavior remains unchanged throughout the full
operating voltage range. Parameters which vary signifi-
cantly with operating voltage are shown in the typical
performance curves.
OFFSET VOLTAGE TRIM
Offset voltage of OPA132 series amplifiers is laser trimmed
and usually requires no user adjustment. The OPA132
(single op amp version) provides offset voltage trim con-
nections on pins 1 and 8. Offset voltage can be adjusted by
connecting a potentiometer as shown in Figure 1. This
adjustment should be used only to null the offset of the op
amp, not to adjust system offset or offset produced by the
signal source. Nulling offset could degrade the offset
voltage drift behavior of the op amp. While it is not
possible to predict the exact change in drift, the effect is
usually small.
FIGURE 1. OPA132 Offset Voltage Trim Circuit.
INPUT BIAS CURRENT
The FET-inputs of the OPA132 series provide very low
input bias current and cause negligible errors in most appli-
cations. For applications where low input bias current is
crucial, junction temperature rise should be minimized. The
input bias current of FET-input op amps increases with
temperature as shown in the typical performance curve
“Input Bias Current vs Temperature.”
The OPA132 series may be operated at reduced power
supply voltage to minimize power dissipation and tempera-
ture rise. Using ±3V supplies reduces power dissipation to
one-fifth that at ±15V.
The dual and quad versions have higher total power dissipa-
tion than the single, leading to higher junction temperature.
Thus, a warmed-up quad will have higher input bias current
than a warmed-up single. Furthermore, an SOIC will gener-
ally have higher junction temperature than a DIP at the same
ambient temperature because of a larger
θ
JA. Refer to the
specifications table.
Circuit board layout can also help minimize junction tem-
perature rise. Temperature rise can be minimized by solder-
ing the devices to the circuit board rather than using a socket.
Wide copper traces will also help dissipate the heat by acting
as an additional heat sink.
Input stage cascode circuitry assures that the input bias
current remains virtually unchanged throughout the full
input common-mode range of the OPA132 series. See the
typical performance curve “Input Bias Current vs Common-
Mode Voltage.”
V+
V
100k
OPA132 single op amp only.
Use offset adjust pins only to null
offset voltage of op ampsee text.
Trim Range: ±4mV typ
OPA132 6
7
8
4
3
21
10nF
10nF
PACKAGE OPTION ADDENDUM
www.ti.com 4-Aug-2012
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status (1) Package Type Package
Drawing Pins Package Qty Eco Plan (2) Lead/
Ball Finish MSL Peak Temp (3) Samples
(Requires Login)
OPA132P OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132P1 OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132PA OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132PA2 OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132U ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132U/2K5 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132U/2K5G4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132U1 OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132UA ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UA/2K5 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UA/2K5E4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UA/2K5G4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UA2 OBSOLETE PDIP P 8 TBD Call TI Call TI
OPA132UAE4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UAG4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA132UG4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132P ACTIVE PDIP P 8 50 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
OPA2132PA ACTIVE PDIP P 8 50 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
OPA2132PAG4 ACTIVE PDIP P 8 50 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
PACKAGE OPTION ADDENDUM
www.ti.com 4-Aug-2012
Addendum-Page 2
Orderable Device Status (1) Package Type Package
Drawing Pins Package Qty Eco Plan (2) Lead/
Ball Finish MSL Peak Temp (3) Samples
(Requires Login)
OPA2132PG4 ACTIVE PDIP P 8 50 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
OPA2132U ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132U/2K5 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132U/2K5E4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132U/2K5G4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132UA ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) Call TI Level-3-260C-168 HR
OPA2132UA/2K5 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132UA/2K5E4 ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132UAE4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) Call TI Level-3-260C-168 HR
OPA2132UAG4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) Call TI Level-3-260C-168 HR
OPA2132UE4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA2132UG4 ACTIVE SOIC D 8 75 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA4132PA OBSOLETE PDIP N 14 TBD Call TI Call TI
OPA4132UA ACTIVE SOIC D 14 50 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA4132UA/2K5 ACTIVE SOIC D 14 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA4132UA/2K5E4 ACTIVE SOIC D 14 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA4132UA/2K5G4 ACTIVE SOIC D 14 2500 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
OPA4132UAE4 ACTIVE SOIC D 14 50 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
PACKAGE OPTION ADDENDUM
www.ti.com 4-Aug-2012
Addendum-Page 3
Orderable Device Status (1) Package Type Package
Drawing Pins Package Qty Eco Plan (2) Lead/
Ball Finish MSL Peak Temp (3) Samples
(Requires Login)
OPA4132UAG4 ACTIVE SOIC D 14 50 Green (RoHS
& no Sb/Br) CU NIPDAU Level-3-260C-168 HR
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
OPA132U/2K5 SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1
OPA132UA/2K5 SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1
OPA2132UA/2K5 SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1
OPA4132UA/2K5 SOIC D 14 2500 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
OPA132U/2K5 SOIC D 8 2500 367.0 367.0 35.0
OPA132UA/2K5 SOIC D 8 2500 367.0 367.0 35.0
OPA2132UA/2K5 SOIC D 8 2500 367.0 367.0 35.0
OPA4132UA/2K5 SOIC D 14 2500 367.0 367.0 38.0
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated