HV57009 64-Channel Serial to Parallel Converter with P-Channel Open Drain Controllable Output Current Features General Description The HV57009 is a low-voltage serial to high-voltage parallel converter with P-channel open drain outputs. This device has been designed for use as a driver for plasma panels. HVCMOS(R) technology 5.0V CMOS Logic Output voltage up to -85V Output current source control 16MHz equivalent data rate Latched data outputs Forward and reverse shifting options (DIR pin) Diode to VDD allows efficient power recovery Hi-Rel processing available The device has two parallel 32-bit shift registers, permitting data rates twice the speed of one (they are clocked together). There are also 64 latches and control logic to perform the blanking of the outputs. HVOUT1 is connected to the first stage of the first shift register through the blanking logic. Data is shifted through the shift registers on the logic low to high transition of the clock. The DIR pin causes CCW shifting when connected to VSS, and CW shifting when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register (HVOUT64). Operation of the shift register is not affected by the LE (latch enable), or the BL (blanking) inputs. Transfer of data from the shift registers to latches occurs when the LE input is high. The data in the latches is stored when LE is low. The HV570 has 64 channels of output constant current sourcing capability. They are adjustable from 0.1 to 2.0mA through one external resistor or a current source. Functional Block Diagram DI/O1A DI/O2A LE BL VDD I/O Latch DIR CLK HVOUT1 HVOUT2 HVOUT3 * * * HVOUT32 SR1 Latch Latch SR2 Latch Programmable Current I/O DI/O2B DI/O1B VSS VBP +IN HVOUT33 HVOUT34 HVOUT35 * * * HVOUT64 -IN Note: Each SR (shift register) provides 32 outputs. SR1 supplies outputs 1 to 32 and SR2 supplies outputs 33 to 64. 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com HV57009 Ordering Information Package Options Device 80-Lead PQFP 20.00x14.00mm body 3.4mm height (max) 0.65mm pitch Die HV57009PG-G HV57009X HV57009 -G indicates package is RoHS compliant (`Green') Pin Configuration Absolute Maximum Ratings Parameter Value Supply voltage, VDD1 -0.5V to +7.5V Output voltage , VNN1 VDD + 0.5V to -95V Logic input levels1 -0.3V to VDD +0.3V Ground current2 1.5A Continuous total power dissipation3 Operating temperature range 1200mW 80 1 -40C to +85C Storage temperature range -65C to +150C Lead temperature4 260C Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. Notes: 1. All voltages are referenced to VSS. 2. Duty cycle is limited by the total power dissipated in the package. 3. For operation above 25C ambient derate linearly to maximum operating temperature at 20mW/C. 4. 1.6mm (1/16inch) from case for 10 seconds 80-Lead PQFP (PG) Product Marking HV57009PG LLLLLLLLLL YYWW CCCCCCCC AAA L = Lot Number YY = Year Sealed WW = Week Sealed C = Country of Origin A = Assembler ID = "Green" Packaging 80-Lead PQFP (PG) Recommended Operating Conditions Sym Parameter Min Max Units VDD Logic supply voltage 4.5 5.5 V HVOUT HV output off voltage -85 VDD V VIH High-level input voltage VDD -1.2V VDD V VIL Low-level input voltage 0 1.2 V fCLK Clock frequency per register DC TA Operating free-air temperature -40 8.0 4.5 +85 Notes: Power-up sequence should be the following: 1. Connect ground 2. Apply VDD 3. Set all inputs to a known state Power-down sequence should be the reverse of the above. 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 2 MHz C HV57009 DC Electrical Characteristics (All voltages are referenced to V Sym Parameter , VSS = 0, TA = 25OC) SS Min Max Units Conditions IDD VDD supply current - 15 mA INN High voltage supply current - -10 A IDDQ Quiescent VDD supply current - 100 A VOH High level output VDD -0.5V - V IO = -100A +1.0 VDD V IO = -2.0mA VOL Low level output - +0.5 V IO = 100A IIH High-level logic input current - 1.0 A VIH = VDD IIL Low-level logic input current - -1.0 A VIL = 0V - -2.0 mA -0.1 - VREF = 2.0V, REXT = 1.0K, see Figures 1a and 1b VREF = 0.1V, REXT = 1.0K, see Figures 1a and 1b - 10 % VREF = 2.0V, REXT = 1.0K ICS ICS Data Out HVOUT Data Out High output source current HV output source current for IREF = 2.0mA VDD = VDD max, fCLK = 8.0MHz Outputs off, HVOUT = -85V (total of all outputs) All inputs = VDD, except +IN = VSS = GND Note: Current going out of the chip is considered negative. AC Electrical Characteristics (Logic signal inputs and data inputs have t , t 5ns [10% and 90% points] for measurements) r Sym Parameter Min Clock frequency DC Clock width high or low 62 - ns --- tSU Data set-up time before clock rises 20 - ns --- tH Data hold time after clock rises 15 - ns --- tON, tOFF Time from latch enable to HVOUT - 500 ns CL = 15pF tDHL Delay time clock to data high to low - 150 ns CL = 15pF tDLH Delay time clock to data low to high - 150 ns CL = 15pF tDLE Delay time clock to LE low to high 45 - ns --- tWLE LE pulse width 25 - ns --- tSLE LE set-up time before clock rises 0 - ns --- tr, tf Max. allowable clock rise and fall time (10% and 90% points) - 100 ns --- fCLK tWL, tWH Max f 8.0 4.5 Units MHz Conditions Per register When cascading devices 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 3 HV57009 Input and Output Equivalent Circuits VDD VDD Data Out Input VSS VSS Logic Data Output Logic Inputs VDD VDD ICS PCNTRL Input To Internal Circuits HVOUT VSS Analog Input High Voltage Output Shift Register Operation HVOUT32 * DIR = VDD; CW (HVOUT1HVOUT64) DIR = VSS; CCW (HVOUT64HVOUT1) * * * SR1 CW * HVOUT33 * * * CW * * SR2 HVOUT2 HVOUT63 HVOUT1 HVOUT64 Pin 25 26 DIR = VDD DI/O1A DI/O2A DIR = VSS DI/O2A DI/O1A 36 37 DI/O2B DI/O1B DI/O1B DI/O2B 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 4 HV57009 Switching Waveforms Data Input VDD 50% Data Valid tSU CLK 50% tf tH 50% tr 90% 50% 50% tWL 10% 10% 90% 50% tWH VDD 50% VSS tDHL HVOUT w/ data input LOW VDD 50% 50% tWLE tDLE VSS tSLE VDD 90% 10% Previous IO = IREF VSS VSS tDLH LE VDD VDD 50% Data Out VSS IO = 0 HVOUT (off) tOFF HVOUT w/ data input HIGH 10% Previous IO = 0 90% IO = IREF VDD HVOUT (off) tON Function Table Inputs Function Outputs Data In CLK LE BL DIR Shift Reg HV Outputs Data Out All O/P high X X L X * ON * Data falls through (latches transparent) L H H X L.....L ON L H X _ _ _ _ H H X H.....H OFF H Data stored in latches X L H X * Inversion of stored data * H H H QnQn+1 New ON or OFF DI/O1-2B L H H QnQn+1 Previous ON or OFF DI/O1-2B L H L QnQn-1 Previous ON or OFF DI/O1-2A H H L QnQn-1 New ON or OFF DI/O1-2A DI/O1-2A I/O relation DI/O1-2A DI/O1-2B DI/O1-2B X _ _ _ _ _ _ _ _ Note: * = dependent on previous stage's state. See Figure 7 for DIN and DOUT pin designation for CW and CCW shift. H = VDD (Logic)/VNN (HV Outputs) L = VSS 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 5 HV57009 Typical Current Programing Circuits VDD 0.1F VDD 0.1F HV57009 HV57009 VBP VBP To other outputs Logic Logic IOUT - + IOUT - + To other outputs HVOUT HVOUT +IN REXT IREF VREF +IN -IN VSS VSS RD*10K -IN VREF REXT IREF CD*390pF RD*10K CD* 390pF Figure 1b: Positive Control Figure 1a: Negative Control *Required if REXT > 10K or REXT is replaced by a constant current source. Since IOUT = IREF = VREF / REXT Given IOUT and VREF, the REXT can be calculated by using: Therefore: If IOUT = 2.0mA and VREF = -5.0V REXT = 2.5K. If IOUT = 1.0mA and REXT = 1.0K VREF = -1.0V. REXT = VREF / IREF = VREF / IOUT If REXT >10K, add series network RD and CD to ground for stability as shown. This control method behaves linearly as long as the operational amplifier is not saturated. However, it requires a negative power source and needs to provide a current IREF = IOUT for each HV570 chip being controlled. If HVOUT +1.0V, the HVOUT cascade may no longer operate as a perfect current source, and the output current will diminish. This effect depends on the magnitude of the output current. The intersection of a set of IOUT and VREF values can be located in the graph shown below. The value picked for REXT must always be in the shaded area for linear operation. This control method has the advantage that VREF is positive, and draws only leakage current. If REXT > 10K, add series network RD and CD to ground for stability as shown. Note: Lower reference current IREF, results in higher distortion, ICS, on the output. HV570 IOUT vs. VREF 4 0.1K 0.2K 0.5K 1K 2K 3K IO U T (mA) 3 2 5K 1 0 0 1 2 VREF (Volts) 3 4 5 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 6 HV57009 Pin Function Pin # Function Pin # Function Pin # Function Pin # Function 1 HVOUT24 21 HVOUT4 41 HVOUT64 61 HVOUT44 2 HVOUT23 22 HVOUT3 42 HVOUT63 62 HVOUT43 3 HVOUT22 23 HVOUT2 43 HVOUT62 63 HVOUT42 4 HVOUT21 24 HVOUT1 44 HVOUT61 64 HVOUT41 5 HVOUT20 25 DI/O1A 45 HVOUT60 65 HVOUT40 6 HVOUT19 26 DI/O2A 46 HVOUT59 66 HVOUT39 7 HVOUT18 27 NC 47 HVOUT58 67 HVOUT38 8 HVOUT17 28 NC 48 HVOUT57 68 HVOUT37 9 HVOUT16 29 LE 49 HVOUT56 69 HVOUT36 10 HVOUT15 30 CLK 50 HVOUT55 70 HVOUT35 11 HVOUT14 31 BL 51 HVOUT54 71 HVOUT34 12 HVOUT13 32 VSS 52 HVOUT53 72 HVOUT33 13 HVOUT12 33 DIR 53 HVOUT52 73 HVOUT32 14 HVOUT11 34 VDD 54 HVOUT51 74 HVOUT31 15 HVOUT10 35 -IN 55 HVOUT50 75 HVOUT30 16 HVOUT9 36 DI/O2B 56 HVOUT49 76 HVOUT29 17 HVOUT8 37 DI/O1B 57 HVOUT48 77 HVOUT28 18 HVOUT7 38 NC 58 HVOUT47 78 HVOUT27 19 HVOUT6 39 +IN 59 HVOUT46 79 HVOUT26 20 HVOUT5 40 VBP 60 HVOUT45 80 HVOUT25 Notes: 1. Pin designation for DIR = VDD. 2. A 0.1F capacitor is needed between VDD and VBP (pin 40) for better output current stability and to prevent transient cross-coupling between outputs. See Figures 1a and 1b. 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 7 HV57009 80-Lead PQFP Package Outline (PG) 20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint D D1 1 E Note 1 (Index Area D1/4 x E1/4) E1 Gauge Plane L2 80 1 e L L1 b Seating Plane Top View View B View B A A2 Seating Plane A1 Side View Note: 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. Symbol Dimension (mm) A A1 MIN 2.80* 0.25 NOM - - MAX 3.40 A2 b D D1 E E1 2.55 0.30 23.65* 19.80* 17.65* 13.80* 2.80 - 23.90 20.00 17.90 14.00 0.50* 3.05 0.45 24.15* 20.20* 18.15* 14.20* e 0.80 BSC L 0.73 0.88 1.03 L1 L2 1.95 REF 0.25 BSC 1 0O 5O 3.5O - 7O 16O JEDEC Registration MO-112, Variation CB-1, Issue B, Sept.1995. * This dimension is not specified in the original JEDEC drawing. The value listed is for reference only. Drawings not to scale. Supertex Doc. #: DSPD-80PQFPPG, Version B101708. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.) Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http//www.supertex.com. (c)2008 All rights reserved. Unauthorized use or reproduction is prohibited. Doc.# DSFP-HV57009 A102908 1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888 www.supertex.com 8