2010-2013 Microchip Technology Inc. DS20002230E-page 1
MCP2003/4/3A/4A
Features:
The MCP2003/2003A and MCP2004/2004A are
compliant with Local Interconnect Network (LIN)
Bus Specifications 1.3, 2.0 and 2.1 and are
compliant to SAE J2602
Support Baud Rates up to 20 Kbaudwith
LIN-compatible output driver
43V load dump protected
Very low EMI meet s stri ng ent OEM requi rements
Very high ESD immunity:
->20kV on V
BB (IEC 61000-4-2)
->14kV on LBUS (IEC 61000-4-2)
Very high immunity to RF disturbances meets
stringent OEM requirements
Wide supply voltage, 6.0V-27.0V continuous
Extended Temperature Range: -40 to +125°C
Interface to PIC® MCU EUSART and standard
USARTs
LIN bus pin:
- Internal pull-up resistor and diode
- Protected again st batt ery sh ort s
- Protected again st los s of groun d
- High current drive
Automatic thermal shutdown
Low-power mode:
- Receiver monitoring bus and transmitter off,
(A)
Description:
This device provides a bidirectional, half-duplex
communication, physical interface to automotive and
industri al LIN systems to meet the LIN bus specification
Revision 2.1 and SAE J2602. The device is short-
circuit and over-temperature protected by internal
circuitry. The device has been specifically designed to
operate in the automotive operating environment and
will survive all specified transient conditions while
meeting all of the stringent quiescent current
requirements.
MCP200X family members:
8-pin PDIP, DFN and SOIC packages:
- MCP2003, LIN-c ompatible driv er , with WAKE
pins, wake up on falling edge of LBUS
- MCP2003A, LIN-compatible driver, with
WAKE pins, wake up on rising edge of LBUS
- MCP2004, LIN-compatible driver, with
FAULT/TXE pins, wake up on falling edge of
LBUS
- MCP2004A, LIN-compatible driver, with
FAULT/TXE pins, wake up on rising edge of
LBUS
Package Types
MCP2004/
2004A
PDIP, SOIC
FAULT/TXE
CS/WAKE
TXD
VBB
LBUS
1
2
3
4
8
7
6
5
VSS
VRENRXD
MCP2003/
2003A
PDIP, SOIC
WAKE
CS
TXD
VBB
LBUS
1
2
3
4
8
7
6
5
VSS
VRENRXD
MCP2003/
2003A
4x4 DFN*
WAKE
CS
TXD
VBB
LBUS
1
2
3
4
8
7
6
5VSS
VRENRXD
EP
9
MCP2004/
2004A
4x4 DFN*
FAULT/TXE
CS/WAKE
TXD
VBB
LBUS
1
2
3
4
8
7
6
5VSS
VRENRXD
EP
9
* Includes Exposed Thermal Pad (EP); see Table 1-1.
LIN J2602 Transceiver
MCP2003/4/3A/4A
DS20002230E-page 2 2010-2013 Mic rochip Technology Inc.
MCP2003/2003A Block Diagram
MCP2004/2004A Block Diagram
Ratiometric
Reference
OC
Thermal
Protection
VREN
RXD
TXD
VBB
LBUS
VSS
~30 k
CS
Wake-Up
Logic and
Power Control
Short Circuit
Protection
4.3V WAKE
Ratiometric
Reference
OC
Thermal
Protection
VREN
FAULT/TXE
RXD
TXD
VBB
LBUS
VSS
~30 k
CS/WAKE
Wake-Up
Logic and
Power Control
Short Circuit
Protection
4.3V 4.3V
2010-2013 Microchip Technology Inc. DS20002230E-page 3
MCP2003/4/3A/4A
1.0 DEVICE OVERVIEW
The MCP2003/4/3A/4A devices provide a physical
interface between a microcontroller and a LIN bus.
These de vices wi ll translate th e CMOS/TTL logic level s
to LIN logic level, and vice versa. It is intended for
automotive and industrial applications with serial bus
speeds up to 20 Kbaud.
LIN spec if ica tio n 2.1 requires that the transceiver of all
nodes in the syste m is conn ected via the LIN pin, ref er-
enced to ground and with a maximum external
termination resistance load of 510 from LIN bus to
battery supply. The 510corr es pon ds to 1 ma st er an d
15 slave nodes.
The VREN pin can be used to drive the logic input of an
external voltage regulator. This pin is high in all modes
except for Power-Down mode.
1.1 External Protection
1.1.1 REVERSE BATTERY PR OTECTION
An external reverse-battery-blocking diode should be
used to provide polarity protection (see Example 1-1).
1.1.2 TRANSIENT VOLTAGE
PROTECTION (LOAD DUMP)
An external 43V transient suppressor (TVS) diode,
between VBB and ground, with a 50 transient
protection resistor (RTP) in series with the battery
supply and the VBB pi n serve to p rotect the d evice from
power transients (see Example 1-1) and ESD events.
While this protection is optional, it is considered good
engineering practice.
1.2 Internal Protection
1.2.1 ESD PROTECTION
For component-level ESD ratings, please refer to the
maximum operation specifications.
1.2.2 GROUND LOSS PROTECTION
The LI N Bu s spe cifi cat ion s tates that th e LIN pin mu st
transition to the recessive state when ground is
disconnected. Therefore, a loss of ground effectively
forces the LIN line to a high-impedance level.
1.2.3 THERMAL PROTECTION
The thermal protection circuit monitors the die
temperature and is able to shut down the LIN
transmitter.
There are two causes for a thermal overload. A thermal
shut down can be triggered by either, or both, of the
following th ermal overload conditio ns.
LIN bu s output overload
Increase in die temperature due to increase in
environment temperature
Driving the TXD and checking the RXD pin makes it
possib le to determine whether there is a bus co ntention
(Rx = low, Tx = high) or a thermal overload condition
(Rx = high, Tx = low). After a thermal overload event,
the device will automatically recover once the die
temperat ure has fallen below the recov ery temperature
threshold. See Figure 1-1.
FIGURE 1-1: THERMAL SHUTDOWN
STATE DIAGRAM
Operation
Mode
Transmitter
Shutdown
LIN bus
Shorted
to VBB
Temp < SHUTDOWNTEMP
MCP2003/4/3A/4A
DS20002230E-page 4 2010-2013 Mic rochip Technology Inc.
1.3 Modes of Operation
For an overview of all operational modes, refer to
Table 1-1.
1.3.1 POWER-DOWN MODE
In Power-Down mode, everything is off except the
wake-up section. This is the lowest power mode. The
receiver is off, thus its output is open-drain.
On CS go ing to a h igh lev el or a fal li ng ed ge on WAKE
(MCP2003/MCP2003A only), the device will enter
Ready mode as soon as internal voltage stabilizes.
Refer to the AC Spec table. In addition, LIN bus
activity will change the device from Power-down mode
to ready mode; MCP2003/4 wakes-up on a falling
edge on LBUS, followed by a low level lasting at least
20 µs. MCP2003A/4A wakes-up on a rising edge on
LBUS, followed by a high level lasting 70 µs typically.
Refer to Figure 1-2Figure 1-5 about remote wake
up. If CS is held high as the device transitions from
Power-Down to Ready mode, the device will transition
to either Operation or Transmitter Off mode,
depending on TXD input, as soon as internal voltages
stabilize.
1.3.2 READY MODE
Upon entering the Ready mode, VREN is enabled and
the receiver detect circuit is powered up. The transmit-
ter rema ins disabled and th e device i s read y to rec eiv e
data but not to transmit.
Upon VBB supply pin power-on, the device will remain
in Ready mode as long as CS is low. When CS transi-
tions hi gh, the device wil l ei the r ent er O pe ratio n m od e,
if TXD pin is held h igh, or the d evice wil l enter Trans mit-
ter Off mode, if TXD pin is held low.
1.3.3 OPERATION MODE
In this mode, all internal modules are operational.
The device will go into Power-Down mode on the falling
edge of CS. For the MCP2003/4 device, a specific
proce ss should be follo wed to put all nodes into Power-
Down mode. Refer to Section 1.6 “MCP2003/4 and
MCP2003A/4A Difference Details” and Figure 1-6.
The device will enter T ransmitter Off mode in the event
of a Fault condition. These include: thermal overload,
bus contention and TXD timer expiration.
The MCP2004/2004A device can also enter
Transmitter Off mode if the FAULT/TXE pin is pulled
low. The V BB to L BUS pull-up resistor is co nnecte d only
in Operation mode.
1.3.4 TRANSMITTER OFF MODE
Transmitter Off mode is reached whenever the
transmi tter is disable d either du e to a Fault co ndition or
pulling the FAULT/TXE pin low on the MCP2004/
2004A. The fault conditions include: thermal overload,
bus contention, RXD monitoring or TXD timer expiration.
The device will go into Power-Down mode on the falling
edge of CS, or r eturn to Opera tion m ode if all fa ult s ar e
resolved and the FAULT/TXE pin on the MCP2004/
2004A is high.
FIGURE 1-2: OPERATIONAL MODES STATE DIAGRAM – MCP2003
POR
VREN OFF
RX OFF
TX OFF
VBAT>5.5V
Ready
VREN ON
RX ON
TX OFF
TOFF
Mode
VREN ON
RX ON
TX OFF
Operation
Mode
VREN ON
RX ON
TX ON
POWER
DOWN
VREN OFF
RX OFF
TX OFF
CS=1 & TXD=0
CS=1 & TXD=1
CS=1 & TXD=1 & No Fault
Fault (thermal or timer)
CS=0
Falling edge on LIN
or CS=1
or falling edge on WAKE PIN
CS=0
2010-2013 Microchip Technology Inc. DS20002230E-page 5
MCP2003/4/3A/4A
FIGURE 1-3: OPERATIONAL MODES STATE DIAGRAM – MCP2003A
FIGURE 1-4: OPERATIONAL MODES STATE DIAGRAM – MCP2004
POR
VREN OFF
RX OFF
TX OFF
VBAT>5.5V
Ready
VREN ON
RX OFF
TX OFF
TOFF
Mode
VREN ON
RX ON
TX OFF
Operation
Mode
VREN ON
RX ON
TX ON
POWER
DOWN
VREN OFF
RX OFF
TX OFF
CS=1 & TXD=0
CS=1 & TXD=1
CS=1 & TXD=1 & No Fault
Fault (thermal or timer)
CS=0
Rising edge on LIN
or CS=1
Or falling edge on WAKE PIN
CS=0
POR
VREN OFF
RX OFF
TX OFF
VBAT>5.5V
Ready
VREN ON
RX ON
TX OFF
TOFF
Mode
VREN ON
RX ON
TX OFF
Operation
Mode
VREN ON
RX ON
TX ON
POWER
DOWN
VREN OFF
RX OFF
TX OFF
CS=1 & (TXE=0 or TXD=0)
CS=1 & TXD=1 & TXE=1
CS=1 & TXD=1 &TXE=1 &
No Fault
Fault (thermal or timeout)
or FAULT/TXE=0
CS=0
Falling edge on LIN
or CS=1
CS=0
MCP2003/4/3A/4A
DS20002230E-page 6 2010-2013 Mic rochip Technology Inc.
FIGURE 1-5: OPERATIONAL MODES STATE DIAGRAM – MCP2004A
TABLE 1-1: OVERVIEW OF OPERATIONAL MODES
State Transmitter Receiver Vren Operation Comments
POR OFF OFF OFF Check CS, if low then Ready;
If high transitions to either TOFF or Operation
mode, depending on TXD (2003/A), or TXD
and FAULT/TXE (2004/A).
VBB > VBB(MIN)
and Internal
Suppl y sta ble
Ready OFF ON ON If CS high level, then either Operation or
TXOFF mode. Bus Off state
Operation ON ON ON If CS low level, then Power-Down;
If FAULT/TXE low level, then Transmitter Off
mode.
Normal Operation
mode
Power-Down OFF Activity
Detect OFF On CS high level, go to READY then either
Operation mode or TXOFF.
MCP2003/20 03A: Fa lli ng ed ge on WAKE wil l
put the device into READY mode.
MCP2003 /MCP2 004: fal ling ed ge on LIN bus
will put the device into READY mode.
MCP2003A/MCP2004A: rising edge on LIN
bus will put the device into READY mode.
Low Power mode
Transmitter Off OFF ON ON If CS low level, then Power-Down;
If FAULT/TXE and TXD high, then Operation
mode
FAULT/TXE only
available on
MCP2004/2004A
POR
VREN OFF
RX OFF
TX OFF
VBAT>5.5V
Ready
VREN ON
RX ON
TX OFF
TOFF
Mode
VREN ON
RX ON
TX OFF
Operation
Mode
VREN ON
RX ON
TX ON
POWER
DOWN
VREN OFF
RX OFF
TX OFF
CS=1 & (TXE=0 or TXD=0)
CS=1 & TXD=1 & TXE=1
CS=1 & TXD=1 &TXE=1 &
No Fault
Fault (thermal or timeout)
or FAULT/TXE=0
CS=0
Rising edge on LIN
or CS=1
CS=0
2010-2013 Microchip Technology Inc. DS20002230E-page 7
MCP2003/4/3A/4A
1.4 Typical Applications
EXAMPLE 1-1: TYPICAL MCP2003/2003A APPLICATION
EXAMPLE 1-2: TYPICAL MCP2004/2004A APPLICATION
LIN Bus
43V
V
BB
L
BUS
V
REN
T
XD
R
XD
V
SS
V
DD
T
XD
R
XD
+12
1.0 µF
CS
I/O
WAKE
50W
43V
1KW
+12
Master Node Only
+12
3.9 KW
Wake-up
Voltage Reg
(See Note)
Note: For applications with current requirements of less than 20 mA, the connection to +12V can be
deleted, and voltage to the regulator supplied directly from the VREN pin.
4.7 KW
optional resistor and transient suppressor
LIN Bus
43V
V
BB
L
BUS
V
REN
T
XD
R
XD
V
SS
V
DD
T
XD
R
XD
1.0 µF
CS/WAKE
I/O
FAULT/TXE
I/O
50W
43V
1KW
+12
Master Node Only
+12
220 KW
Wake-up
Voltage Reg
100 pF
4.7KW
ZD1
+12
optional resistor and transient suppressor
MCP2003/4/3A/4A
DS20002230E-page 8 2010-2013 Mic rochip Technology Inc.
EXAMPLE 1-3: TYPICAL LIN NETWORK CONFIGURATION
Master
µC
1k
VBB
Slave 1
µC Slave 2
µC Slave n <23
µC
40m
+ Return
LIN bus
LIN bus
MCP200X
LIN bus
MCP200X LIN bus
MCP200X LIN bus
MCP200X
2010-2013 Microchip Technology Inc. DS20002230E-page 9
MCP2003/4/3A/4A
1.5 Pin Descriptions
TABLE 1-2: PINOUT DESCRIPTIONS
1.5.1 RECEIVE DATA OUTPUT (RXD)
The Receive Data Output pin is an open drain (OD)
output and follows the state of the LIN pin, except in
Power Down mode.
1.5.1.1 RXD Monit or i n g
The RXD pin is internally monitored. It has to be at a
high level (> 2.5V typical) while LBUS is recessive
during Operat ion mode. Otherwi se, an i nternal fa ult will
be created and the device will transition to Transmitter
Off mode. On the MCP2004/2004A, the nFAULT/TXE
pin will be driven low to indicate the Transmitter Off
state.
1.5.2 CS (C HIP SE LEC T )
This is the Chip Select Input pin. An internal pull-down
resisto r will ke ep the CS p in low. Thi s is done to ensure
that no disruptive data will be present on the bus while
the microcontroller is executing a Power-on Reset and
an I/O initialization sequence. The pin must detect a
high level to activate the transmitter. An internal Low-
Pass filter, with a typical time constant of 10 µs,
prevents unwanted wake-up (or transition to Power
Down mode) on glitches.
If CS = 0 when the VBB supply is turned on, the device
goes to Ready mode as soon as internal voltages sta-
bilize, and stays there as long as the CS pin is held low
(0). In Ready mode, the receiver is on, and the LIN
transmitter driv er is off.
If CS = 1 when the VBB supply is turne d on, the device
will proceed to Operation mode, or TXOFF (refer to
Figure 1-2Figure 1-5), as soon as internal voltages
stabilize.
This pin may also be used as a local wake-up input
(refer to Example 1-1). In this implementation, the
microcontroller I/O controlling the CS should be
converted to a high-impedance input allowing the
internal pull-down resistor to keep CS low. An external
switch, or other source, can then wake-up both the
transceiver and the microcontroller (if powered). Refer
to Section 1.3 “Modes of Operation”, for detailed
operation of CS.
1.5.3 WAKE UP INPUT (WAKE)
This pin is only available on the MCP2003/2003A.
Pin Name 8-Pin
PDIP,
SOIC
8-Pin
DFN
MCP2003/2003A MCP2004/2004A
Normal Operation Normal Operation
RXD 1 1 Receive Data Output (OD), HV
tolerant Receive Data Output (OD), HV tol-
erant
CS 2 2 Chip Select (TTL), HV tolerant Chip Select/Local WAKE (TTL),
HV tolerant
WAKE
(MCP2003/2003A only)
FAULT/TXE
(MCP2004/2004A only)
3 3 Wake up, HV tolerant Fault Detect Output (OD)
Transmitter Enable (TTL)
HV tolerant
TXD 4 4 Transmit Data Input (TTL), HV
tolerant Transmit Data Input (TTL), HV
tolerant
VSS 5 5 Ground Ground
LBUS 6 6 LIN Bus (bidirectional) LIN Bus (bidirectional)
VBB 7 7 Battery Positive Battery Positive
VREN 8 8 Voltage Regulator Enable Output Voltage Regulator Enable Output
EP 9 Exposed Thermal Pad. Do not
electrically connect or connect to
Vss
Exposed Thermal Pad. Do not
electrically connect or connect to
Vss
Legend: TTL = TTL Input Buffer; OD = Open-Drain Output
Note: It is not recommended to tie CS high as
this can result in the device entering
Operation mode before the
microc ontroller is initialize d and may result
in unintentional LIN traffic.
MCP2003/4/3A/4A
DS20002230E-page 10 2010-2013 Microchip Technology Inc.
The WAKE pin has an internal 800K pull up to VBB. A
falling edge on the WAKE pin causes the device to
wake from Power-Down mode. Upon waking, the
MCP2 003/3A wi ll enter Ready mode.
1.5.4 FAULT/TXE
This pi n is on ly ava ilabl e on the MCP2 004/20 04A. Thi s
pin is bidirectional and allows disabling of the
transmitter, as well as fault reporting related to
disabling the transmitter. This pin is an open-drain
output, with states as defined in TABLE 1-3: “FAULT/
TXE Truth Table”. The transmitter is disabled
whenever this pin is low (‘0’), either from an internal
Fault condition or by an external drive. While the
transmitter is disabled, the internal 30 k pull-up
resistor on the LBUS pin is also disconnected to reduce
current.
TABLE 1-3: FAULT/TXE TRUTH TABLE
1.5.5 TRANSMIT DATA INPUT (TXD)
The Transmit Data Input pin has an internal pull-up.
The LIN pin is low (dominant) when TXD is low , and high
(recessive) when TXD is high.
For extra bus security, TXD is internally forced to ‘1
whenever the transmitter is disabled regardless of
external TXD voltage.
1.5.5.1 TXD Dominant Timeout
If TXD is driven low for longer than approximately
25 ms, the LBUS pin is switc hed to r ece ssiv e mod e and
the part enters TOFF Mode. This is to prevent the LIN
node from permanently driving the LIN Bus dominant.
The transmitter is reenabled on TXD risi ng edge.
1.5.6 GROUND (VSS)
This is the Ground pin.
1.5.7 LIN BUS (LBUS)
The bid irectional L IN Bus pin (LBUS) is controll ed by the
TXD input. LBUS has a current limited open collector
output. To reduce EMI, the edges during the signal
changes are slope controlled and include corner
rounding control for both falling and rising edges.
The intern al LIN receive r observ es the ac tiv iti es o n th e
LIN bus, and matches the output signal RXD to follow
the state of the LBUS pin.
1.5.7.1 Bus Dominant Timer
The Bus Dominant Timer is an internal timer that
deactivates the LBUS transmitter after approximately
25 millis econd s of dom inant state on the LBUS pin. The
timer is reset on any recessive LBUS state.
The LIN bus transmitter will be reenabled after a
recessive state on the LBUS pin as long as CS is high.
Disabling can be caused by the LIN bus being
externally held dominant, or by TXD being driven low.
Additionally, on the MCP2004/2004A, the FAULT pin
will be driven low to indicate the Transmitter Off state.
1.5.8 BATTERY (VBB)
This is the Battery Positive Supp ly Voltag e pin.
1.5.9 VOLTAGE REGULATOR ENABLE
OUTPUT (VREN)
This is the External Voltage Regulator Enable pin.
Open source output is pulled high to VBB in all modes,
except Power-Do w n.
Note: The FAULT/TXE pin is true (‘0’) whenever
the internal circuits have detected a short
or thermal excursion and have disabled
the LBUS outp ut driver.
TXD
In RXD
Out LINBUS
I/O Thermal
Override
FAULT/TXE
Definition
External
Input Driven
Output
LHV
BB OFF H L F A U LT, TXD driven low, LIN BUS shorted to VBB
(Note 1)
HHV
BB OFF H H OK
L L GND OFF H H OK
H L GND OFF H H OK, data is being received from the LINBUS
xxVBB ON H L FAULT, Transceiver in thermal shutdown
xxV
BB x L x NO FAULT, the CPU is commanding the
transceiver to turn off the transmitter driver
Legend: x = don’t care.
Note 1: The FAULT/TXE is valid after approximately 25 µs after TXD falling edge. This is to eliminate false fault
reporting during bus propagation delays.
2010-2013 Microchip Technology Inc. DS20002230E-page 11
MCP2003/4/3A/4A
1.5.10 EXPOSED THERMAL PAD (EP)
Do not electrically connect, or connect to Vss.
1.6 MCP2003/4 and MCP2003A/4A
Difference Details
The differences between the MCP2003/4 and the
MCP20 03/4A devices are isolate d to the wake -up func-
tionality. The changes were implemented to make the
device more robust to LIN bus conditions, outside of
the normal operating conditions. The MCP2003/4 will
wake-u p from Power Do wn mode during any LIN fal ling
edge held low longer than 20 µs.
In the ca se where a LIN system is designed to minimize
stand-by current by disconnecting all bus pull-ups
resistors (including the external master pull-up resistor
to VBB), the original MCP2003/4 could wake up, if the
floating bus drifted to a valid low level. The MCP2003/
4A revisions were modified to require a rising edge
after a valid low level. This will prevent an undesired
system wake-up in this scenario, while maintaining
functional c apability with the original version.
It should be noted that the original MCP2003/4 meets
all LIN transceiver specification requirements and mod-
ules can be designed to pass all LIN system require-
ments. However, when all bus pull-up resistors are
disconnected, the MCP2003/4 requires the module
designer to write firmware to monitor the LIN Bus after
any wake-up event to prevent the transceiver from
automat ically tran sitio ning from Read y mode to Ope ra-
tional mode.
If the MCP2 003/4 is placed in to Operational mode, VBB
to LBUS pull-up resistor is automatically connected,
which will raise the LIN bus to a recessive level; then
putting the device to Power-Down mode may cause
LBUS to be float ing, and thus w ake up all bus nod es. To
prevent this, the designer should ensure
TXD(MCP2003) or TXE(MCP2004) is held low until valid
bus activ ity is verif ied (see Figure 1-6). T his wi ll en sure
the transceiver transitions from Ready mode to Trans-
mitter Off mode, until bus activity can be verified.
In the c ase of val id bus activi ty , the transceiver can shif t
to Operation mode, while if there is no bus activity, the
device can be again placed into Power Down. The
design practices needed to accomplish this are fully
detailed in Tech Brief TB3067 - “MCP2003 Power-
Down Mode and Wake-Up Handling in Case of LIN
Bus Loss” (DS93067).
The revised MCP2003/4A devices now eliminate the
need for firmware to prevent system wide wake-up.
The revi se d dev ices now requ ire a lon ger val id bu s low
(see updated tBDB value in Section 2.3 “DC Specifi-
cations” and Figure 2-7), which enables a rising edge
detect circuit. The device will now only wake up after a
rising e dge, follow ing a low l ong er t han tBDB. W hil e the
module designer can still hold TXD (MCP2003) or
TXE(MCP2004) low durin g wak e-up , to e nter Transmit-
ter Of f mode from Ready mode, it is not re quired to pre-
vent an advert ent sy stem wake-up .
In additi on to the longer tBDB value, the time from wake-
up detect to VREN enable is shortened as documented
in Section 2.3 “DC Specifications”.
FIGURE 1-6: MCP20 03/2 004 SWITCHING TIMING DIAGRAM FOR THE FORCED POWER-
DOWN MODE SEQUENCE
TXD
VREN
CS
Ready
Mode
Transmitter OFF
Mode
Power Down
Mode after Master
Sleep instruction
Power Down
Mode
tTx2CS >= 100ns tCSactive >= 100µs
TXD to 0
forced
externally
TXD state depending
on how the Slave
Microcontroller is
powered
LBUS
State
LIN bus
disconnected
MCP2003/4/3A/4A
DS20002230E-page 12 2010-2013 Microchip Technology Inc.
2.0 ELECTRICAL CHARACTERISTICS
2.1 Absolute Maximum Ratings†
VIN DC Voltage on RXD, TXD, FAULT/TXE, CS.............................................................................................-0.3 to +43V
VIN DC Voltage on WAKE and VREN .............................................................................................................-0.3 to +VBB
VBB Battery Voltage, continuous, non-operating (Note 1)............................................................................. -0.3 to +40V
VBB Battery Voltage, non-operating (LIN bus recessive) (Note 2)................................................................ -0.3 to +43V
VBB Battery Voltage, transient ISO 7637 Test 1 ..................................................................................................... -200V
VBB Battery Voltage, transient ISO 7637 Test 2a ...................................................................................................+150V
VBB Battery Voltage, transient ISO 7637 Test 3a ................................................................................................... -300V
VBB Battery Voltage, transient ISO 7637 Test 3b ...................................................................................................+200V
VLBUS Bus Voltage, continuous...................................................................................................................... -18 to +40V
VLBUS Bus Voltage, transient (Note 3)...........................................................................................................-27 to +43V
ILBUS Bus Short Circuit Current Limit....................................................................................................................200 mA
ESD protection on LIN, VBB, W AKE (IEC 61000-4-2) (Note 4)...............................................................................±8 KV
ESD protection on LIN, VBB (Human Body Model) (Note 5)...................................................................................±8 KV
ESD protection on all other pins (Human Body Model) (Note 5) ............................................................................ ±4 KV
ESD protection on all pins (Charge Device Model) (Note 6) ...................................................................................±2 KV
ESD protection on all pins (Machine Model) (Note 7).............................................................................................±200V
Maximum Junction Temperature.............................................................................................................................150C
Storage Temperature...................................................................................................................................-65 to +150C
Note 1: LIN 2.x compliant specification.
2: SAE J2602 complia nt spe ci fic ati on.
3: ISO 7637/1 load dump compliant (t < 500 ms).
4: According to IEC 61 000-4-2, 330 ohm, 150 pF and T ransceiver EMC Test S pecificati ons [2] to [4]. For WAKE
pin to meet the specification, series resistor must be in place (refer to Example 1-2).
5: According to AEC-Q100-002 / JESD22-A114.
6: According to AEC-Q100-011B.
7: According to AEC-Q100-003 / JESD22-A115.
2.2 Nomenclature used in this document
Some terms and names used in this data sheet deviate from those referred to in the LIN specifications. Equivalent
values are shown below.
† NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the
device . This is a stress rati ng only an d functio nal operati on of the dev ice, at tho se or any o ther condi tions abov e those
indicated in the operational listings of this specification, is not implied. Exposure to maximum rating conditions for
extended periods may affect device reliability.
LIN 2.1 Name Term used in the following tables Definition
VBAT not used ECU operating voltage
VSUP VBB Supply voltage at device pin
IBUS_LIM ISC Current Limit of driver
VBUSREC VIH(LBUS) Recessive state
VBUSDOM VIL(LBUS) Dominant state
2010-2013 Microchip Technology Inc. DS20002230E-page 13
MCP2003/4/3A/4A
2.3 DC Specifications
DC Specifications
Electrical Characteristics :
Unless otherwise indicated, all limits are specified for:
VBB = 6.0V to 30.0V
TA = -40°C to +125°C
Parameter Sym Min. Typ. Max. Units Conditions
Power
VBB Quiesce nt Op erat ing
Current IBBQ 90 150 µA Oper ating Mode,
bus recessive (Note 1)
VBB Transmitte r-off Current IBBTO 75 120 µA Transmitter off,
bus recessive (Note 1)
VBB Power-Down Current IBBPD —515µA
VBB Current
with VSS Floatin g IBBNOGND -1 1 mA VBB = 12V, GND to VBB,
VLIN =0-27V
Microcontroller Interface
High Level Input Voltage
(TXD, FAULT/TXE) VIH 2.0 — 30 V
Low Level Input Voltage
(TXD, FAULT/TXE) VIL -0.3 0.8 V
High Level Input Current
(TXD, FAULT/TXE) IIH -2.5 µA Input voltage = 4.0V
Low Level Input Current
(TXD, FAULT/TXE) IIL -10 µA Input voltage = 0.5V
High Level Voltage (VREN)VHVREN -0.3 VBB+0.3
High Level Output Current
(VREN)IHVREN -40 -10 mA Output voltage = VBB-
0.5V
-125 -35 Output voltage = VBB-
2.0V
High Level Input Voltage
(CS)VIH 2.0 30 V Through a curr ent limiti ng
resistor
Low Level Input Voltage
(CS) VIL -0.3 0.8 V
High Level Input Current
(CS) IIH 10.0 µA Input voltage = 4.0V
Low Level Input Current
(CS) IIL 5.0 µA Input voltage = 0.5V
Low Level Input Voltage
(WAKE)VIL VBB – 4.0V V
Low Level Output Voltage
(RXD)VOL ——0.4 VIIN = 2 m A
High Level Output Current
(RXD)IOH -1 -1 µA VLIN = VBB, VRXD = 5.5V
Note 1: Internal current limited. 2.0 ms maximum recovery time (RLBUS = 0, TX = 0.4 VREG, VLBUS = VBB).
2: Node has to sustain the current that can flow under this condition; bus must be operational under this
condition.
MCP2003/4/3A/4A
DS20002230E-page 14 2010-2013 Microchip Technology Inc.
Bus Interface
High-Level Input Voltage VIH(LBUS) 0.6 VBB V Recessive state
Low-Level Input Voltage VIL(LBUS)-80.4 VBB V Dominant state
Input Hysteresis VHYS 0.175 VBB VVIH(LBUS) – VIL(LBUS)
Low-Level Output Current IOL(LBUS) 40 200 mA Output voltage = 0.1 VBB,
VBB = 12V
High-Level Output Current IOH(LBUS)—20µA
Pull-up Current on Input IPU(LBUS)5180µA~30k internal pull-up
@ VIH (LBUS) = 0.7 VBB
Short Circuit Current Limit ISC 50 200 mA (Note 1)
High-Level Output Voltage VOH(LBUS) 0.9 VBB —VBB V
Driver Dominant Voltage V_LOSUP ——1.2 VVBB = 7V, RLOAD = 500
Driver Dominant Voltage V_HISUP ——2.0 VVBB = 1 8V, RLOAD = 500
Driver Dominant Voltage V_LOSUP-1K0.6 V VBB = 7V, RLOAD = 1 k
Driver Dominant Voltage V_HISUP-1K0.8 V VBB = 18V, RLOAD = 1 k
Input Leakage Current
(at the receiver during
dominant bus level)
IBUS_PAS_DOM -1 -0.4 mA Driver off,
VBUS = 0V,
VBB = 12V
Input Leakage Current
(at the receiver during
recessive bus level)
IBUS_PAS_REC 12 20 µA Driver off,
8V < VBB < 18V
8V < VBUs < 18V
VBUS VBB
Leakage Current
(disconnected from ground) IBUS_NO_GND -10 1.0 +10 µA GNDDEVICE = VBB,
0V < VBUS < 18V,
VBB = 12V
Leakage Current
(disconnected f rom VBB)IBUS_NO_VBB —— 10 µAVBB = GND,
0 < VBUS < 18V,
(Note 2)
Receiver Center Voltage VBUS_CNT 0.475 VBB 0.5
VBB 0.525 VBB VVBUS_CNT = (VIL (LBUS) +
VIH (LBUS))/2
Slave Termination RSLAVE 20 30 47 k
Capacitance of Slave Node CSLAVE 50 pF
2.3 DC Specifications (Contin ued)
DC Specifications
Electrical Characteristics :
Unless otherwise indicated, all limits are specified for:
VBB = 6.0V to 30.0V
TA = -40°C to +125°C
Parameter Sym Min. Typ. Max. Units Conditions
Note 1: Internal current limited. 2.0 ms maximum recovery time (RLBUS = 0, TX = 0.4 VREG, VLBUS = VBB).
2: Node has to sustain the current that can flow under this condition; bus must be operational under this
condition.
2010-2013 Microchip Technology Inc. DS20002230E-page 15
MCP2003/4/3A/4A
2.4 AC Specifications
AC CHARACTERISTICS VBB = 6.0V to 27.0V; TA = -40°C to +125°C
Parameter Sym Min. Typ. Max. Units Test Conditions
Bus Interface – Constant Slope Time Parameters
Slope Rising and Falling Edges tSLOPE 3.5 22.5 µs 7.3V <= VBB <= 18V
Propagation Delay of
Transmitter tTRANSPD —— 4.0µstTRANSPD = max (tTRANSPDR or
tTRANSPDF)
Propagation Delay of Receiver tRECPD —— 6.0µstRECPD = max (tRECPDR or tRECPDF)
Sym m etry of Propaga tion
Delay of Receiver Rising Edge
w.r.t. Falling Edge
tRECSYM -2.0 2.0 µs tRECSYM = max (tRECPDF – tRECPDR)
RRXD 2.4 TO VCC, CRXD 20 PF
Sym m etry of Propaga tion
Delay of Transmitter Rising
Edge w.r.t. Falling Edge
tTRANS-
SYM -2.0 2.0 µs tTRANSSYM = max (tTRANSPDF -
tTRANSPDR)
Time to Sample of FAULT/TXE
for Bus Conflict Reporting tFAULT ——32.5µstFAULT = max (tTRANSPD + tSLOPE +
tRECPD)
Duty Cycle 1 @20.0 kbit/sec .396 CBUS; RBUS conditions:
1nF; 1k | 6.8 nF; 660 | 10 nF; 500
THREC(MAX) = 0.744 x VBB,
THDOM(MAX) = 0.581 x VBB,
VBB =7.0V – 18V; tBIT = 50 µs
D1 = tBUS_REC(MIN)/2 x tBIT)
Duty Cycle 2 @20.0 kbit/sec .581 CBUS; RBUS conditions:
1nF; 1k | 6.8 nF; 660 | 10 nF; 500
THREC(MAX) = 0.284 x VBB,
THDOM(MAX) = 0.422 x VBB,
VBB =7.6V – 18V; tBIT = 50 µs
D2 = tBUS_REC(MAX)/2 x tBIT)
Duty Cycle 3 @10.4 kbit/sec .417 CBUS; RBUS conditions:
1nF; 1k | 6.8 nF; 660 | 10 nF; 500
THREC(MAX) = 0.778 x VBB,
THDOM(MAX) = 0.616 x VBB,
VBB =7.0V – 18V; tBIT = 96 µs
D3 = tBUS_REC(MIN)/2 x tBIT)
Duty Cycle 4 @10.4 kbit/sec .590 CBUS; RBUS conditions:
1nF; 1k | 6.8 nF; 660 | 10 nF; 500
THREC(max) = 0.251 x VBB,
THDOM(MAX) = 0.389 x VBB,
VBB =7.6V – 18V; tBIT = 96 µs
D4 = tBUS_REC(MAX)/2 x tBIT)
Wake-up Timing
Bus Activity Debounce time tBDB 5 20 µs MCP2003/2004
30 70 125 µs MCP2003A/2004A
Bus Activity to VREN on tBACTVE 35 150 µs MCP2003/2004
10 30 90 µs MCP2003A/2004A
W AKE to VREN on tWAKE 150 µs
Chip Select to VREN on tCSOR —150µs
VREN floating
Chip Select to VREN off tCSPD —80µsVREN floating
MCP2003/4/3A/4A
DS20002230E-page 16 2010-2013 Microchip Technology Inc.
2.5 Thermal S pecifications
THERMAL CHARACTERISTICS
Parameter Symbol Typ Max Units Test Conditions
Recovery Temperature RECOVERY +140 C
Shutdown Temperature SHUTDOWN +150 C
Short Circuit Recovery Time tTHERM 1.5 5.0 ms
Thermal Package Resistances
Thermal Resistance, 8L-DFN JA 35.7 C/W
Thermal Resistance, 8L-PDIP JA 89.3 C/W
Thermal Resistance, 8L-SOIC JA 149.5 C/W
Note 1: The maximum power dissipation is a function of TJMAX, JA and ambient temperature TA. The maximum
allowable power dissipation at an ambient temperature is PD = (TJMAX - TA)JA. If this dissipation is
exceeded, the die temperature will rise above 150C and the device will go into thermal shutdown.
2010-2013 Microchip Technology Inc. DS20002230E-page 17
MCP2003/4/3A/4A
2.6 Typical Performance Curves
Note: Unless otherwise indicated, VBB = 6.0V to 18.0V, TA = - 40°C to +125°C.
FIGURE 2-1: TYPICAL IBBQ
FIGURE 2-2: TYPICAL IBBPD
FIGURE 2-3: TYPICAL IBBTO
Note: The g r ap hs and t ables prov id ed followi ng thi s n ote are a sta tis tic al s umm ar y b as ed on a limite d n um ber of
samples and are provided for informational purposes only. The performance characteristics listed herein
are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified
operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
0
0.02
0.04
0.06
0.08
0.1
0.12
0.14
6 7.3 12 14.4 18
V
BB
(V)
Current (mA)
-40C
25C
85C
125C
MCP2003/4/3A/4A
DS20002230E-page 18 2010-2013 Microchip Technology Inc.
2.7 Timing Diagrams and Specifications
FIGURE 2-4: BUS TIMING DIAGRAM
FIGURE 2-5: CS TO VREN TIMING DIAGRAM
.95VLBUS
0.05VLBUS
TTRANSPDR
TRECPDR
TTRANSPDF
TRECPDF
TXD
LBUS
RXD
Internal TXD/RXD
Compare
FAULT Sampling
TFAULT TFAULT
FAULT/TXE Output Stable Stable
Stable
Match Match
Match Match Match
Hold
Value
Hold
Value
50%
50%
.50VBB
50%
50%
0.0V
TCSPD
TCSOR
CS
VREN
VBB
OFF
2010-2013 Microchip Technology Inc. DS20002230E-page 19
MCP2003/4/3A/4A
FIGURE 2-6: MCP2003/4 REMOTE WAKE-UP
FIGURE 2-7: MCP2003A/4A REMOTE WAKE-UP
MCP2003/4/3A/4A
DS20002230E-page 20 2010-2013 Microchip Technology Inc.
3.0 PACKAGING INFORMATION
3.1 Package Marking Information
8-Lead PDIP (300 mil) Examples:
8-Lead SOIC (150 mil) Examples:
E/P^^256
1328
MCP2003E
SN^^1328
256
MCP2003A
3
e
3
e
Examples:
2004A
1328
256
E/MD^^
3
e
8-Lead DFN (4x4)
Legend: XX...X Customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week ‘01’)
NNN Alphanumeric traceability code
Pb-free JEDEC designator for Matte Tin (Sn)
*This package is Pb-free. The Pb-free JEDEC designator ( )
can be found on the outer packaging for this package.
Note: In th e event the full Mi croch ip p art numb er canno t be marked on one l ine, it will
be carried over to the next line, thus limiting the number of available
characters for customer-specific information.
3
e
3
e
E/P^^256
1328
2003AE
SN^^1328
256
MCP2003
3
e
3
e
2004
1328
256
E/MD
^^
3
e
XXXX
NNN
YYWW
PIN 1
XXXXXXXX
XXXXXNNN
YYWW
NNN
2010-2013 Microchip Technology Inc. DS20002230E-page 21
MCP2003/4/3A/4A
8-Lead Plastic Dual Flat, No Lead Package (MD) – 4x4x0.9 mm Body [DFN]
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
Microchip Technology Drawing C04-131E Sheet 1 of 2
MCP2003/4/3A/4A
DS20002230E-page 22 2010-2013 Microchip Technology Inc.
8-Lead Plastic Dual Flat, No Lead Package (MD) – 4x4x0.9 mm Body [DFN]
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
Microchip Technology Drawing C04-131E Sheet 2 of 2
2010-2013 Microchip Technology Inc. DS20002230E-page 23
MCP2003/4/3A/4A
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
MCP2003/4/3A/4A
DS20002230E-page 24 2010-2013 Microchip Technology Inc.


 
 
 
 

 

 
   

 
 
    
  
   
    
   
   
   
    
   
  
N
E1
NOTE 1
D
123
A
A1
A2
L
b1
b
e
E
eB
c
   
2010-2013 Microchip Technology Inc. DS20002230E-page 25
MCP2003/4/3A/4A
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
MCP2003/4/3A/4A
DS20002230E-page 26 2010-2013 Microchip Technology Inc.
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
2010-2013 Microchip Technology Inc. DS20002230E-page 27
MCP2003/4/3A/4A
 ! ""#$%& !'
 

MCP2003/4/3A/4A
DS20002230E-page 28 2010-2013 Microchip Technology Inc.
NOTES:
2010-2013 Microchip Technology Inc. DS20002230E-page 29
MCP2003/4/3A/4A
APPENDIX A: REVISION HISTORY
Revision E (October 2013)
The following is the list of modifications:
1. Added additional specification for IHVREN in
Section 2.3 “DC Specifications”.
2. Clarified wake-up on LBUS functionality.
3. Added RXD monitoring description.
Revision D (December 2011)
The following is the list of modifications:
4. Added the MCP2003A and MCP2004A devices
and related information throughout the
document.
5. Updated Figures 1.2, 1.3, 1.4, 1.5, 2.6, 2.7.
Revision C (August 2010)
The following is the list of modifications:
1. Updated all referenc es of Sle ep mode to Power-
Down mode, and updated the Max. parameter
for Duty Cycle 2 in Section 2.4 “AC Specifica-
tions”.
Revision B (July 2010)
The following is the list of modifications:
1. Added Section 2.2 “Nomenclature used in
this document”, and added the “Capacitance
of Slave Node” parameter to Section 2.3 “DC
Specifications.
Revision A (March 2010)
Original Releas e of th is Do cument.
MCP2003/4/3A/4A
DS20002230E-page 30 2010-2013 Microchip Technology Inc.
NOTES:
2010-2013 Microchip Technology Inc. DS20002230E-page 31
MCP2003/4/3A/4A
PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
PART NO. X/XX
PackageTemperature
Range
Device
Device: MCP2003: LIN Tra nsceiver, with WAKE pins, wake up on
falling edge of LBUS
MCP2003T: LIN Transceiver, with WAKE pins, wake up on
falling edge of LBUS (Tape and Reel) (DFN and
SOIC)
MCP2003A: LIN Transceiver, with WAKE pins, wake up on
rising edge of LBUS
MCP2003AT: LIN Transceiver, with WAKE pins, wake up on
rising edge of LBUS (Tape and Reel) (DFN and
SOIC)
MCP2004: LIN Transceiver with FAULT/TXE pins, wake up
on falling edge of LBUS
MCP2004T: LIN Transceiver with FAULT/TXE pins, wake up
on falling edge of LBUS (Tape and Reel) (DFN
and SOIC)
MCP2004A: LIN Transceiver with FAULT/TXE pins, wake up
on rising edge of LBUS
MCP2004AT: LIN Transceiver with FAULT/TXE pins, wake up
on rising edge of LBUS (Tape and Reel) (DFN
and SOIC)
Temperature R ange: E = -40°C to +125°C
Package: MD = Plastic Micro Small Outline (4x4), 8-lead
P = Plastic DIP (300 mil Body), 8-le ad, 14-lead
SN = Plastic SOIC, (150 mil Body), 8-lead
Examples:
a) MCP2003A-E/MD: Extended Temperature,
8L-DFN package
b) MCP2003A-E/P: Extended Temperature,
8L-PDIP package
c) MCP2003A-E/SN: Extended Temperature,
8L-SOIC packa ge
d) MCP2003AT-E/MD: Tap e and Reel,
Extended Temperature,
8L-DFN package
e) MCP2003AT-E/SN: Tape and Reel,
Extended Temperature,
8L-SOIC packa ge
a) MCP2004-E/MD: Extended Temperature,
8L-DFN package
b) MCP2004-E/P: Extended Temperature,
8L-PDIP package
c) MCP2004A-E/SN: Extended Temperature,
8L-SOIC packa ge
d) MCP2004AT-E/MD: Tap e and Reel,
Extended Temperature,
8L-D F N pa c kage
e) MCP2004AT-E/SN: Tape and Reel,
Extended Temperature,
8L-SOIC packa ge
MCP2003/4/3A/4A
DS20002230E-page 32 2010-2013 Microchip Technology Inc.
NOTES:
2010-2013 Microchip Technology Inc. DS20002230E-page 33
Information contained in this publication regarding device
applications a nd the lik e is pro vid ed only for your c on ve nience
and may be supers eded by u pdates. It is y our res po ns i bil it y to
ensure that your application meets with your specifications.
MICROCHIP MAKES NO REPRESENTATIONS OR
WARRANTIES OF ANY KIND WHETHER EXPRESS OR
IMPLIED, WRITTEN OR ORAL, STATUTORY OR
OTHERWISE, RELATED TO THE INFORMATION,
INCLUDING BUT NOT LIMITED TO ITS CONDITION,
QUALITY, PERFORMANCE, MERCHANTABILITY OR
FITNESS FOR PURPOSE. Microchip disclaims all liability
arising from this information and its use. Use of Microchip
devices in life support and/or safety applications is entirely at
the buyer’s risk, and the buyer agrees to defend, indemnify and
hold harmless Microchip from any and all damages, claims,
suits, or expenses resulting from such use. No licenses are
conveyed, implicitly or otherwise, under any Microchip
intellectual property rights.
Trademarks
The Microchip name and logo, the Microchip logo, dsPIC,
FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro,
PICSTART, PIC32 logo, rfPIC, SST, SST Logo, SuperFlas h
and UNI/O are registered trademarks of Microchip T echnology
Incorporated in the U.S.A. and other countries.
FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor,
MTP, SEEVAL and The Embedded Control Solutions
Company are registered trademarks of Microchip Technology
Incorporated in the U.S.A.
Silicon Storage Technology is a registered trademark of
Microchip Technology Inc. in other countries.
Analog-for-the-Digital Age, Application Maestro, BodyCom,
chipKIT, chipKIT logo, CodeGuard, dsPICDEM ,
dsPICDEM.net, dsPICworks, dsSPEAK, ECAN,
ECONOMONIT OR, FanSense, HI-TIDE , In-Circuit Seria l
Programm ing, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB
Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code
Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit,
PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O,
Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA
and Z-Scale are trademarks of Microchip Technology
Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip T echnology Incorporated
in the U.S.A.
GestIC and ULPP are registered trademarks of Microchip
Tec hnolo gy Germany II Gm bH & Co. KG, a subsidiary of
Microchip Technology Inc., in other countries.
All other trademarks mentioned herein are property of their
respective companies.
© 2010-2013, Microchip Technology Incorporated, Printed in
the U.S.A., All Rights Reserved.
Printed on recycled paper.
ISBN: 978-1-62077-575-2
Note the following details of the code protection feature on Microchip devices:
Microchip products meet the specification contained in their particular Microchip Data Sheet.
Microchip believes that it s family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable.
Code protection is c onstantly evolving. We a t Microc hip are co m mitted to continuously improving the code prot ect ion featur es of our
products. Attempts to break Microchip’ s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Microchip received ISO/TS-16949:2009 certification for its worldwide
headquarters, design and wafer fabrication facilities in Chandler and
Tempe, Arizona; Gresham, Oregon and design centers in California
and India. The Company’s quality system processes and procedures
are for its PIC® MCUs and ds PIC® DSCs, KEELOQ® code ho pping
devices, Serial EEPROMs, microperiph erals, nonvolatile memory and
analog products. In addition, Microchip’s quality system for the design
and manufacture of development systems is ISO 9001:2000 certified.
QUALITY MANAGEMENT S
YSTEM
CERTIFIED BY DNV
== ISO/TS 16949 ==
DS20002230E-page 34 2010-2013 Microchip Technology Inc.
AMERICAS
Corporate Office
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277
Technical Support:
http://www.microchip.com/
support
Web Address:
www.microchip.com
Atlanta
Duluth, GA
Tel: 678-957-9614
Fax: 678-957-1455
Boston
Westborough, MA
Tel: 774-760-0087
Fax: 774-760-0088
Chicago
Itasc a , IL
Tel: 630-285-0071
Fax: 630-285-0075
Cleveland
Independence, OH
Tel: 216-447-0464
Fax: 216-447-0643
Dallas
Addison, TX
Tel: 972-818-7423
Fax: 972-818-2924
Detroit
Farmington Hills, MI
Tel: 248-538-2250
Fax: 248-538-2260
Indianapolis
Noblesville, IN
Tel: 317-773-8323
Fax: 317-773-5453
Los A n ge les
Mission Viejo, CA
Tel: 949-462-9523
Fax: 949-462-9608
Santa Clara
Santa Clara, CA
Tel: 408-961-6444
Fax: 408-961-6445
Toronto
Mississauga, Ontario,
Canada
Tel: 905-673-0699
Fax: 905-673-6509
ASIA/PACIFIC
Asia Pacific Office
Suites 3707-14, 37th Floor
Tower 6, The Gateway
Harbour City, Kowloon
Hong Kong
Tel: 852-2401-1200
Fax: 852-2401-3431
Australia - Sydney
Tel: 61-2-9868-67 33
Fax: 61-2-9868-6755
China - Beijing
Tel: 86-10-8569-7 000
Fax: 86-10-8528-2104
China - Chengdu
Tel: 86-28-8665-5 511
Fax: 86-28-8665-7889
China - Chongqing
Tel: 86-23-8980-9 588
Fax: 86-23-8980-9500
China - Hangzhou
Tel: 86-571-2819-3187
Fax: 86-571-2819-3189
China - Hong Kong SAR
Tel: 852-2943-5100
Fax: 852-2401-3431
China - Nanjing
Tel: 86-25-8473-2 460
Fax: 86-25-8473-2470
China - Qingdao
Tel: 86-532-8502-7355
Fax: 86-532-8502-7205
China - Shanghai
Tel: 86-21-5407-5 533
Fax: 86-21-5407-5066
China - Shenyang
Tel: 86-24-2334-2 829
Fax: 86-24-2334-2393
China - Shenzhen
Tel: 86-755-8864-2200
Fax: 86-755-8203-1760
China - Wuhan
Tel: 86-27-5980-5 300
Fax: 86-27-5980-5118
China - Xian
Tel: 86-29-8833-7 252
Fax: 86-29-8833-7256
China - Xiamen
Tel: 86-592-2388138
Fax: 86-592-2388130
China - Zhuhai
Tel: 86-756-3210040
Fax: 86-756-3210049
ASIA/PACIFIC
India - Bangalore
Tel: 91-80-3090-4444
Fax: 91-80-3090-4123
India - New Delhi
Tel: 91-11-4160-8631
Fax: 91-11-4160-8632
India - Pune
Tel: 91-20-3019-1500
Japan - Osaka
Tel: 81-6-6152-7160
Fax: 81-6-6152-9310
Japan - Tokyo
Tel: 81-3-6880- 3770
Fax: 81-3-6880-3771
Korea - Daegu
Tel: 82-53-744-4301
Fax: 82-53-744-4302
Korea - Seoul
Tel: 82-2-554-7200
Fax: 82-2-558-5932 or
82-2-558-5934
Malaysia - Kuala Lumpur
Tel: 60-3-6201-9857
Fax: 60-3-6201-9859
Malaysia - Penang
Tel: 60-4-227-8870
Fax: 60-4-227-4068
Philippines - Manila
Tel: 63-2-634-9065
Fax: 63-2-634-9069
Singapore
Tel: 65-6334-8870
Fax: 65-6334-8850
Taiwan - Hsin Chu
Tel: 886-3-5778-366
Fax: 886-3-5770-955
Taiwan - Kaohs iung
Tel: 886-7-213-7828
Fax: 886-7-330-9305
Taiwan - Taipei
Tel: 886-2-2508-8600
Fax: 886-2-2508-0102
Thailand - Bangkok
Tel: 66-2-694-1351
Fax: 66-2-694-1350
EUROPE
Austria - Wels
Tel: 43-7242-2244-39
Fax: 43-7242-2244-393
Denmark - Cop e nha gen
Tel: 45-4450-2828
Fax: 45-4485-2829
France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79
Germany - Munich
Tel: 49-89-627-144-0
Fax: 49-89-627-14 4-44
Italy - Milan
Tel: 39-0331-742611
Fax: 39-0331-466781
Netherlands - Drunen
Tel: 31-416-690399
Fax: 31-416-690340
Spain - Madrid
Tel: 34-91-708-08-90
Fax: 34-91-708-08 -91
UK - Wokingham
Tel: 44-118-921-5869
Fax: 44-118-921-5820
Worldwide Sales and Service
08/20/13