Product Folder Sample & Buy Tools & Software Technical Documents Support & Community CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 CC113L Value Line Receiver 1 Device Overview 1.1 Features 1 * RF Performance - Receive Sensitivity Down to -116 dBm at 0.6 kbps - Programmable Data Rate from 0.6 to 600 kbps - Frequency Bands: 300-348 MHz, 387-464 MHz, and 779-928 MHz - 2-FSK, 4-FSK, GFSK, MSK, and OOK Supported * Digital Features - Flexible Support for Packet Oriented Systems - On-chip Support for Sync Word Detection, Flexible Packet Length, and Automatic CRC Calculation * Low-Power Features - 200-nA Sleep Mode Current Consumption - Fast Startup Time; 240 s From Sleep to RX Mode - 64-Byte RX FIFO 1.2 * * Applications Ultra Low-Power Wireless Applications Operating in the 315-, 433-, 868-, 915-MHz ISM or SRD Bands Wireless Alarm and Security Systems 1.3 * General - Few External Components; Completely On-chip Frequency Synthesizer, No External Filters or RF Switch Needed - Green Package: RoHS Compliant and No Antimony or Bromine - Small Size (QLP 4- x 4-mm Package, 20 Pins) - Suited for Systems Targeting Compliance with EN 300 220 (Europe) and FCC CFR Part 15 (US) - Support for Asynchronous and Synchronous Serial Transmit Mode for Backward Compatibility with Existing Radio Communication Protocols * * * * Industrial Monitoring and Control Remote Controls Toys Home and Building Automation Description The CC113L is a cost optimized sub-1 GHz RF receiver for the 300-348 MHz, 387-464 MHz, and 779-928 MHz frequency bands. The circuit is based on the popular CC1101 RF transceiver, and RF performance characteristics are identical. The CC115L transmitter together with the CC113L receiver enable a low-cost RF link. The RF receiver is integrated with a highly configurable baseband demodulator. The modem supports various modulation formats and has a configurable data rate up to 600 kbps. The CC113L provides extensive hardware support for packet handling, data buffering, and burst transmissions. The main operating parameters and the 64-byte receive FIFO of CC113L can be controlled through a serial peripheral interface (SPI). In a typical system, the CC113L will be used together with a microcontroller and a few additional passive components. Device Information (1) PART NUMBER CC113LRGP (1) PACKAGE BODY SIZE QFN (20) 4.00 mm x 4.00 mm For more information on these devices, see Section 8, Mechanical Packaging and Orderable Information. 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 1.4 www.ti.com Functional Block Diagram Figure 1-1 shows a functional block diagram of the device. Radio Control SCLK FREQ SYNTH 90 RX FIFO 0 Packet Handler ADC RF_N Demodulator LNA Digital Interface to MCU ADC RF_P SO (GDO1) SI CSn GDO0 GDO2 BIAS RBIAS XOSC XOSC_Q1 XOSC_Q2 Figure 1-1. Functional Block Diagram 2 Device Overview Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table of Contents 1 2 3 Device Overview ......................................... 1 Features .............................................. 1 5.10 Packet Handling Hardware Support ................. 27 1.2 Applications ........................................... 1 5.11 Modulation Formats ................................. 31 1.3 Description ............................................ 1 5.12 Received Signal Qualifiers and RSSI ............... 32 1.4 Functional Block Diagram ............................ 2 5.13 Radio Control ........................................ 36 Revision History ......................................... 4 Terminal Configuration and Functions .............. 5 5.14 RX FIFO ............................................. 41 5.15 Frequency Programming ............................ 43 .......................................... 5 3.2 Signal Descriptions ................................... 6 Specifications ............................................ 7 4.1 Absolute Maximum Ratings .......................... 7 4.2 Handling Ratings ..................................... 7 4.3 Recommended Operating Conditions ................ 7 4.4 General Characteristics .............................. 7 4.5 Current Consumption ................................. 8 4.6 RF Receive Section .................................. 9 4.7 Crystal Oscillator .................................... 11 4.8 Frequency Synthesizer Characteristics ............. 12 4.9 DC Characteristics .................................. 12 4.10 Power-On Reset .................................... 12 4.11 Thermal Characteristics ............................. 12 4.12 Typical Characteristics .............................. 13 Detailed Description ................................... 15 5.1 Overview ............................................ 15 5.2 Functional Block Diagram ........................... 15 5.3 Configuration Overview ............................. 16 5.4 Configuration Software .............................. 18 5.5 4-wire Serial Configuration and Data Interface ..... 19 5.6 Microcontroller Interface and Pin Configuration ..... 23 5.7 Data Rate Programming ............................ 24 5.8 Receiver Channel Filter Bandwidth ................. 25 5.16 VCO ................................................. 44 5.17 Voltage Regulators .................................. 44 5.18 General Purpose and Test Output Control Pins .... 45 5.19 Asynchronous and Synchronous Serial Operation .. 47 5.20 System Consideration and Guidelines .............. 48 5.21 Configuration Registers 5.22 Development Kit Ordering Information .............. 69 3.1 4 5 Decision ............................................. 26 1.1 5.9 Pin Diagram Demodulator, Symbol Synchronizer, and Data 6 7 8 ............................. 49 Applications, Implementation, and Layout........ 70 6.1 Bias Resistor ........................................ 70 6.2 Balun and RF Matching ............................. 70 6.3 Crystal ............................................... 73 6.4 Reference Signal .................................... 73 6.5 Power Supply Decoupling ........................... 73 6.6 PCB Layout Recommendations ..................... 73 Device and Documentation Support ............... 75 7.1 Device Support ...................................... 75 7.2 Documentation Support ............................. 76 7.3 Trademarks.......................................... 76 7.4 Electrostatic Discharge Caution ..................... 77 7.5 Export Control Notice 7.6 Glossary ............................................. 77 7.7 Additional Acronyms ............................... ................................ 77 77 Mechanical Packaging and Orderable Information .............................................. 79 8.1 Packaging Information .............................. Table of Contents Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 79 3 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 2 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision A (February 2013) to Revision B * * * 4 Page Changed format of data sheet to standard TI format. ........................................................................... 1 Changed reset value from 0x08 to 0x18 ......................................................................................... 66 Changed the package designator from RTK to RGP .......................................................................... 79 Revision History Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 3 Terminal Configuration and Functions 3.1 Pin Diagram GND RBIAS GND DGUARD SI The CC113L pinout is shown in Figure 3-1 and Table 3-1. See Section 5.18 for details on the I/O configuration. 20 19 18 17 16 SCLK 1 15 AVDD SO (GDO1) 2 14 AVDD GDO2 3 13 RF_N DVDD 4 12 RF_P DCOUPL 5 11 AVDD 7 8 9 10 GDO0 CSn XOSC_Q1 AVDD XOSC_Q2 6 GND Exposed die attach pad Figure 3-1. Pinout Top View NOTE The exposed die attach pad must be connected to a solid ground plane as this is the main ground connection for the chip Terminal Configuration and Functions Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 5 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 3.2 www.ti.com Signal Descriptions Table 3-1. Signal Descriptions Pin No. Pin Name Pin Type 1 SCLK Digital Input Description Serial configuration interface, clock input 2 SO (GDO1) Digital Output Serial configuration interface, data output 3 GDO2 Digital Output Digital output pin for general use: * Test signals * FIFO status signals * Clock output, down-divided from XOSC * Serial output RX data 4 DVDD Power (Digital) 1.8 - 3.6 V digital power supply for digital I/Os and for the digital core voltage regulator 5 DCOUPL Power (Digital) 1.6 - 2.0 V digital power supply output for decoupling Optional general output pin when CSn is high NOTE: This pin is intended for use with the CC113L only. It can not be used to provide supply voltage to other devices 6 GDO0 Digital I/O 7 CSn Digital Input 8 9 10 11 6 Digital output pin for general use: * Test signals * FIFO status signals * Clock output, down-divided from XOSC * Serial output RX data Serial configuration interface, chip select XOSC_Q1 Analog I/O Crystal oscillator pin 1, or external clock input AVDD Power (Analog) 1.8 - 3.6 V analog power supply connection XOSC_Q2 Analog I/O Crystal oscillator pin 2 AVDD Power (Analog) 1.8 - 3.6 V analog power supply connection 12 RF_P RF I/O Positive RF input signal to LNA in receive mode 13 RF_N RF I/O Negative RF input signal to LNA in receive mode 14 AVDD Power (Analog) 1.8 - 3.6 V analog power supply connection 15 AVDD Power (Analog) 1.8 - 3.6 V analog power supply connection 16 GND Ground (Analog) Analog ground connection 17 RBIAS 18 DGUARD Analog I/O External bias resistor for reference current Power (Digital) Power supply connection for digital noise isolation 19 GND Ground (Digital) Ground connection for digital noise isolation 20 SI Digital Input Serial configuration interface, data input Terminal Configuration and Functions Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 4 Specifications 4.1 Absolute Maximum Ratings Under no circumstances must the absolute maximum ratings be violated. Stress exceeding one or more of the limiting values may cause permanent damage to the device. Parameter Min Max Units Supply voltage -0.3 3.9 V Voltage on any digital pin -0.3 VDD + 0.3, max 3.9 V Voltage on the pins RF_P, RF_N, DCOUPL, RBIAS -0.3 2.0 V Voltage ramp-up rate 120 kV/s Input RF level +10 dBm 4.2 Condition All supply pins must have the same voltage Handling Ratings Parameter Storage temperature range, Tstg ESD Stress Voltage, VESD (1) (2) 4.3 (default) Human Body Model (HBM), per ANSI/ESDA/JEDEC JS001 Charged Device Model (CDM), per JJESD22-C101 (2) MAX UNIT -50 150 C 750 V 400 V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V HBM allows safe manufacturing with a standard ESD control process. Recommended Operating Conditions Parameter Min Max Unit Operating temperature -40 85 C Operating supply voltage 1.8 3.6 V 4.4 (1) MIN Condition All supply pins must have the same voltage General Characteristics Parameter Frequency range Data rate Min Max Unit 300 Typ 348 MHz Condition 387 464 MHz 779 928 MHz 0.6 500 kBaud 2-FSK 0.6 250 kBaud GFSK and OOK 0.6 300 kBaud 4-FSK (the data rate in kbps will be twice the baud rate) Optional Manchester encoding (the data rate in kbps will be half the baud rate) If using a 27 MHz crystal, the lower frequency limit for this band is 392 MHz Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 7 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 4.5 www.ti.com Current Consumption TA = 25C, VDD = 3.0 V if nothing else stated. All measurement results are obtained using SWRR046 and SWRR045. Reduced current settings, MDMCFG2.DEM_DCFILT_OFF=1, gives a slightly lower current consumption at the cost of a reduction in sensitivity. See Section 4.6 for additional details on current consumption and sensitivity. Parameter Min Current consumption in power down modes Typ Max Unit 0.2 1 A Voltage regulator to digital part off, register values retained (SLEEP state). All GDO pins programmed to 0x2F (HW to 0) A Voltage regulator to digital part off, register values retained, XOSC running (SLEEP state with MCSM0.OSC_FORCE_ON set) 165 A Voltage regulator to digital part on, all other modules in power down (XOFF state) 1.7 mA Only voltage regulator to digital part and crystal oscillator running (IDLE state) 8.4 mA The current consumption for the intermediate states when going from IDLE to RX, including the calibration state 15.4 mA Receive mode, 1.2 kBaud, reduced current, input at sensitivity limit 14.4 mA Receive mode, 1.2 kBaud, register settings optimized for reduced current, input well above sensitivity limit 15.2 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input at sensitivity limit 14.3 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input well above sensitivity limit 16.5 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input at sensitivity limit 15.1 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input well above sensitivity limit 16.0 mA Receive mode, 1.2 kBaud, register settings optimized for reduced current, input at sensitivity limit 15.0 mA Receive mode, 1.2 kBaud, register settings optimized for reduced current, input well above sensitivity limit 15.7 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input at sensitivity limit 15.0 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input well above sensitivity limit 17.1 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input at sensitivity limit 15.7 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input well above sensitivity limit 15.7 mA Receive mode, 1.2 kBaud, register settings optimized for reduced current, input at sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 14.7 mA Receive mode, 1.2 kBaud, register settings optimized for reduced current, input well above sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 15.6 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input at sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 14.6 mA Receive mode, 38.4 kBaud, register settings optimized for reduced current, input well above sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 16.9 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input at sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 15.6 mA Receive mode, 250 kBaud, register settings optimized for reduced current, input well above sensitivity limit. See Figure 4-1 through Figure 4-3 for current consumption with register settings optimized for sensitivity. 100 Condition Current consumption Current consumption, 315 MHz Current consumption, 433 MHz Current consumption, 868/915 MHz 4.5.1 Typical RX Current Consumption over Temperature and Input Power Level, 868/915 MHz See Section 4.12.1. 8 Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 4.6 SWRS108B - MAY 2011 - REVISED JUNE 2014 RF Receive Section TA = 25C, VDD = 3.0 V if nothing else stated. All measurement results are obtained using SWRR046 and SWRR045. Parameter Digital channel filter bandwidth Min Typ 58 -68 Max Unit Condition 812 kHz User programmable. The bandwidth limits are proportional to crystal frequency (given values assume a 26.0 MHz crystal) -57 dBm 25 MHz - 1 GHz (Maximum figure is the ETSI EN 300 220 V2.3.1 limit) Above 1 GHz Spurious emissions -66 -47 dBm (Maximum figure is the ETSI EN 300 220 V2.3.1 limit) Typical radiated spurious emission is -49 dBm measured at the VCO frequency RX latency 9 bit Serial operation. Time from start of reception until data is available on the receiver data output pin is equal to 9 bit 315 MHz 1.2 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (2-FSK, 1% packet error rate, 20 bytes packet length, 5.2 kHz deviation, 58 kHz digital channel filter bandwidth) Receiver sensitivity -111 dBm Sensitivity can be traded for current consumption by setting MDMCFG2.DEM_DCFILT_OFF=1. The typical current consumption is then reduced from 17.2 mA to 15.4 mA at the sensitivity limit. The sensitivity is typically reduced to -109 dBm 433 MHz 0.6 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 14.3 kHz deviation, 58 kHz digital channel filter bandwidth) Receiver sensitivity -116 dBm 1.2 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 GFSK, 1% packet error rate, 20 bytes packet length, 5.2 kHz deviation, 58 kHz digital channel filter bandwidth) Receiver sensitivity -112 dBm Sensitivity can be traded for current consumption by setting MDMCFG2.DEM_DCFILT_OFF=1. The typical current consumption is then reduced from 18.0 mA to 16.0 mA at the sensitivity limit. The sensitivity is typically reduced to -110 dBm 38.4 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 20 kHz deviation, 100 kHz digital channel filter bandwidth) Receiver sensitivity -104 dBm 250 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 127 kHz deviation, 540 kHz digital channel filter bandwidth) Receiver sensitivity -95 dBm 868/915 MHz 1.2 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 5.2 kHz deviation, 58 kHz digital channel filter bandwidth) Receiver sensitivity -112 dBm Sensitivity can be traded for current consumption by setting MDMCFG2.DEM_DCFILT_OFF=1. The typical current consumption is then reduced from 17.7 mA to 15.7 mA at sensitivity limit. The sensitivity is typically reduced to -109 dBm Saturation -14 dBm FIFOTHR.CLOSE_IN_RX=0. See more in DN010 SWRA147 Adjacent channel rejection 100 kHz offset 37 dB Desired channel 3 dB above the sensitivity limit. 100 kHz channel spacing See Figure 4-4 and Figure 4-5 for selectivity performance at other offset frequencies Image channel rejection 31 dB IF frequency 152 kHz Desired channel 3 dB above the sensitivity limit Blocking 2 MHz offset -50 dBm 10 MHz offset -40 dBm Desired channel 3 dB above the sensitivity limit See Figure 4-4 and Figure 4-5 for blocking performance at other offset frequencies Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 9 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 Parameter Min www.ti.com Typ Max Unit Condition 38.4 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 20 kHz deviation, 100 kHz digital channel filter bandwidth) Receiver sensitivity -104 dBm Sensitivity can be traded for current consumption by setting MDMCFG2.DEM_DCFILT_OFF=1. The typical current consumption is then reduced from 17.7 mA to 15.6 mA at the sensitivity limit. The sensitivity is typically reduced to -102 dBm -16 dBm FIFOTHR.CLOSE_IN_RX=0. See more in DN010 SWRA147 -200 kHz offset 12 dB +200 kHz offset 25 dB 23 dB 2 MHz offset -50 dBm 10 MHz offset -40 dBm Saturation Adjacent channel rejection Image channel rejection Blocking Desired channel 3 dB above the sensitivity limit. 200 kHz channel spacing See Figure 4-6 and Figure 4-7 for blocking performance at other offset frequencies IF frequency 152 kHz Desired channel 3 dB above the sensitivity limit Desired channel 3 dB above the sensitivity limit See Figure 4-6 and Figure 4-7 for blocking performance at other offset frequencies 250 kBaud data rate, sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (GFSK, 1% packet error rate, 20 bytes packet length, 127 kHz deviation, 540 kHz digital channel filter bandwidth) Receiver sensitivity -95 dBm Sensitivity can be traded for current consumption by setting MDMCFG2.DEM_DCFILT_OFF=1. The typical current consumption is then reduced from 18.9 mA to 16.9 mA at the sensitivity limit. The sensitivity is typically reduced to -91 dBm Saturation -17 dBm FIFOTHR.CLOSE_IN_RX=0. See more in DN010 SWRA147 Adjacent channel rejection 25 dB Desired channel 3 dB above the sensitivity limit. 750-kHz channel spacing See Figure 4-8 and Figure 4-9 for blocking performance at other offset frequencies Image channel rejection 14 dB IF frequency 304 kHz Desired channel 3 dB above the sensitivity limit Blocking 2 MHz offset -50 dBm 10 MHz offset -40 dBm Desired channel 3 dB above the sensitivity limit See Figure 4-8 and Figure 4-9 for blocking performance at other offset frequencies 4-FSK, 125 kBaud data rate (250 kbps), sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (1% packet error rate, 20 bytes packet length, 127 kHz deviation, 406 kHz digital channel filter bandwidth) Receiver sensitivity -96 dBm 4-FSK, 250 kBaud data rate (500 kbps), sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (1% packet error rate, 20 bytes packet length, 254 kHz deviation, 812 kHz digital channel filter bandwidth Receiver sensitivity -91 dBm 4-FSK, 300 kBaud data rate (600 kbps), sensitivity optimized, MDMCFG2.DEM_DCFILT_OFF=0 (1% packet error rate, 20 bytes packet length, 228 kHz deviation, 812 kHz digital channel filter bandwidth) Receiver sensitivity 10 -89 dBm Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 4.6.1 SWRS108B - MAY 2011 - REVISED JUNE 2014 Typical Sensitivity over Temperature and Supply Voltage, 868 MHz, Sensitivity Optimized Setting Supply Voltage Supply Voltage VDD = 1.8 V Supply Voltage VDD = 3.0 V VDD = 3.6 V Temperature [C] -40 25 85 -40 25 85 -40 25 85 Sensitivity [dBm] 1.2 kBaud -113 -112 -110 -113 -112 -110 -113 -112 -110 Sensitivity [dBm] 38.4 kBaud -105 -104 -102 -105 -104 -102 -105 -104 -102 Sensitivity [dBm] 250 kBaud -97 -96 -92 -97 -95 -92 -97 -94 -92 Sensitivity [dBm] 500 kBaud -91 -90 -86 -91 -90 -86 -91 -90 -86 4.6.2 Typical Sensitivity over Temperature and Supply Voltage, 915 MHz, Sensitivity Optimized Setting Supply Voltage Supply Voltage VDD = 1.8 V VDD = 3.0 V Supply Voltage VDD = 3.6 V Temperature [C] -40 25 85 -40 25 85 -40 25 85 Sensitivity [dBm] 1.2 kBaud -113 -112 -110 -113 -112 -110 -113 -112 -110 Sensitivity [dBm] 38.4 kBaud -105 -104 -102 -104 -104 -102 -105 -104 -102 Sensitivity [dBm] 250 kBaud -97 -94 -92 -97 -95 -92 -97 -95 -92 Sensitivity [dBm] 500 kBaud -91 -89 -86 -91 -90 -86 -91 -89 -86 4.6.3 Blocking and Selectivity See Section 4.12.2. 4.7 Crystal Oscillator TA = 25C, VDD = 3.0 V if nothing else is stated. All measurement results obtained using SWRR046 and SWRR045. Parameter Crystal frequency Min Typ Max Unit Condition 26 26 27 MHz For compliance with modulation bandwidth requirements under EN 300 220 V2.3.1 in the 863 to 870 MHz frequency range it is recommended to use a 26-MHz crystal for frequencies below 869 MHz and a 27 MHz crystal for frequencies above 869 MHz. ppm This is the total tolerance including a) initial tolerance, b) crystal loading, c) aging, and d) temperature dependence. The acceptable crystal tolerance depends on RF frequency and channel spacing / bandwidth. Tolerance Load capacitance 40 10 13 ESR Start-up time 150 20 pF 100 s Simulated over operating conditions This parameter is to a large degree crystal dependent. Measured on SWRR046 and SWRR045 using crystal AT-41CD2 from NDK Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 11 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 4.8 www.ti.com Frequency Synthesizer Characteristics TA = 25C, VDD = 3.0 V if nothing else is stated. All measurement results are obtained using SWRR046 and SWRR045. Min figures are given using a 27-MHz crystal. Typ and max figures are given using a 26-MHz crystal. Parameter Min Typ Max Unit Programmed frequency resolution Condition 397 FXOSC/216 412 Hz 26- to 27-MHz crystal. The resolution (in Hz) is equal for all frequency bands Given by crystal used. Required accuracy (including temperature and aging) depends on frequency band and channel bandwidth / spacing Synthesizer frequency tolerance 40 ppm RF carrier phase noise -92 dBc/Hz at 50 kHz offset from carrier RF carrier phase noise -92 dBc/Hz at 100 kHz offset from carrier RF carrier phase noise -92 dBc/Hz at 200 kHz offset from carrier RF carrier phase noise -98 dBc/Hz at 500 kHz offset from carrier RF carrier phase noise -107 dBc/Hz at 1 MHz offset from carrier RF carrier phase noise -113 dBc/Hz at 2 MHz offset from carrier RF carrier phase noise -119 dBc/Hz at 5 MHz offset from carrier RF carrier phase noise -129 dBc/Hz at 10 MHz offset from carrier PLL turn-on or hop time (See Table 5-12) 72 75 75 s Time from leaving the IDLE state until arriving in the RX state, when not performing calibration. Crystal oscillator running. PLL calibration time (See Table 5-13) 685 712 724 s Calibration can be initiated manually or automatically before entering or after leaving RX 4.9 DC Characteristics TA = 25C if nothing else stated. Digital Inputs/Outputs Min Max Unit Logic "0" input voltage 0 0.7 V Logic "1" input voltage Condition VDD - 0.7 VDD V Logic "0" output voltage 0 0.5 V For up to 4 mA output current Logic "1" output voltage VDD - 0.3 VDD V For up to 4 mA output current Logic "0" input current N/A -50 nA Input equals 0 V Logic "1" input current N/A 50 nA Input equals VDD 4.10 Power-On Reset For proper Power-On-Reset functionality the power supply should comply with the requirements in Section 4.10. Otherwise, the chip should be assumed to have unknown state until transmitting an SRES strobe over the SPI interface. See Section 5.13.1, Power-On Start-Up Sequence, for further details. Parameter Min Typ Power-up ramp-up time Power off time 1 Max Unit 5 ms Condition From 0 V until reaching 1.8 V ms Minimum time between power-on and power-off 4.11 Thermal Characteristics (1) NAME DESCRIPTION RJA Junction-to-ambient thermal resistance RJC(top) Junction-to-case (top) thermal resistance RJB Junction-to-board thermal resistance 13.6 RJC(bot) Junction-to-case (bottom) thermal resistance 5.12 (1) 12 QFN (C/W) 47 45 For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 4.12 Typical Characteristics 4.12.1 Typical Characteristics, RX Current Consumption 17.8 17.6 17.4 17.2 17.0 16.8 17.2 17.0 16.8 16.6 16.6 16.4 16.4 16.2 110 90 70 50 30 40C 25C 85C 17.6 Current (mA) 17.4 Current (mA) 17.8 25C 40C 85C 16.2 100 10 Input Power Level (dBm) Figure 4-1. Typical RX Current Consumption Over Temperature and Input Power Level, 868 or 915 MHz, Sensitivity Optimized Setting - 1.2 kBaud GFSK 60 40 Input Power Level (dBm) 20 C002 Figure 4-2. Typical RX Current Consumption Over Temperature and Input Power Level, 868 or 915 MHz, Sensitivity Optimized Setting - 38.4 kBaud GFSK 19.5 40C 25C 85C 19.0 Current (mA) 80 C001 18.5 18.0 17.5 17.0 16.5 100 80 60 40 Input Power Level (dBm) 20 C003 Figure 4-3. Typical RX Current Consumption Over Temperature and Input Power Level, 868 or 915 MHz, Sensitivity Optimized Setting - 250 kBaud GFSK Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 13 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 4.12.2 Typical Characteristics, Blocking and Selectivity 80 60 70 50 60 40 Selectivity (dB) Blocking (dB) 50 40 30 20 10 30 20 10 0 0 10 20 40 30 20 10 0 10 20 30 Offset (MHz) 10 1.0 0.8 0.6 0.4 0.2 40 Figure 4-4. Typical Blocking at 1.2 kBaud Data Rate, 868.3 MHz, GFSK, 5.2 kHz Deviation. IF is 152.3 kHz and the Digital Channel Filter Bandwidth is 58 kHz 0.0 0.2 0.4 0.6 0.8 Offset (MHz) C004 1.0 C005 Figure 4-5. Typical Selectivity at 1.2 kBaud Data Rate, 868.3 MHz, GFSK, 5.2 kHz Deviation. IF is 152.3 kHz and the Digital Channel Filter Bandwidth is 58 kHz 70 50 60 40 30 40 Selectivity (dB) Blocking (dB) 50 30 20 10 20 10 0 0 10 10 20 40 30 20 10 0 10 20 30 Offset (MHz) 20 1.0 0.8 0.6 0.4 0.2 40 Figure 4-6. Typical Blocking at 38.4 kBaud Data Rate, 868 MHz, GFSK, 20 kHz Deviation. IF is 152.3 kHz and the Digital Channel Filter Bandwidth is 100 kHz 60 50 50 40 0.4 0.6 0.8 1.0 C007 30 Selectivity (dB) Blocking (dB) 0.2 Figure 4-7. Typical Selectivity at 38.4 kBaud Data Rate, 868 MHz, GFSK, 20 kHz Deviation. IF is 152.3 kHz and the Digital Channel Filter Bandwidth is 100 kHz 40 30 20 10 20 10 0 0 10 10 20 40 30 20 10 0 10 Offset (MHz) 20 30 40 20 2.0 1.5 1.0 0.5 0.0 0.5 Offset (MHz) C008 Figure 4-8. Typical Blocking at 250 kBaud Data Rate, 868 MHz, GFSK, IF is 304 kHz and the Digital Channel Filter Bandwidth is 540 kHz 14 0.0 Offset (MHz) C006 1.0 1.5 2.0 C009 Figure 4-9. Typical Selectivity at 250 kBaud Data Rate, 868 MHz, GFSK, IF is 304 kHz and the Digital Channel Filter Bandwidth is 540 kHz Specifications Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5 Detailed Description 5.1 Overview CC113L features a low-IF receiver. The received RF signal is amplified by the low-noise amplifier (LNA) and down-converted in quadrature (I and Q) to the intermediate frequency (IF). At IF, the I/Q signals are digitized by the ADCs. Automatic gain control (AGC), fine channel filtering, demodulation, and bit/packet synchronization are performed digitally. The frequency synthesizer includes a completely on-chip LC VCO and a 90-degree phase shifter for generating the I and Q LO signals to the down-conversion mixers in receive mode. A crystal is to be connected to XOSC_Q1 and XOSC_Q2. The crystal oscillator generates the reference frequency for the synthesizer, as well as clocks for the ADC and the digital part. A 4-wire SPI is used for configuration and data buffer access. The digital baseband includes support for channel configuration, packet handling, and data buffering. 5.2 Functional Block Diagram A simplified block diagram of CC113L is shown in Figure 5-1. Radio Control SCLK FREQ SYNTH 90 RX FIFO 0 Packet Handler ADC RF_N Demodulator LNA Digital Interface to MCU ADC RF_P SO (GDO1) SI CSn GDO0 GDO2 BIAS RBIAS XOSC XOSC_Q1 XOSC_Q2 Figure 5-1. CC113L Simplified Block Diagram Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 15 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 5.3 www.ti.com Configuration Overview CC113L can be configured to achieve optimum performance for many different applications. Configuration is done using the SPI interface. See Section 5.5 for more description of the SPI interface. The following key parameters can be programmed: * Power-down / power-up mode * Crystal oscillator power-up / power-down * Receive * Carrier frequency / RF channel * Data rate * Modulation format * RX channel filter bandwidth * Data buffering with separate 64-byte RX FIFO * Packet radio hardware support Details of each configuration register can be found in Section 5.21. Figure 5-2 shows a simplified state diagram that explains the main CC113L states together with typical usage and current consumption. For detailed information on controlling the CC113L state machine, and a complete state diagram, see Section 5.13. 16 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Sleep SPWD SIDLE Default state when the radio is not receiving. Typ. current consumption: 1.7 mA. Lowest power mode. Most register values are retained. Typ. current consumption: 200 nA CSn = 0 IDLE SXOFF Used for calibrating frequency synthesizer upfront (entering Manual freq. receive mode can then be synth. calibration done quicker). Transitional state. Typ. current consumption: 8.4 mA. SCAL CSn = 0 Crystal oscillator off SRX Frequency synthesizer startup, optional calibration, settling Receive mode In Normal mode, this state is entered if the RX FIFO overflows. Typ. current consumption: 1.7 mA. All register values are retained. Typ. current consumption: 165 A. Frequency synthesizer is turned on, can optionally be calibrated, and then settles to the correct frequency. Transitional state. Typ. current consumption: 8.4 mA. Typ. current consumption: from 14.7 mA (strong input signal) to 15.7 mA (weak input signal). RXOFF_MODE = 00 RX FIFO overflow Optional transitional state. Typ. Optional freq. current consumption: 8.4 mA. synth. calibration SFRX IDLE Figure 5-2. Simplified Radio Control State Diagram, with Typical Current Consumption at 1.2 kBaud Data Rate and MDMCFG2.DEM_DCFILT_OFF=1 (current optimized) - Frequency Band = 868 MHz Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 17 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 5.4 www.ti.com Configuration Software CC113L can be configured using the SmartRFTM Studio software SWRC176. The SmartRF Studio software is highly recommended for obtaining optimum register settings, and for evaluating performance and functionality. After chip reset, all the registers have default values as shown Section 5.21. The optimum register setting might differ from the default value. After a reset all registers that shall be different from the default value therefore needs to be programmed through the SPI interface. 18 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 5.5 SWRS108B - MAY 2011 - REVISED JUNE 2014 4-wire Serial Configuration and Data Interface CC113L is configured through a simple 4-wire SPI-compatible interface (SI, SO, SCLK and CSn) where CC113L is the slave. This interface is also used to read and write buffered data. All transfers on the SPI interface are done most significant bit first. All transactions on the SPI interface start with a header byte containing a R/W bit, a burst access bit (B), and a 6-bit address (A5-A0). The CSn pin must be kept low during transfers on the SPI bus. If CSn goes high during the transfer of a header byte or during read/write from/to a register, the transfer will be cancelled. The timing for the address and data transfer on the SPI interface is shown in Figure 5-3 with reference to Table 5-1. When CSn is pulled low, the MCU must wait until CC113L SO pin goes low before starting to transfer the header byte. This indicates that the crystal is running. Unless the chip was in the SLEEP or XOFF states, the SO pin will always go low immediately after taking CSn low. tsp tch tcl tsd t hd tns SCLK: CSn: Write to register: SI X 0 B A5 A4 A3 A2 A1 A0 SO Hi-Z S7 B S5 S4 S3 S2 S1 S0 SI X SO Hi-Z DW7 DW6 DW5 DW4 DW3 DW2 DW1 DW0 S7 S6 S5 S4 S3 S2 S1 S0 DR 7 DR6 DR5 DR4 DR3 DR2 DR1 X X Hi-Z Read from register: 1 B A5 A4 A3 A2 A1 A0 S7 B S5 S4 S3 S2 S1 S0 X DR0 Hi-Z Figure 5-3. Configuration Registers Write and Read Operations Table 5-1. SPI Interface Timing Requirements Parameter Description Min Max - 10 - 9 - 6.5 Units SCLK frequency 100 ns delay inserted between address byte and data byte (single access), or between address and data, and between each data byte (burst access). fSCLK SCLK frequency, single access No delay between address and data byte SCLK frequency, burst access No delay between address and data byte, or between data bytes MHz tsp,pd CSn low to positive edge on SCLK, in power-down mode 150 - s tsp CSn low to positive edge on SCLK, in active mode 20 - ns tch Clock high 50 - ns tcl Clock low 50 - ns trise Clock rise time - 40 ns tfall Clock fall time - 40 ns Single access 55 - tsd Setup data (negative SCLK edge) to positive edge on SCLK (tsd applies between address and data bytes, and between data bytes) Burst access 76 - thd Hold data after positive edge on SCLK 20 - ns tns Negative edge on SCLK to CSn high. 20 - ns Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L ns 19 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com NOTE The minimum tsp,pd figure in Table 5-1 can be used in cases where the user does not read the CHIP_RDYn signal. CSn low to positive edge on SCLK when the chip is woken from power- down depends on the start-up time of the crystal being used. The 150 s in Table 5-1 is the crystal oscillator start-up time measured on SWRR046 and SWRR045 using crystal AT-41CD2 from NDK. 5.5.1 Chip Status Byte When the header byte, data byte, or command strobe is sent on the SPI interface, the chip status byte is sent by the CC 113L113L113L on the SO pin. The status byte contains key status signals, useful for the MCU. The first bit, s7, is the CHIP_RDYn signal and this signal must go low before the first positive edge of SCLK. The CHIP_RDYn signal indicates that the crystal is running. Bits 6, 5, and 4 comprise the STATE value. This value reflects the state of the chip. The XOSC and power to the digital core are on in the IDLE state, but all other modules are in power down. The frequency and channel configuration should only be updated when the chip is in this state. The last four bits (3:0) in the status byte contains FIFO_BYTES_AVAILABLE. For these bits to give any valid information, the R/W bit in the header byte must be set to 1. The FIFO_BYTES_AVAILABLE field will then contain the number of bytes that can be read from the RX FIFO. When FIFO_BYTES_AVAILABLE=15, 15 or more bytes can be read. The RX FIFO should not be emptied before the complete packet has been received (see the CC113L Errata Notes SWRZ038 for more details). Table 5-2 gives a status byte summary. Table 5-2. Status Byte Summary Bits Name 7 CHIP_RDYn Description Stays high until power and crystal have stabilized. Should always be low when using the SPI interface. Indicates the current main state machine mode 6:4 3:0 20 STATE[2:0] FIFO_BYTES_ AVAILABLE[3:0] Value State Description 000 IDLE IDLE state (Also reported for some transitional states instead of SETTLING or CALIBRATE) 001 RX 010 Reserved 011 Reserved 100 CALIBRATE 101 SETTLING 110 RXFIFO_OVERFLOW 111 Reserved Receive mode Frequency synthesizer calibration is running PLL is settling RX FIFO has overflowed. Read out any useful data, then flush the FIFO with SFRX The number of bytes available in the RX FIFO Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 5.5.2 SWRS108B - MAY 2011 - REVISED JUNE 2014 Register Access The configuration registers on the CC113L are located on SPI addresses from 0x00 to 0x2E. Table 5-17 lists all configuration registers. It is highly recommended to use SmartRF Studio SWRC176 to generate optimum register settings. The detailed description of each register is found in Section 5.21.1 and Section 5.21.2. All configuration registers can be both written to and read. The R/W bit controls if the register should be written to or read. When writing to registers, the status byte is sent on the SO pin each time a header byte or data byte is transmitted on the SI pin. When reading from registers, the status byte is sent on the SO pin each time a header byte is transmitted on the SI pin. Registers with consecutive addresses can be accessed in an efficient way by setting the burst bit (B) in the header byte. The address bits (A5 - A0) set the start address in an internal address counter. This counter is incremented by one each new byte (every 8 clock pulses). The burst access is either a read or a write access and must be terminated by setting CSn high. For register addresses in the range 0x30 - 0x3D, the burst bit is used to select between status registers when burst bit is one, and command strobes when burst bit is zero (see Section 5.5.3). Because of this, burst access is not available for status registers and they must be accessed one at a time. The status registers can only be read. 5.5.3 SPI Read When reading register fields over the SPI interface while the register fields are updated by the radio hardware (that is, MARCSTATE or RXBYTES), there is a small, but finite, probability that a single read from the register is being corrupt. As an example, the probability of any single read from RXBYTES being corrupt, assuming the maximum data rate is used, is approximately 80 ppm. Refer to the CC113L Errata Notes SWRZ038 for more details. 5.5.4 Command Strobes Command Strobes may be viewed as single byte instructions to CC113L. By addressing a command strobe register, internal sequences will be started. These commands are used to disable the crystal oscillator, enable receive mode, enable calibration etc. The 8 command strobes are listed in Table 5-16. NOTE An SIDLE strobe will clear all pending command strobes until IDLE state is reached. This means that if for example an SIDLE strobe is issued while the radio is in RX state, any other command strobes issued before the radio reaches IDLE state will be ignored. The command strobe registers are accessed by transferring a single header byte (no data is being transferred). That is, only the R/W bit, the burst access bit (set to 0), and the six address bits (in the range 0x30 through 0x3D) are written. The R/W bit can be either one or zero and will determine how the FIFO_BYTES_AVAILABLE field in the status byte should be interpreted. When writing command strobes, the status byte is sent on the SO pin. A command strobe may be followed by any other SPI access without pulling CSn high. However, if an SRES strobe is being issued, one will have to wait for SO to go low again before the next header byte can be issued as shown in Figure 5-4. The command strobes are executed immediately, with the exception of the SPWD and the SXOFF strobes, which are executed when CSn goes high. CSn SO SI HeaderSRES HeaderAddr Data Figure 5-4. SRES Command Strobe Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 21 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 5.5.5 www.ti.com RX FIFO Access The 64-byte RX FIFO is accessed through the 0x3F address. The RX FIFO is write-only and the R/W bit should therefore be one. The burst bit is used to determine if the RX FIFO access is a single byte access or a burst access. The single byte access method expects a header byte with the burst bit set to zero and one data byte. After the data byte, a new header byte is expected; hence, CSn can remain low. The burst access method expects one header byte and then consecutive data bytes until terminating the access by setting CSn high. The following header bytes access the RX FIFO: * 0xBF: Single byte access to RX FIFO * 0xFF: Burst access to RX FIFO The RX FIFO may be flushed by issuing a SFRX command strobe. A SFRX command strobe can only be issued in the IDLE, or RXFIFO_OVERFLOW states. The RX FIFO is flushed when going to the SLEEP state. Figure 5-5 gives a brief overview of different register access types possible. Csn Command strobe(s) HeaderStrobe HeaderStrobe HeaderStrobe Read or write register(s) HeaderReg Data HeaderReg Data Read or write consecutive register(s) HeaderReg n Data n Data n + 1 Data n + 2 Write n + 1 bytes to the RX FIFO HeaderRX FIFO Data Byte 0 Data Byte 1 Data Byte 2 ......... Data Byte n - 1 Data Byte n HeaderReg Data HeaderStrobe HeaderReg Data HeaderStrobe HeaderRX FIFO Combinations HeaderReg Data ......... ......... ......... Data Byte 0 Data Byte 1 .... Figure 5-5. Register Access Types 22 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 5.6 Microcontroller Interface and Pin Configuration In * * * 5.6.1 SWRS108B - MAY 2011 - REVISED JUNE 2014 a typical system, CC113L will interface to a microcontroller. This microcontroller must be able to: Program CC113L into different modes Read buffered data Read back status information through the 4-wire SPI-bus configuration interface (SI, SO, SCLK, and CSn) Configuration Interface The microcontroller uses four I/O pins for the SPI configuration interface (SI, SO, SCLK, and CSn). The SPI is described in Section 5.5. 5.6.2 General Control and Status Pins The CC113L has two dedicated configurable pins (GDO0 and GDO2) and one shared pin (GDO1) that can output internal status information useful for control software. These pins can be used to generate interrupts on the MCU. See Section 5.18 for more details on the signals that can be programmed. GDO1 is shared with the SO pin in the SPI interface. The default setting for GDO1/SO is 3-state output. By selecting any other of the programming options, the GDO1/SO pin will become a generic pin. When CSn is low, the pin will always function as a normal SO pin. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 23 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 5.7 www.ti.com Data Rate Programming The data rate expected in receive mode is programmed by the MDMCFG3.DRATE_M and the MDMCFG4.DRATE_E configuration registers. The data rate is given by the formula below. As the formula shows, the programmed data rate depends on the crystal frequency. RDATA = (256 + DRATE _ M) x 2DRATE _ E 228 x XOSC (1) The following approach can be used to find suitable values for a given data rate: aeR x 220 DRATE _ E = log2 c DATA c XOSC e DRATE _ M = RDATA x 2 o / / o (2) 28 XOSC x 2DRATE _ E - 256 (3) If DRATE_M is rounded to the nearest integer and becomes 256, increment DRATE_E and use DRATE_M = 0. The data rate can be set from 0.6 kBaud to 500 kBaud with the minimum step size according to Table 5-3. See Section 4.4 for the minimum and maximum data rates for the different modulation formats. Table 5-3. Data Rate Step Size (Assuming a 26-MHz crystal) 24 Min Data Rate [kBaud] Typical Data Rate [kBaud] Max Data Rate [kBaud] Data rate Step Size [kBaud] 0.6 1.0 0.79 0.0015 0.79 1.2 1.58 0.0031 1.59 2.4 3.17 0.0062 3.17 4.8 6.33 0.0124 6.35 9.6 12.7 0.0248 12.7 19.6 25.3 0.0496 25.4 38.4 50.7 0.0992 50.8 76.8 101.4 0.1984 101.6 153.6 202.8 0.3967 203.1 250 405.5 0.7935 406.3 500 500 1.5869 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 5.8 SWRS108B - MAY 2011 - REVISED JUNE 2014 Receiver Channel Filter Bandwidth In order to meet different channel width requirements, the receiver channel filter is programmable. The MDMCFG4.CHANBW_E and MDMCFG4.CHANBW_M configuration registers control the receiver channel filter bandwidth, which scales with the crystal oscillator frequency. The following formula gives the relation between the register settings and the channel filter bandwidth: XOSC BWchannel = 8 x (4 + CHANBW _ M) x 2CHANBW _ E (4) Table 5-4 lists the channel filter bandwidths supported by the CC113L. Table 5-4. Channel Filter Bandwidths [kHz] (Assuming a 26-MHz Crystal) MDMCFG4.CHANBW_E MDMCFG4.CHAN BW_M 00 01 10 11 00 812 406 203 102 01 650 325 162 81 10 541 270 135 68 11 464 232 116 58 For best performance, the channel filter bandwidth should be selected so that the signal bandwidth occupies at most 80% of the channel filter bandwidth. The channel center tolerance due to crystal inaccuracy should also be subtracted from the channel filter bandwidth. The following example illustrates this: With the channel filter bandwidth set to 500 kHz, the signal should stay within 80% of 500 kHz, which is 400 kHz. Assuming 915 MHz frequency and 20 ppm frequency uncertainty for both the transmitting device and the receiving device, the total frequency uncertainty is 40 ppm of 915 MHz, which is 37 kHz. If the whole transmitted signal bandwidth is to be received within 400 kHz, the transmitted signal bandwidth should be maximum 400 kHz - 2x37 kHz, which is 326 kHz. By compensating for a frequency offset between the transmitter and the receiver, the filter bandwidth can be reduced and the sensitivity can be improved, see more in DN005 SWRA122 and in Section 5.9.1. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 25 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 5.9 www.ti.com Demodulator, Symbol Synchronizer, and Data Decision CC113L contains an advanced and highly configurable demodulator. Channel filtering and frequency offset compensation is performed digitally. To generate the RSSI level (see Section 5.12.2 for more information), the signal level in the channel is estimated. Data filtering is also included for enhanced performance. 5.9.1 Frequency Offset Compensation The CC113L has a very fine frequency resolution (see Section 4.8). This feature can be used to compensate for frequency offset and drift. When using 2-FSK, GFSK, or 4-FSK modulation, the demodulator will compensate for the offset between the transmitter and receiver frequency within certain limits, by estimating the center of the received data. The frequency offset compensation configuration is controlled from the FOCCFG register. By compensating for a large frequency offset between the transmitter and the receiver, the sensitivity can be improved, see DN005 SWRA122. The tracking range of the algorithm is selectable as fractions of the channel bandwidth with the FOCCFG.FOC_LIMIT configuration register. If the FOCCFG.FOC_BS_CS_GATE bit is set, the offset compensator will freeze until carrier sense asserts. This may be useful when the radio is in RX for long periods with no traffic, since the algorithm may drift to the boundaries when trying to track noise. The tracking loop has two gain factors, which affects the settling time and noise sensitivity of the algorithm. FOCCFG.FOC_PRE_K sets the gain before the sync word is detected, and FOCCFG.FOC_POST_K selects the gain after the sync word has been found. NOTE Frequency offset compensation is not supported for OOK modulation. The estimated frequency offset value is available in the FREQEST status register. This can be used for permanent frequency offset compensation. By writing the value from FREQEST into FSCTRL0.FREQOFF, the frequency synthesizer will automatically be adjusted according to the estimated frequency offset. More details regarding this permanent frequency compensation algorithm can be found in DN015 SWRA159. 5.9.2 Bit Synchronization The bit synchronization algorithm extracts the clock from the incoming symbols. The algorithm requires that the expected data rate is programmed as described in Section 5.7. Re-synchronization is performed continuously to adjust for error in the incoming symbol rate. 5.9.3 Byte Synchronization Byte synchronization is achieved by a continuous sync word search. The sync word is a 16 bit configurable field (can be repeated to get a 32 bit) that must be inserted at the start of the packet by the transmitter (for example the CC115L, CC110L, or CC1101). The MSB in the sync word must be transmitted first. The demodulator uses this field to find the byte boundaries in the stream of bits. The sync word will also function as a system identifier, since only packets with the correct predefined sync word will be received if the sync word detection in RX is enabled in register MDMCFG2 (see Section 5.12.1). The sync word detector correlates against the user-configured 16 or 32 bit sync word. The correlation threshold can be set to 15/16, 16/16, or 30/32 bits match. The sync word can be further qualified using the preamble quality indicator mechanism described below and/or a carrier sense condition. The sync word is configured through the SYNC1 and SYNC0 registers. 26 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.10 Packet Handling Hardware Support The CC113L has built-in hardware support for packet oriented radio protocols and the packet handler can be configured to implement the following (if enabled): * * * * * Preamble detection Sync word detection CRC computation and CRC check One byte address check Packet length check (length byte checked against a programmable maximum length) Optionally, two status bytes (see Table 5-5 and Table 5-6) with RSSI value and CRC status can be appended in the RX FIFO. Table 5-5. Received Packet Status Byte 1 (First Byte Appended After the Data) Bit Field Name Description 7:0 RSSI RSSI value Table 5-6. Received Packet Status Byte 2 (Second Byte Appended After the Data) Bit Field Name 7 CRC_OK 6:0 Reserved Description 1: CRC for received data OK (or CRC disabled) 0: CRC error in received data spacer NOTE Register fields that control the packet handling features should only be altered when CC113L is in the IDLE state. 5.10.1 Packet Format The format of the data packet can be configured and consists of the following items (see Figure 5-6): * Preamble * Synchronization word * Optional length byte * Optional address byte * Payload * Optional 2 byte CRC Legend: Processed and removed by the radio. Data Field 16 /32 bits 8 bits 8 bits 8 x n bits CRC-16 Address Field 8 x nbits Length Field Preamble bits (1010...1010) Sync Word Optional CRC-16 Calculation Optional user-provided fields (processed by the radio, but not removed) Unprocessed user data 16 bits Figure 5-6. Packet Format The preamble pattern is an alternating sequence of ones and zeros that the receiver uses for bit synchronisation. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 27 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com The synchronization word is a two-byte value set in the SYNC1 and SYNC0 registers. The sync word provides byte synchronization of the incoming packet. A one-byte sync word can be emulated by setting the SYNC1 value to the preamble pattern. It is also possible to emulate a 32 bit sync word by setting MDMCFG2.SYNC_MODE to 3 or 7. The sync word will then be repeated twice. CC113L supports both constant packet length protocols and variable length protocols. Variable or fixed packet length mode can be used for packets up to 255 bytes. For longer packets, infinite packet length mode must be used. Fixed packet length mode is selected by setting PKTCTRL0.LENGTH_CONFIG=0. The desired packet length is set by the PKTLEN register. This value must be different from 0. In variable packet length mode, PKTCTRL0.LENGTH_CONFIG=1, the packet length is configured by the first byte after the sync word. The packet length is defined as the payload data, excluding the length byte and the optional CRC. The PKTLEN register is used to set the maximum packet length allowed in RX. Any packet received with a length byte with a value greater than PKTLEN will be discarded. The PKTLEN value must be different from 0. With PKTCTRL0.LENGTH_CONFIG=2, the packet length is set to infinite and transmission and reception will continue until turned off manually. As described in Section 5.10.1.1, this can be used to support packet formats with different length configuration than natively supported by CC113L. NOTE The minimum packet length supported (excluding the optional length byte and CRC) is one byte of payload data. 5.10.1.1 Arbitrary Length Field Configuration The packet length register, PKTLEN, can be reprogrammed during RX. In combination with fixed packet length mode ( PKTCTRL0.LENGTH_CONFIG=0), this opens the possibility to have a different length field configuration than supported for variable length packets (in variable packet length mode the length byte is the first byte after the sync word). At the start of reception, the packet length is set to a large value. The MCU reads out enough bytes to interpret the length field in the packet. Then the PKTLEN value is set according to this value. The end of packet will occur when the byte counter in the packet handler is equal to the PKTLEN register. Thus, the MCU must be able to program the correct length, before the internal counter reaches the packet length. 5.10.1.2 Packet Length > 255 The packet automation control register, PKTCTRL0, can be reprogrammed during RX. This opens the possibility to receive packets that are longer than 256 bytes and still be able to use the packet handling hardware support. At the start of the packet, the infinite packet length mode ( PKTCTRL0.LENGTH_CONFIG=2) must be active. When receiving, the MCU reads out enough bytes to interpret the length field in the packet and sets the PKTLEN register to mod(length, 256). When less than 256 bytes remains of the packet, the MCU disables infinite packet length mode and activates fixed packet length mode ( PKTCTRL0.LENGTH_CONFIG=0). When the internal byte counter reaches the PKTLEN value, the transmission or reception ends (the radio enters the state determined by RXOFF_MODE). Automatic CRC appending/checking can also be used (by setting PKTCTRL0.CRC_EN=1). 28 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 When for example a 600-byte packet is to be received, the MCU should do the following (see Figure 5-7). * Set PKTCTRL0.LENGTH_CONFIG=2. * Receive enough bytes to interpret the length field * Program the PKTLEN register to mod(600, 256) = 88. * Receive at least 345 bytes (600 - 255) * Set PKTCTRL0.LENGTH_CONFIG=0. * The reception ends when the packet counter reaches 88. A total of 600 bytes have been received. Internal byte counter in packet handler counts from 0 to 255 and then starts at 0 again 0,1,..........,88,....................255,0,........,88,..................,255,0,........,88,.......................,255,0, ...... Infinite packet length enabled Fixed packet length mode enabled when less than 256 bytes remains of packet 600 bytes received Length field received. PKTLEN set to mode(600, 256) = 88 Figure 5-7. Packet Length > 255 5.10.2 Packet Filtering CC113L supports three different types of packet-filtering; address filtering, maximum length filtering, and CRC filtering. 5.10.2.1 Address Filtering Setting PKTLEN.ADR_CHK to any other value than zero enables the packet address filter. The packet handler engine will compare the destination address byte in the packet with the programmed node address in the PKTCTRL0 register and the 0x00 broadcast address when PKTLEN.ADR_CHK=10 or both the 0x00 and 0xFF broadcast addresses when PKTLEN.ADR_CHK=11. If the received address matches a valid address, the packet is received and written into the RX FIFO. If the address match fails, the packet is discarded and receive mode restarted (regardless of the MCSM1.RXOFF_MODE setting). If the received address matches a valid address when using infinite packet length mode and address filtering is enabled, 0xFF will be written into the RX FIFO followed by the address byte and then the payload data. 5.10.2.2 Maximum Length Filtering In variable packet length mode, PKTCTRL0.LENGTH_CONFIG=1, the PKTLEN.PACKET_LENGTH register value is used to set the maximum allowed packet length. If the received length byte has a larger value than this, the packet is discarded and receive mode restarted (regardless of the MCSM1.RXOFF_MODE setting). 5.10.2.3 CRC Filtering The filtering of a packet when CRC check fails is enabled by setting PKTLEN.CRC_AUTOFLUSH=1. The CRC auto flush function will flush the entire RX FIFO if the CRC check fails. After auto flushing the RX FIFO, the next state depends on the MCSM1.RXOFF_MODE setting. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 29 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com When using the auto flush function, the maximum packet length is 63 bytes in variable packet length mode and 64 bytes in fixed packet length mode. Note that when PKTLEN.APPEND_STATUS is enabled, the maximum allowed packet length is reduced by two bytes in order to make room in the RX FIFO for the two status bytes appended at the end of the packet. Since the entire RX FIFO is flushed when the CRC check fails, the previously received packet must be read out of the FIFO before receiving the current packet. The MCU must not read from the current packet until the CRC has been checked as OK. 5.10.3 Packet Handling in Receive Mode In receive mode, the demodulator and packet handler will search for a valid preamble and the sync word. When found, the demodulator has obtained both bit and byte synchronization and will receive the first payload byte. When variable packet length mode is enabled, the first byte is the length byte. The packet handler stores this value as the packet length and receives the number of bytes indicated by the length byte. If fixed packet length mode is used, the packet handler will accept the programmed number of bytes. Next, the packet handler optionally checks the address and only continues the reception if the address matches. If automatic CRC check is enabled, the packet handler computes CRC and matches it with the appended CRC checksum. At the end of the payload, the packet handler will optionally write two extra packet status bytes (see Table 5-5 and Table 5-6) that contain CRC status, link quality indication, and RSSI value. 5.10.4 Packet Handling in Firmware When implementing a packet oriented radio protocol in firmware, the MCU needs to know when a packet has been received. Additionally, for packets longer than 64 bytes, the RX FIFO needs to be read while in RX. There are two possible solutions to get the necessary status information: a. Interrupt Driven Solution The GDO pins can be used to give an interrupt when a sync word has been received or when a complete packet has been received by setting IOCFGx.GDOx_CFG=0x06. In addition, there are two configurations for the IOCFGx.GDOx_CFG register that can be used as an interrupt source to provide information on how many bytes that are in the RX FIFO (IOCFGx.GDOx_CFG=0x00 and IOCFGx.GDOx_CFG=0x01). See Table 5-15 for more information. b. SPI Polling The PKTSTATUS register can be polled at a given rate to get information about the current GDO2 and GDO0 values respectively. The RXBYTES register can be polled at a given rate to get information about the number of bytes in the RX FIFO. Alternatively, the number of bytes in the RX FIFO can be read from the chip status byte returned on the MISO line each time a header byte, data byte, or command strobe is sent on the SPI bus. It is recommended to employ an interrupt driven solution since high rate SPI polling reduces the RX sensitivity. Furthermore, as explained in Section 5.5.3 and the CC113L Errata Notes SWRZ038, when using SPI polling, there is a small, but finite, probability that a single read from registers PKTSTATUS, and RXBYTES is being corrupt. The same is the case when reading the chip status byte. 30 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.11 Modulation Formats CC113L supports amplitude, frequency, and phase shift modulation formats. The desired modulation format is set in the MDMCFG2.MOD_FORMAT register. Optionally, if the data has been Manchester coded on the transmitter side it can be decoded by the demodulator. This option is enabled by setting MDMCFG2.MANCHESTER_EN=1. NOTE Manchester encoding is not supported at the same time as using 4-FSK modulation. 5.11.1 Frequency Shift Keying CC113L supports 2-(G)FSK and 4-FSK modulation. When selecting 4-FSK, the preamble and sync word to be received needs to be 2-FSK (see Figure 5-8). When 2-FSK/GFSK/4-FSK modulation is used, the DEVIATN register specifies the expected frequency deviation of incoming signals in RX and should be the same as the deviation of the transmitted signal for demodulation to be performed reliably and robustly. The frequency deviation is programmed with the DEVIATION_M and DEVIATION_E values in the DEVIATN register. The value has an exponent/mantissa form, and the resultant deviation is given by: dev = XOSC x (8 + DEVIATION _ M) x 2DEVIATION _ E (5) 217 The symbol encoding is shown in Table 5-7. Table 5-7. Symbol Encoding for 2-FSK/GFSK and 4-FSK Modulation Format Symbol 2-FSK/GFSK 4-FSK 1/Baud Rate Coding 0 - Deviation 1 + Deviation 01 - Deviation 00 - 1/3xDeviation 10 + 1/3xDeviation 11 + Deviation 1/Baud Rate 1/Baud Rate +1 +1/3 -1/3 -1 1 0 1 0 1 0 1 Preamble 0xAA 0 1 1 0 1 0 0 1 1 Sync 0xD3 00 01 01 11 10 00 11 01 Data 0x17 0x8D Figure 5-8. Data Sent Over the Air ( MDMCFG2.MOD_FORMAT=100) 5.11.2 Amplitude Modulation The amplitude modulation supported by CC113L is On-Off Keying (OOK). OOK modulation simply turns the PA on or off to modulate ones and zeros respectively. When using OOK, the AGC settings from the SmartRF Studio SWRC176 preferred FSK settings are not optimum. DN022 SWRA215 gives guidelines on how to find optimum OOK settings from the preferred settings in SmartRF Studio SWRC176. The DEVIATN register setting has no effect when using OOK. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 31 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.12 Received Signal Qualifiers and RSSI CC113L has several qualifiers that can be used to increase the likelihood that a valid sync word is detected: * Sync Word Qualifier * RSSI * Carrier Sense 5.12.1 Sync Word Qualifier If sync word detection is enabled in the MDMCFG2 register, the CC113L will not start filling the RX FIFO and perform the packet filtering described in Section 5.10.2 before a valid sync word has been detected. The sync word qualifier mode is set by MDMCFG2.SYNC_MODE and is summarized in Table 5-8. Carrier sense described in Section 5.12.3. Table 5-8. Sync Word Qualifier Mode MDMCFG2.SYNC_MODE Sync Word Qualifier Mode 000 No preamble/sync 001 15/16 sync word bits detected 010 16/16 sync word bits detected 011 30/32 sync word bits detected 100 No preamble/sync + carrier sense above threshold 101 15/16 + carrier sense above threshold 110 16/16 + carrier sense above threshold 111 30/32 + carrier sense above threshold 5.12.2 RSSI The RSSI value is an estimate of the signal power level in the chosen channel. This value is based on the current gain setting in the RX chain and the measured signal level in the channel. In RX mode, the RSSI value can be read continuously from the RSSI status register until the demodulator detects a sync word (when sync word detection is enabled). At that point the RSSI readout value is frozen until the next time the chip enters the RX state. NOTE It takes some time from the radio enters RX mode until a valid RSSI value is present in the RSSI register. See DN505 SWRA114 for details on how the RSSI response time can be estimated. The RSSI value is given in dBm with a 1/2-dB resolution. The RSSI update rate, fRSSI, depends on the receiver filter bandwidth (BWchannel is defined in Section 5.8) and AGCCTRL0.FILTER_LENGTH. 2 x BWchannel RSSI = 8 x 2FILTER _ LENGTH (6) If PKTLEN.APPEND_STATUS is enabled, the last RSSI value of the packet is automatically added to the first byte appended after the payload. 32 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 The RSSI value read from the RSSI status register is a 2s complement number. The following procedure can be used to convert the RSSI reading to an absolute power level (RSSI_dBm). 1. Read the RSSI status register 2. Convert the reading from a hexadecimal number to a decimal number (RSSI_dec) 3. If RSSI_dec 128 then RSSI_dBm = (RSSI_dec - 256)/2 - RSSI_offset 4. Else if RSSI_dec < 128 then RSSI_dBm = (RSSI_dec)/2 - RSSI_offset Table 5-9 gives typical values for the RSSI_offset. Figure 5-9 and Figure 5-10 show typical plots of RSSI readings as a function of input power level for different data rates. Table 5-9. Typical RSSI_offset Values Data rate [kBaud] RSSI_offset [dB], 433 MHz RSSI_offset [dB], 868 MHz 1.2 74 74 38.4 74 74 250 74 74 500 74 74 0 0 10 10 20 20 30 30 RSSI Readout (dBm) RSSI Readout (dBm) spacer 40 50 60 70 80 1.2 kBaud 90 38.4 kBaud 100 250 kBaud 110 500 kBaud 120 120110100 90 80 70 60 50 40 30 20 10 0 Input Power (dBm) 40 50 60 70 80 1.2 kBaud 90 38.4 kBaud 100 250 kBaud 110 500 kBaud 120 120110100 90 80 70 60 50 40 30 20 10 0 Input Power (dBm) C012 Figure 5-9. Typical RSSI Value Versus Input Power Level for Different Data Rates at 433 MHz C011 Figure 5-10. Typical RSSI Value Versus Input Power Level for Different Data Rates at 868 MHz 5.12.3 Carrier Sense (CS) Carrier sense (CS) is used as a sync word qualifier and can be asserted based on two conditions which can be individually adjusted: * CS is asserted when the RSSI is above a programmable absolute threshold, and deasserted when RSSI is below the same threshold (with hysteresis). See more in Section 5.12.3.1. * CS is asserted when the RSSI has increased with a programmable number of dB from one RSSI sample to the next, and de-asserted when RSSI has decreased with the same number of dB. This setting is not dependent on the absolute signal level and is thus useful to detect signals in environments with time varying noise floor. See more in Section 5.12.3.2. Carrier sense can be used as a sync word qualifier that requires the signal level to be higher than the threshold for a sync word search to be performed and is set by setting MDMCFG2. The carrier sense signal can be observed on one of the GDO pins by setting IOCFGx.GDOx_CFG=14 and in the status register bit PKTSTATUS.CS. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 33 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.12.3.1 CS Absolute Threshold The absolute threshold related to the RSSI value depends on the following register fields: * AGCCTRL2.MAX_LNA_GAIN * AGCCTRL2.MAX_DVGA_GAIN * AGCCTRL1.CARRIER_SENSE_ABS_THR * AGCCTRL2.MAGN_TARGET For given AGCCTRL2.MAX_LNA_GAIN and AGCCTRL2.MAX_DVGA_GAIN settings, the absolute threshold can be adjusted 7 dB in steps of 1 dB using CARRIER_SENSE_ABS_THR. The MAGN_TARGET setting is a compromise between blocker tolerance/selectivity and sensitivity. The value sets the desired signal level in the channel into the demodulator. Increasing this value reduces the headroom for blockers, and therefore close-in selectivity. It is strongly recommended to use SmartRF Studio SWRC176 to generate the correct MAGN_TARGET setting. Table 5-11 show the typical RSSI readout values at the CS threshold at 2.4 kBaud and 250 kBaud data rate respectively. The default reset value for CARRIER_SENSE_ABS_THR = 0 (0 dB) has been used. MAGN_TARGET = 3 (33 dB) and 7 (42 dB) have been used for 2.4 kBaud and 250 kBaud data rate respectively. For other data rates, the user must generate similar tables to find the CS absolute threshold. Table 5-10. Typical RSSI Value in dBm at CS Threshold with MAGN_TARGET = 3 (33 dB) at 2.4 kBaud, 868 MHz MAX_DVGA_GAIN[1:0] MAX_LNA_GAIN[2:0] 00 01 10 11 000 -97.5 -91.5 -85.5 -79.5 001 -94 -88 -82.5 -76 010 -90.5 -84.5 -78.5 -72.5 011 -88 -82.5 -76.5 -70.5 100 -85.5 -80 -73.5 -68 101 -84 -78 -72 -66 110 -82 -76 -70 -64 111 -79 -73.5 -67 -61 Table 5-11. Typical RSSI Value in dBm at CS Threshold with MAGN_TARGET = 7 (42 dB) at 250 kBaud, 868 MHz MAX_DVGA_GAIN[1:0] MAX_LNA_GAIN[2:0] 34 00 01 10 11 000 -90.5 -84.5 -78.5 -72.5 001 -88 -82 -76 -70 010 -84.5 -78.5 -72 -66 011 -82.5 -76.5 -70 -64 100 -80.5 -74.5 -68 -62 101 -78 -72 -66 -60 110 -76.5 -70 -64 -58 111 -74.5 -68 -62 -56 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 If the threshold is set high, that is, only strong signals are wanted, the threshold should be adjusted upwards by first reducing the MAX_LNA_GAIN value and then the MAX_DVGA_GAIN value. This will reduce power consumption in the receiver front end, since the highest gain settings are avoided. 5.12.3.2 CS Relative Threshold The relative threshold detects sudden changes in the measured signal level. This setting does not depend on the absolute signal level and is thus useful to detect signals in environments with a time varying noise floor. The register field AGCCTRL1.CARRIER_SENSE_REL_THR is used to enable/disable relative CS, and to select threshold of 6 dB, 10 dB, or 14 dB RSSI change. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 35 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.13 Radio Control SIDLE SPWD SLEEP 0 CAL_COMPLETE MANCAL 3,4,5 IDLE 1 CSn = 0 SXOFF SCAL CSn = 0 XOFF 2 SRX FS_WAKEUP 6,7 FS_AUTOCAL = 01 and SRX FS_AUTOCAL = 00 | 10 | 11 and SRX CALIBRATE 8 CAL_COMPLETE SETTLING 9,10,11 SRX RXOFF_MODE = 11 RX 13,14,15 RXFIFO_OVERFLOW RXOFF_MODE = 00 and FS_AUTOCAL = 10 | 11 CALIBRATE 12 RXOFF_MODE = 00 and FS_AUTOCAL = 00 | 01 RX_OVERFLOW 17 SFRX IDLE 1 Figure 5-11. Complete Radio Control State Diagram CC113L has a built-in state machine that is used to switch between different operational states (modes). The change of state is done either by using command strobes or by internal events such as RX FIFO overflow. A simplified state diagram, together with typical usage and current consumption, is shown in Figure 5-2. The complete radio control state diagram is shown in Figure 5-11. The numbers refer to the state number readable in the MARCSTATE status register. This register is primarily for test purposes. 36 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.13.1 Power-On Start-Up Sequence When the power supply is turned on, the system must be reset. This is achieved by one of the two sequences described below, that is, automatic power-on reset (POR) or manual reset. After the automatic power-on reset or manual reset, it is also recommended to change the signal that is output on the GDO0 pin. The default setting is to output a clock signal with a frequency of CLK_XOSC/192. However, to optimize performance in RX, an alternative GDO setting from the settings found in Table 5-15 should be selected. 5.13.1.1 Automatic POR A power-on reset circuit is included in the CC113L. The minimum requirements stated in Section 4.10 must be followed for the power-on reset to function properly. The internal power-up sequence is completed when CHIP_RDYn goes low. CHIP_RDYn is observed on the SO pin after CSn is pulled low. See Section 5.5.1 for more details on CHIP_RDYn. When the CC113L reset is completed, the chip will be in the IDLE state and the crystal oscillator will be running. If the chip has had sufficient time for the crystal oscillator to stabilize after the power-on-reset, the SO pin will go low immediately after taking CSn low. If CSn is taken low before reset is completed, the SO pin will first go high, indicating that the crystal oscillator is not stabilized, before going low as shown in Figure 5-12. CSn SO XOSC Stable Figure 5-12. Power-On Reset with SRES 5.13.1.2 Manual Reset The other global reset possibility on CC113L uses the SRES command strobe. By issuing this strobe, all internal registers and states are set to the default, IDLE state. The manual power-up sequence is as follows (see Figure 5-13): * Set SCLK = 1 and SI = 0. * Strobe CSn low / high. * Hold CSn low and then high for at least 40 s relative to pulling CSn low * Pull CSn low and wait for SO to go low (CHIP_RDYn). * Issue the SRES strobe on the SI line. * When SO goes low again, reset is complete and the chip is in the IDLE state. XOSC and voltage regulator switched on XOSC and voltage regulator switched on 40 us CSn SO XOSC Stable SI SRES Figure 5-13. Power-On Reset with SRES Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 37 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com NOTE The above reset procedure is only required just after the power supply is first turned on. If the user wants to reset the CC113L after this, it is only necessary to issue an SRES command strobe. 5.13.2 Crystal Control The crystal oscillator (XOSC) MCSM0.XOSC_FORCE_ON is set. is either automatically controlled or always on, if In the automatic mode, the XOSC will be turned off if the SXOFF or SPWD command strobes are issued; the state machine then goes to XOFF or SLEEP respectively. This can only be done from the IDLE state. The XOSC will be turned off when CSn is released (goes high). The XOSC will be automatically turned on again when CSn goes low. The state machine will then go to the IDLE state. The SO pin on the SPI interface must be pulled low before the SPI interface is ready to be used as described in Section 5.5.1. If the XOSC is forced on, the crystal will always stay on even in the SLEEP state. Crystal oscillator start-up time depends on crystal ESR and load capacitances. The electrical specification for the crystal oscillator can be found in Section 4.7. 5.13.3 Voltage Regulator Control The voltage regulator to the digital core is controlled by the radio controller. When the chip enters the SLEEP state which is the state with the lowest current consumption, the voltage regulator is disabled. This occurs after CSn is released when a SPWD command strobe has been sent on the SPI interface. The chip is then in the SLEEP state. Setting CSn low again will turn on the regulator and crystal oscillator and make the chip enter the IDLE state. 5.13.4 Receive Mode (RX) Receive mode is activated directly by the MCU by using the SRX command strobe. The frequency synthesizer must be calibrated regularly. CC113L has one manual calibration option (using the SCAL strobe), and three automatic calibration options that are controlled by the MCSM0.FS_AUTOCAL setting: * Calibrate when going from IDLE to RX * Calibrate when going from RX to IDLE automatically (not forced in IDLE by issuing an SIDLE strobe) * Calibrate every fourth time when going from RX to IDLE automatically (not forced in IDLE by issuing an SIDLE strobe) If the radio goes from RX to IDLE by issuing an SIDLE strobe, calibration will not be performed. The calibration takes a constant number of XOSC cycles; see Table 5-12 for timing details regarding calibration. When RX is activated, the chip will remain in receive mode until a packet is successfully received or until RX mode terminated due to lack of carrier sense (see Section 18.5). The probability that a false sync word is detected can be reduced by using CS together with maximum sync word length as described in Section 17. After a packet is successfully received, the radio controller goes to the state indicated by the MCSM1.RXOFF_MODE setting. The possible destinations are: * IDLE * RX: Start search for a new packet 38 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 NOTE When MCSM1.RXOFF_MODE=11 and a packet has been received, it will take some time before a valid RSSI value is present in the RSSI register again even if the radio has never exited RX mode. This time is the same as the RSSI response time discussed in DN505 SWRA114. The SIDLE command strobe can always be used to force the radio controller to go to the IDLE state. 5.13.5 RX Termination If the system expects the transmission to have started when entering RX mode, the MCSM2.RX_TIME_RSSI function can be used. The radio controller will then terminate RX if the first valid carrier sense sample indicates no carrier (RSSI below threshold). See Section 5.12.3 for details on Carrier Sense. For OOK modulation, lack of carrier sense is only considered valid after eight symbol periods. Thus, the MCSM2.RX_TIME_RSSI function can be used in OOK mode when the distance between two "1" symbols is eight or less. If RX terminates due to no carrier sense when the MCSM2.RX_TIME_RSSI function is used, the radio will always go back to IDLE, regardless of the MCSM1.RXOFF_MODE setting. 5.13.6 Timing 5.13.6.1 Overall State Transition Times The main radio controller needs to wait in certain states in order to make sure that the internal analog/digital parts have settled down and are ready to operate in the new states. A number of factors are important for the state transition times: * The crystal oscillator frequency, fxosc * The value of the TEST0, TEST1, and FSCAL3 registers Table 5-12 shows timing in crystal clock cycles for key state transitions. Table 5-12. Overall State Transition Times [Example for 26-MHz Crystal Oscillator, 250 kBaud Data Rate, and TEST0 = 0x0B (Maximum Calibration Time)]. Description Transition Time (FREND0.PA_POWER=0) Transition Time [s] 75.1 IDLE to RX, no calibration 1953/fxosc IDLE to RX, with calibration 1953/fxosc + FS calibration Time 799 RX to IDLE, no calibration 2/fxosc ~0.1 RX to IDLE, with calibration 2/fxosc + FS calibration Time 724 Manual calibration 283/fxosc + FS calibration Time 735 5.13.6.2 Frequency Synthesizer Calibration Time Table 5-13 summarizes the frequency synthesizer (FS) calibration times for possible settings of TEST0 and FSCAL3.CHP_CURR_CAL_EN. Setting FSCAL3.CHP_CURR_CAL_EN to 00b disables the charge pump calibration stage. TEST0 is set to the values recommended by SmartRF Studio software . The possible values for TEST0 when operating with different frequency bands are 0x09 and 0x0B. SmartRF Studio software always sets FSCAL3.CHP_CURR_CAL_EN to 10b. The calibration time can be reduced from 712/724 s to 145/157 s. See for more details. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 39 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-13. Frequency Synthesizer Calibration Times (26- and 27-MHz Crystal) 40 TEST0 FSCAL3.CHP_CURR_CAL_EN FS Calibration Time fxosc = 26 MHz 0x09 00b 3764/fxosc = 145 s 3764/fxosc = 139 s 0x09 10b 18506/fxosc = 712 s 18506/fxosc = 685 s 0x0B 00b 4073/fxosc = 157 s 4073/fxosc = 151 s 0x0B 10b 18815/fxosc = 724 s 18815/fxosc = 697 s Detailed Description FS Calibration Time fxosc = 27 MHz Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.14 RX FIFO The CC113L contains a 64-byte RX FIFO for received data and the SPI interface is used to read the RX FIFO (see Section 5.5.5 for more details). The FIFO controller will detect overflow in the RX FIFO. When reading the RX FIFO the MCU must avoid reading it past its empty value since a RX FIFO underflow will result in an error in the data read out of the RX FIFO. Likewise, when reading the RX FIFO the MCU must avoid reading the RX FIFO past its empty value since a RX FIFO underflow will result in an error in the data read out of the RX FIFO. The chip status byte that is available on the SO pin while transferring the SPI header contains the fill grade of the RX FIFO (R/W = 1). Section 5.5.1 contains more details on this. The number of bytes in the RX FIFO can also be read from the status register RXBYTES.NUM_RXBYTES. If a received data byte is written to the RX FIFO at the exact same time as the last byte in the RX FIFO is read over the SPI interface, the RX FIFO pointer is not properly updated and the last read byte will be duplicated. To avoid this problem, the RX FIFO should never be emptied before the last byte of the packet is received. For packet lengths less than 64 bytes it is recommended to wait until the complete packet has been received before reading it out of the RX FIFO. If the packet length is larger than 64 bytes, the MCU must determine how many bytes can be read from the RX FIFO (RXBYTES.NUM_RXBYTES-1). The following software routine can be used: 1. Read RXBYTES.NUM_RXBYTES repeatedly at a rate specified to be at least twice that of which RF bytes are received until the same value is returned twice; store value in n. 2. If n < # of bytes remaining in packet, read n-1 bytes from the RX FIFO. 3. Repeat steps 1 and 2 until n = number of bytes remaining in packet. 4. Read the remaining bytes from the RX FIFO. The 4-bit FIFOTHR.FIFO_THR setting is used to program threshold points in the FIFOs. Table 5-14 lists the 16 FIFO_THR settings and the corresponding thresholds for the RX FIFO. Table 5-14. FIFO_THR Settings and the Corresponding FIFO Thresholds FIFO_THR Bytes in RX FIFO 0 (0000) 4 1 (0001) 8 2 (0010) 12 3 (0011) 16 4 (0100) 20 5 (0101) 24 6 (0110) 28 7 (0111) 32 8 (1000) 36 9 (1001) 40 10 (1010) 44 11 (1011) 48 12 (1100) 52 13 (1101) 56 14 (1110) 60 15 (1111) 64 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 41 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com A signal will assert when the number of bytes in the RX FIFO is equal to or higher than the programmed threshold. This signal can be viewed on the GDO pins (see Table 5-15). Figure 5-14 shows the number of bytes in the RX FIFO when the threshold signal toggles in the case of FIFO_THR=13. Figure 5-15 shows the signal on the GDO pin as the RX FIFO is filled above the threshold, and then drained below in the case of FIFO_THR=13. Overflow margin FIFO_THR=13 56 bytes RXFIFO Figure 5-14. Example of RX FIFO at Threshold NUM_RXBYTES 53 54 55 56 57 56 55 54 53 GDO Figure 5-15. Number of Bytes in RX FIFO vs. the GDO Signal (GDOx_CFG=0x00 and FIFO_THR=13) 42 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.15 Frequency Programming The frequency programming in CC113L is designed to minimize the programming needed when changing frequency. To set up a system with channel numbers, the desired channel spacing is programmed with the MDMCFG0.CHANSPC_M and MDMCFG1.CHANSPC_E registers. The channel spacing registers are mantissa and exponent respectively. The base or start frequency is set by the 24 bit frequency word located in the FREQ2, FREQ1, and FREQ0 registers. This word will typically be set to the center of the lowest channel frequency that is to be used. The desired channel number is programmed with the 8-bit channel number register, CHANNR.CHAN, which is multiplied by the channel offset. The resultant carrier frequency is given by: carrier = XOSC x (FREQ + CHAN x ((256 + CHANSPC _ M) x 2CHANSPC _ E -2 )) (7) 216 With a 26 MHz crystal the maximum channel spacing is 405 kHz. To get that is, 1-MHz channel spacing, one solution is to use 333 kHz channel spacing and select each third channel in CHANNR.CHAN. The preferred IF frequency is programmed with the FSCTRL1.FREQ_IF register. The IF frequency is given by: IF = XOSC x FREQ _ IF (8) 210 If any frequency programming register is altered when the frequency synthesizer is running, the synthesizer may give an undesired response. Hence, the frequency should only be updated when the radio is in the IDLE state. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 43 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.16 VCO The VCO is completely integrated on-chip. 5.16.1 VCO and PLL Self-Calibration The VCO characteristics vary with temperature and supply voltage changes as well as the desired operating frequency. In order to ensure reliable operation, CC113L includes frequency synthesizer selfcalibration circuitry. This calibration should be done regularly, and must be performed after turning on power and before using a new frequency (or channel). The number of XOSC cycles for completing the PLL calibration is given in Table 5-12. The calibration can be initiated automatically or manually. The synthesizer can be automatically calibrated each time the synthesizer is turned on, or each time the synthesizer is turned off automatically. This is configured with the MCSM0.FS_AUTOCAL register setting. In manual mode, the calibration is initiated when the SCAL command strobe is activated in the IDLE mode. NOTE The calibration values are maintained in SLEEP mode, so the calibration is still valid after waking up from SLEEP mode unless supply voltage or temperature has changed significantly. To check that the PLL is in lock, the user can program register IOCFGx.GDOx_CFG to 0x0A, and use the lock detector output available on the GDOx pin as an interrupt for the MCU (x = 0,1, or 2). A positive transition on the GDOx pin means that the PLL is in lock. As an alternative the user can read register FSCAL1. The PLL is in lock if the register content is different from 0x3F. Refer also to the CC113L Errata Notes SWRZ038. For more robust operation, the source code could include a check so that the PLL is re-calibrated until PLL lock is achieved if the PLL does not lock the first time. 5.17 Voltage Regulators CC113L contains several on-chip linear voltage regulators that generate the supply voltages needed by low-voltage modules. These voltage regulators are invisible to the user, and can be viewed as integral parts of the various modules. The user must however make sure that the absolute maximum ratings and required pin voltages in Table 3-1 and Table 5-1 are not exceeded. By setting the CSn pin low, the voltage regulator to the digital core turns on and the crystal oscillator starts. The SO pin on the SPI interface must go low before the first positive edge of SCLK (setup time is given in Table 5-1). If the chip is programmed to enter power-down mode (SPWD strobe issued), the power will be turned off after CSn goes high. The power and crystal oscillator will be turned on again when CSn goes low. The voltage regulator for the digital core requires one external decoupling capacitor. The voltage regulator output should only be used for driving the CC113L. 44 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.18 General Purpose and Test Output Control Pins The three digital output pins GDO0, GDO1, and GDO2 are general control pins configured with IOCFG0.GDO0_CFG, IOCFG1.GDO1_CFG, and IOCFG2.GDO2_CFG respectively. Table 5-15 shows the different signals that can be monitored on the GDO pins. These signals can be used as inputs to the MCU. GDO1 is the same pin as the SO pin on the SPI interface, thus the output programmed on this pin will only be valid when CSn is high. The default value for GDO1 is 3-stated which is useful when the SPI interface is shared with other devices. The default value for GDO0 is a 135 - 141 kHz clock output (XOSC frequency divided by 192). Since the XOSC is turned on at power-on-reset, this can be used to clock the MCU in systems with only one crystal. When the MCU is up and running, it can change the clock frequency by writing to IOCFG0.GDO0_CFG. If the IOCFGx.GDOx_CFG setting is less than 0x20 and IOCFGx_GDOx_INV is 0 (1), the GDO0 and GDO2 pins will be hardwired to 0 (1), and the GDO1 pin will be hardwired to 1 (0) in the SLEEP state. These signals will be hardwired until the CHIP_RDYn signal goes low. If the IOCFGx.GDOx_CFG setting is 0x20 or higher, the GDO pins will work as programmed also in SLEEP state. As an example, GDO1 is high impedance in all states if IOCFG1.GDO1_CFG=0x2E. Table 5-15. GDOx Signal Selection (x = 0, 1, or 2) Description (1) GDOx_CFG[5:0] 0 (0x00) Associated to the RX FIFO: Asserts when RX FIFO is filled at or above the RX FIFO threshold. Deasserts when RX FIFO is drained below the same threshold. 1 (0x01) Associated to the RX FIFO: Asserts when RX FIFO is filled at or above the RX FIFO threshold or the end of packet is reached. Deasserts when the RX FIFO is empty. 2 (0x02) - 3 (0x03) 4 (0x04) Asserts when the RX FIFO has overflowed. Deasserts when the FIFO has been flushed. 5 (0x05) Reserved - used for test. 6 (0x06) Asserts when sync word has been received, and de-asserts at the end of the packet. The pin will also de-assert when a packet is discarded due to address or maximum length filtering or when the radio enters RXFIFO_OVERFLOW state. 7 (0x07) Asserts when a packet has been received with CRC OK. Deasserts when the first byte is read from the RX FIFO. 8 (0x08) Reserved - used for test. 9 (0x09) Clear channel assessment. High when RSSI level is below threshold (dependent on the current CCA_MODE setting). 10 (0x0A) Lock detector output. The PLL is in lock if the lock detector output has a positive transition or is constantly logic high. To check for PLL lock the lock detector output should be used as an interrupt for the MCU. 11 (0x0B) Serial Clock. Synchronous to the data in synchronous serial mode. Data is set up on the falling edge by CC113L when GDOx_INV=0. 12 (0x0C) Serial Synchronous Data Output. Used for synchronous serial mode. 13 (0x0D) Serial Data Output. Used for asynchronous serial mode. 14 (0x0E) Carrier sense. High if RSSI level is above threshold. Cleared when entering IDLE mode. 15 (0x0F) CRC_OK. The last CRC comparison matched. Cleared when entering/restarting RX mode. 16 (0x10) - 27 (0x1B) 28 (0x1C) 29 (0x1D) - 38 (0x26) (1) Reserved - used for test. Reserved - used for test. LNA_PD. Note: LNA_PD will have the same signal level in SLEEP and RX states. To control an external LNA in applications where the SLEEP state is used it is recommended to use GDOx_CFGx=0x2F instead. Reserved - used for test. 39 (0x27) CLK_32k. 40 (0x28) Reserved - used for test. There are 3 GDO pins, but only one CLK_XOSC/n can be selected as an output at any time. If CLK_XOSC/n is to be monitored on one of the GDO pins, the other two GDO pins must be configured to values less than 0x30. The GDO0 default value is CLK_XOSC/192. To optimize RF performance, these signals should not be used while the radio is in RX. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 45 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-15. GDOx Signal Selection (x = 0, 1, or 2) (continued) Description (1) GDOx_CFG[5:0] 46 41 (0x29) CHIP_RDYn. 42 (0x2A) Reserved - used for test. 43 (0x2B) XOSC_STABLE. 44 (0x2C) - 45 (0x2D) Reserved - used for test. 46 (0x2E) High impedance (3-state). 47 (0x2F) HW to 0 (HW1 achieved by setting GDOx_INV=1). Can be used to control an external LNA 48 (0x30) CLK_XOSC/1 49 (0x31) CLK_XOSC/1.5 50 (0x32) CLK_XOSC/2 51 (0x33) CLK_XOSC/3 52 (0x34) CLK_XOSC/4 53 (0x35) CLK_XOSC/6 54 (0x36) CLK_XOSC/8 55 (0x37) CLK_XOSC/12 56 (0x38) CLK_XOSC/16 57 (0x39) CLK_XOSC/24 58 (0x3A) CLK_XOSC/32 59 (0x3B) CLK_XOSC/48 60 (0x3C) CLK_XOSC/64 61 (0x3D) CLK_XOSC/96 62 (0x3E) CLK_XOSC/128 63 (0x3F) CLK_XOSC/192 Note: There are 3 GDO pins, but only one CLK_XOSC/n can be selected as an output at any time. If CLK_XOSC/n is to be monitored on one of the GDO pins, the other two GDO pins must be configured to values less than 0x30. The GDO0 default value is CLK_XOSC/192. To optimize RF performance, these signals should not be used while the radio is in RX mode. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.19 Asynchronous and Synchronous Serial Operation Several features and modes of operation have been included in the CC113L to provide backward compatibility with previous Chipcon products and other existing RF communication systems. For new systems, it is recommended to use the built-in packet handling features, as they can give more robust communication, significantly offload the microcontroller, and simplify software development. 5.19.1 Asynchronous Serial Operation Asynchronous transfer is included in the CC113L for backward compatibility with systems that are already using the asynchronous data transfer. When asynchronous transfer is enabled, all packet handling support is disabled and it is not possible to use Manchester encoding. Asynchronous serial mode is enabled by setting PKTCTRL0.PKT_FORMAT to 3. Data output can be on GDO0, GDO1, or GDO2. This is set by the IOCFG0.GDO0_CFG, IOCFG1.GDO1_CFG and IOCFG2.GDO2_CFG fields. In asynchronous serial mode no data decision is done on-chip and the raw data is put on the data output line. When using asynchronous serial mode make sure the interfacing MCU does proper oversampling and that it can handle the jitter on the data output line. The MCU should tolerate a jitter of 1/8 of a bit period as the data stream is time-discrete using 8 samples per bit. In asynchronous serial mode there will be glitches of 37 - 38.5 ns duration (1/XOSC) occurring infrequently and with random periods. A simple RC filter can be added to the data output line between CC113L and the MCU to get rid of the 37 - 38.5 ns glitches if considered a problem. The filter 3 dB cut-off frequency needs to be high enough so that the data is not filtered and at the same time low enough to remove the glitch. As an example, for 2.4 kBaud data rate a 1 k resistor and 2.7 nF capacitor can be used. This gives a 3 dB cut-off frequency of 59 kHz. 5.19.2 Synchronous Serial Operation Setting PKTCTRL0.PKT_FORMAT to 1 enables synchronous serial mode. When using this mode, sync detection should be disabled together with CRC calculation ( MDMCFG2.SYNC_MODE=000 and PKTCTRL0.CRC_EN=0). Infinite packet length mode should be used ( PKTCTRL0.LENGTH_CONFIG=10b). In synchronous serial mode, data is transferred on a two-wire serial interface. The CC113L provides a clock that is used to sample data on the data output line. The data output pin can be any of the GDO pins. This is set by the IOCFG0.GDO0_CFG, IOCFG1.GDO1_CFG, and IOCFG2.GDO2_CFG fields. The RX latency is 9 bits. The MCU must handle preamble and sync word detection in software, together with CRC calculation. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 47 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.20 System Consideration and Guidelines 5.20.1 SRD Regulations International regulations and national laws regulate the use of radio receivers and transmitters. Short Range Devices (SRDs) for license free operation below 1 GHz are usually operated in the 315 MHz, 433 MHz, 868 MHz or 915 MHz frequency bands. The CC113L is specifically designed for such use with its 300 - 348 MHz, 387 - 464 MHz, and 779 - 928 MHz operating ranges. The most important regulations when using the CC113L in the 315 MHz, 433 MHz, 868 MHz, or 915 MHz frequency bands are EN 300 220 V2.3.1 (Europe) and FCC CFR47 part 15 (USA). For compliance with modulation bandwidth requirements under EN 300 220 V2.3.1 in the 863 to 870 MHz frequency range it is recommended to use a 26 MHz crystal for frequencies below 869 MHz and a 27 MHz crystal for frequencies above 869 MHz. Please note that compliance with regulations is dependent on the complete system performance. It is the customer's responsibility to ensure that the system complies with regulations. 5.20.2 Calibration in Multi-Channel Systems CC113L is highly suited for multi-channel systems due to its agile frequency synthesizer and effective communication interface. Charge pump current, VCO current, and VCO capacitance array calibration data is required for each frequency when implementing a multi-channel system. There are 3 ways of obtaining the calibration data from the chip: 1. Calibration for every frequency change. The PLL calibration time is 712/724 s (26 MHz crystal and TEST0 = 0x09/0B, see Table 5-13). The blanking interval between each frequency is then 787/799 s. 2. Perform all necessary calibration at startup and store the resulting FSCAL3, FSCAL2, and FSCAL1 register values in MCU memory. The VCO capacitance calibration FSCAL1 register value must be found for each RF frequency to be used. The VCO current calibration value and the charge pump current calibration value available in FSCAL2 and FSCAL3 respectively are not dependent on the RF frequency, so the same value can therefore be used for all RF frequencies for these two registers. Between each frequency change, the calibration process can then be replaced by writing the FSCAL3, FSCAL2 and FSCAL1 register values that corresponds to the next RF frequency. The PLL turn on time is approximately 75 s (Table 5-12). The blanking interval between each frequency hop is then approximately 75 s. 3. Run calibration on a single frequency at startup. Next write 0 to FSCAL3[5:4] to disable the charge pump calibration. After writing to FSCAL3[5:4], strobe SRX with MCSM0.FS_AUTOCAL=1 for each new frequency. That is, VCO current and VCO capacitance calibration is done, but not charge pump current calibration. When charge pump current calibration is disabled the calibration time is reduced from 712/724 s to 145/157 s (26 MHz crystal and TEST0 = 0x09/0B, see Table 5-13). The blanking interval between each frequency hop is then 220/232 s. There is a trade-off between blanking time and memory space needed for storing calibration data in nonvolatile memory. Solution 2) above gives the shortest blanking interval, but requires more memory space to store calibration values. This solution also requires that the supply voltage and temperature do not vary much in order to have a robust solution. Solution 3) gives 567 s smaller blanking interval than solution 1). The recommended settings for TEST0.VCO_SEL_CAL_EN change with frequency. This means that one should always use SmartRF Studio [4] to get the correct settings for a specific frequency before doing a calibration, regardless of which calibration method is being used. NOTE The content in the TEST0 register is not retained in SLEEP state, thus it is necessary to rewrite this register when returning from the SLEEP state. 48 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.21 Configuration Registers The configuration of CC113L is done by programming 8-bit registers. The optimum configuration data based on selected system parameters are most easily found by using the SmartRF Studio software SWRC176. Complete descriptions of the registers are given in the following tables. After chip reset, all the registers have default values as shown in the tables. The optimum register setting might differ from the default value. After a reset, all registers that shall be different from the default value therefore needs to be programmed through the SPI interface. There are 8 command strobe registers, listed in Table 5-16. Accessing these registers will initiate the change of an internal state or mode. There are 43 normal 8-bit configuration registers listed in Table 5-17 and SmartRF Studio will provide recommended settings for these registers (Addresses marked as "Not Used" can be part of a burst access and one can write a dummy value to them. Addresses marked as "Reserved" must be configured according to SmartRF Studio ). There are also 8 status registers that are listed in Table 5-18. These registers, which are read-only, contain information about the status of CC113L. The RX FIFO is accessed through one 8-bit register. During the header byte transfer and while writing data to a register, a status byte is returned on the SO line. This status byte is described in Table 5-2 Table 5-19 summarizes the SPI address space. The address to use is given by adding the base address to the left and the burst and read/write bits on the top. Note that the burst bit has different meaning for base addresses above and below 0x2F. Table 5-16. Command Strobes Address Strobe Name Description 0x30 SRES Reset chip. 0x31 Reserved 0x32 SXOFF 0x33 SCAL Calibrate frequency synthesizer and turn it off. SCAL can be strobed from IDLE mode without setting manual calibration mode ( MCSM0.FS_AUTOCAL=0) 0x34 SRX In IDLE state: Enable RX. Perform calibration first if MCSM0.FS_AUTOCAL=1. 0x35 Reserved Turn off crystal oscillator. 0x36 SIDLE 0x37 - 0x38 Reserved Enter IDLE state 0x39 SPWD Enter power down mode when CSn goes high. 0x3A SFRX Flush the RX FIFO buffer. Only issue SFRX in IDLE or RXFIFO_OVERFLOW states. 0x3B - 0x3C Reserved 0x3D SNOP No operation. May be used to get access to the chip status byte. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 49 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-17. Configuration Registers Overview 50 Address Register Description Preserved in SLEEP State Section 0x00 IOCFG2 GDO2 output pin configuration Yes Table 5-20 0x01 IOCFG1 GDO1 output pin configuration Yes Table 5-21 0x02 IOCFG0 GDO0 output pin configuration Yes Table 5-22 0x03 FIFOTHR RX FIFO thresholds Yes Table 5-23 0x04 SYNC1 Sync word, high byte Yes Table 5-24 0x05 SYNC0 Sync word, low byte Yes Table 5-25 0x06 PKTLEN Packet length Yes Table 5-26 0x07 PKTCTRL1 Packet automation control Yes Table 5-27 0x08 PKTCTRL0 Packet automation control Yes Table 5-28 0x09 ADDR Device address Yes Table 5-29 0x0A CHANNR Channel number Yes Table 5-30 0x0B FSCTRL1 Frequency synthesizer control Yes Table 5-31 0x0C FSCTRL0 Frequency synthesizer control Yes Table 5-32 0x0D FREQ2 Frequency control word, high byte Yes Table 5-33 0x0E FREQ1 Frequency control word, middle byte Yes Table 5-34 0x0F FREQ0 Frequency control word, low byte Yes Table 5-35 0x10 MDMCFG4 Modem configuration Yes Table 5-36 0x11 MDMCFG3 Modem configuration Yes Table 5-37 0x12 MDMCFG2 Modem configuration Yes Table 5-38 0x13 MDMCFG1 Modem configuration Yes Table 5-39 0x14 MDMCFG0 Modem configuration Yes Table 5-40 0x15 DEVIATN Modem deviation setting Yes Table 5-41 0x16 MCSM2 Main Radio Control State Machine configuration Yes Table 5-42 0x17 MCSM1 Main Radio Control State Machine configuration Yes Table 5-43 0x18 MCSM0 Main Radio Control State Machine configuration Yes Table 5-44 0x19 FOCCFG Frequency Offset Compensation configuration Yes Table 5-45 0x1A BSCFG Bit Synchronization configuration Yes Table 5-46 0x1B AGCCTRL2 AGC control Yes Table 5-47 0x1C AGCCTRL1 AGC control Yes Table 5-48 AGC control Yes Table 5-49 Yes Table 5-50 Front end RX configuration Yes Table 5-51 0x1D AGCCTRL0 0x1E - 0x1F Not Used 0x20 RESERVED 0x21 FREND1 0x22 Not Used 0x23 FSCAL3 Frequency synthesizer calibration Yes Table 5-52 0x24 FSCAL2 Frequency synthesizer calibration Yes Table 5-53 0x25 FSCAL1 Frequency synthesizer calibration Yes Table 5-54 0x26 FSCAL0 Frequency synthesizer calibration Yes Table 5-55 0x27 - 0x28 Not Used 0x29 - 0x2B RESERVED No Table 5-56 0x2C TEST2 Various test settings No Table 5-59 0x2D TEST1 Various test settings No Table 5-60 0x2E TEST0 Various test settings No Table 5-61 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-18. Status Registers Overview Address Register Description Section 0x30 (0xF0) PARTNUM Part number for CC113L Table 5-62 0x31 (0xF1) VERSION Current version number Table 5-63 0x32 (0xF2) FREQEST Frequency Offset Estimate Table 5-64 0x33 (0xF3) CRC_REG CRC OK Table 5-65 0x34 (0xF4) RSSI Received signal strength indication Table 5-66 0x35 (0xF5) MARCSTATE Control state machine state Table 5-67 Current GDOx status and packet status Table 5-68 Overflow and number of bytes in the RX FIFO Table 5-69 0x36 - 0x37 (0xF6 - 0xF7) Reserved 0x38 (0xF8) PKTSTATUS 0x39 - 0x3A (0xF9 - 0xFA) Reserved 0x3B (0xFB) RXBYTES 0x3C - 0x3D (0xFC - 0xFD) Reserved Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 51 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-19. SPI Address Space Write 52 Read Burst Single Byte Burst +0x00 +0x40 +0x80 +0xC0 0x00 IOCFG2 0x01 IOCFG1 0x02 IOCFG0 0x03 FIFOTHR 0x04 SYNC1 0x05 SYNC0 0x06 PKTLEN 0x07 PKTCTRL1 0x08 PKTCTRL0 0x09 ADDR 0x0A CHANNR 0x0B FSCTRL1 0x0C FSCTRL0 0x0D FREQ2 0x0E FREQ1 0x0F FREQ0 0x10 MDMCFG4 0x11 MDMCFG3 0x12 MDMCFG2 0x13 MDMCFG1 0x14 MDMCFG0 0x15 DEVIATN 0x16 MCSM2 0x17 MCSM1 0x18 MCSM0 0x19 FOCCFG 0x1A BSCFG 0x1B AGCCTRL2 0x1C AGCCTRL1 0x1D AGCCTRL0 0x1E Not Used 0x1F Not Used 0x20 RESERVED 0x21 FREND1 0x22 Not Used 0x23 FSCAL3 0x24 FSCAL2 0x25 FSCAL1 0x26 FSCAL0 0x27 Not Used 0x28 Not Used 0x29 RESERVED 0x2A RESERVED 0x2B RESERVED 0x2C TEST2 0x2D TEST1 0x2E TEST0 0x2F Not Used Detailed Description R/W configuration registers, burst access possible Single Byte Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-19. SPI Address Space (continued) Read Burst Single Byte Burst +0x00 +0x40 +0x80 +0xC0 PARTNUM 0x30 SRES SRES 0x31 Reserved Reserved VERSION 0x32 SXOFF SXOFF FREQEST 0x33 SCAL SCAL CRC_REG 0x34 SRX SRX RSSI 0x35 Reserved Reserved MARCSTATE Reserved 0x36 SIDLE SIDLE 0x37 Reserved Reserved Reserved 0x38 Reserved Reserved PKTSTATUS Reserved 0x39 SPWD SPWD 0x3A SFRX SFRX Reserved 0x3B Reserved Reserved RXBYTES 0x3C Reserved Reserved Reserved 0x3D SNOP SNOP Reserved 0x3E Reserved Reserved Reserved 0x3F Reserved RX FIFO RX FIFO Command Strobes, Status registers Write Single Byte 5.21.1 Configuration Register Details - Registers with preserved values in SLEEP state Table 5-20. 0x00: IOCFG2 - GDO2 Output Pin Configuration Bit Field Name Reset 7 6 5:0 R/W R0 GDO2_INV GDO2_CFG[5:0] Description Not used 0 R/W Invert output, that is, select active low (1) / high (0) 41 (101001) R/W Default is CHP_RDYn (see Table 5-15). Table 5-21. 0x01: IOCFG1 - GDO1 Output Pin Configuration Bit Field Name Reset R/W Description 7 GDO_DS 0 R/W Set high (1) or low (0) output drive strength on the GDO pins. 6 GDO1_INV 0 R/W Invert output, that is, select active low (1) / high (0) 46 (101110) R/W Default is 3-state (see Table 5-15). 5:0 GDO1_CFG[5:0] Table 5-22. 0x02: IOCFG0 - GDO0 Output Pin Configuration Bit Field Name Reset R/W 0 R/W Use setting from SmartRF Studio 0 R/W Invert output, that is, select active low (1) / high (0) 63 (0x3F) R/W Default is CLK_XOSC/192 (see Table 5-15). It is recommended to disable the clock output in initialization, in order to optimize RF performance. 7 6 5:0 GDO0_INV GDO0_CFG[5:0] Description Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 53 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-23. 0x03: FIFOTHR - RX FIFO Thresholds Bit Field Name 7 Reset R/W 0 R/W Description Use setting from SmartRF Studio 0: TEST1 = 0x31 and TEST2= 0x88 when waking up from SLEEP 1: TEST1 = 0x35 and TEST2 = 0x81 when waking up from SLEEP 6 ADC_RETENTION 0 R/W Note that the changes in the TEST registers due to the ADC_RETENTION bit setting are only seen INTERNALLY in the analog part. The values read from the TEST registers when waking up from SLEEP mode will always be the reset value. The ADC_RETENTION bit should be set to 1 before going into SLEEP mode if settings with an RX filter bandwidth below 325 kHz are wanted at time of wake-up. For more details, see DN010 SWRA147 5:4 CLOSE_IN_RX[1:0] 0 (00) R/W Setting RX Attenuation, Typical Values 0 (00) 0 dB 1 (01) 6 dB 2 (10) 12 dB 3 (11) 18 dB Set the threshold for the RX FIFO. The threshold is exceeded when the number of bytes in the RX FIFO is equal to or higher than the threshold value. 3:0 FIFO_THR[3:0] 7 (0111) R/W Setting Bytes in RX FIFO 0 (0000) 4 1 (0001) 8 2 (0010) 12 3 (0011) 16 4 (0100) 20 5 (0101) 24 6 (0110) 28 7 (0111) 32 8 (1000) 36 9 (1001) 40 10 (1010) 44 11 (1011) 48 12 (1100) 52 13 (1101) 56 14 (1110) 60 15 (1111) 64 Table 5-24. 0x04: SYNC1 - Sync Word, High Byte Bit 7:0 Field Name SYNC[15:8] Reset R/W 211 (0xD3) R/W Description 8 MSB of 16-bit sync word Table 5-25. 0x05: SYNC0 - Sync Word, Low Byte Bit 7:0 54 Field Name SYNC[7:0] Reset R/W 145 (0x91) R/W Description 8 LSB of 16-bit sync word Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-26. 0x06: PKTLEN - Packet Length Bit 7:0 Field Name PACKET_LENGTH Reset 255 (0xFF) R/W Description R/W Indicates the packet length when fixed packet length mode is enabled. If variable packet length mode is used, this value indicates the maximum packet length allowed. This value must be different from 0. Table 5-27. 0x07: PKTCTRL1 - Packet Automation Control Bit Field Name Reset R/W 7:5 0 (000) R/W 4 0 R0 Description Use setting from SmartRF Studio Not Used. 3 CRC_AUTOFLUSH 0 R/W Enable automatic flush of RX FIFO when CRC is not OK. This requires that only one packet is in the RX FIFO and that packet length is limited to the RX FIFO size. 2 APPEND_STATUS 1 R/W When enabled, two status bytes will be appended to the payload of the packet. The status bytes contain the RSSI value, as well as CRC OK. Controls address check configuration of received packages. 1:0 ADR_CHK[1:0] 0 (00) R/W Setting Address check configuration 0 (00) No address check 1 (01) Address check, no broadcast 2 (10) Address check and 0 (0x00) broadcast 3 (11) Address check and 0 (0x00) and 255 (0xFF) broadcast Table 5-28. 0x08: PKTCTRL0 - Packet Automation Control Bit Field Name Reset 7 R/W R0 6 1 R/W Description Not used Use setting from SmartRF Studio Format of RX data 5:4 PKT_FORMAT[1:0] 0 (00) 3 2 1:0 0 R0 1 R/W 1 (01) R/W CRC_EN LENGTH_CONFIG[1:0] R/W Setting Packet format 0 (00) Normal mode, use RX FIFO 1 (01) Synchronous serial mode. Data in on GDO0 and data out on either of the GDOx pins 2 (10) Reserved 3 (11) Asynchronous serial mode. Data in on GDO0 and data out on either of the GDOx pins Not used 1: CRC calculation enabled 0: CRC calculation disabled Configure the packet length Setting Packet length configuration 0 (00) Fixed packet length mode. Length configured in PKTLEN register 1 (01) Variable packet length mode. Packet length configured by the first byte after sync word 2 (10) Infinite packet length mode 3 (11) Reserved Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 55 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-29. 0x09: ADDR - Device Address Bit 7:0 Field Name DEVICE_ADDR[7:0] Reset 0 (0x00) R/W R/W Description Address used for packet filtration. Optional broadcast addresses are 0 (0x00) and 255 (0xFF). Table 5-30. 0x0A: CHANNR - Channel Number Bit 7:0 Field Name CHAN[7:0] Reset 0 (0x00) R/W R/W Description The 8-bit unsigned channel number, which is multiplied by the channel spacing setting and added to the base frequency. Table 5-31. 0x0B: FSCTRL1 - Frequency Synthesizer Control Bit Field Name Reset 7:6 R/W R0 5 0 R/W Description Not used Use setting from SmartRF Studio The desired IF frequency to employ in RX. Subtracted from FS base frequency in RX and controls the digital complex mixer in the demodulator. 4:0 FREQ_IF[4:0] 15 (01111) R/W IF = XOSC 210 x FREQ _ IF The default value gives an IF frequency of 381kHz, assuming a 26.0 MHz crystal. Table 5-32. 0x0C: FSCTRL0 - Frequency Synthesizer Control Bit 7:0 Field Name FREQOFF[7:0] Reset 0 (0x00) R/W Description R/W Frequency offset added to the base frequency before being used by the frequency synthesizer. (2s-complement). Resolution is FXTAL/214 (1.59 kHz-1.65 kHz); range is 202 kHz to 210 kHz, dependent of XTAL frequency. Table 5-33. 0x0D: FREQ2 - Frequency Control Word, High Byte Bit 7:6 Field Name FREQ[23:22] Reset R/W 0 (00) R Description FREQ[23:22] is always 0 (the FREQ2 register is less than 36 with 26 - 27 MHz crystal) FREQ[23:0] is the base frequency for the frequency synthesizer in increments of fXOSC/216. 5:0 FREQ[21:16] 30 (011110) R/W carrier = XOSC 216 x FREQ[23 : 0] Table 5-34. 0x0E: FREQ1 - Frequency Control Word, Middle Byte Bit 7:0 Field Name FREQ[15:8] Reset R/W 196 (0xC4) R/W Description See Table 5-33. Table 5-35. 0x0F: FREQ0 - Frequency Control Word, Low Byte Bit 7:0 56 Field Name FREQ[7:0] Reset R/W 236 (0xEC) R/W Description See Table 5-33. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-36. 0x10: MDMCFG4 - Modem Configuration Bit 7:6 Field Name CHANBW_E[1:0] Reset R/W 2 (10) R/W Description Sets the decimation ratio for the delta-sigma ADC input stream and thus the channel bandwidth. 5:4 CHANBW_M[1:0] 0 (00) R/W BWchannel = XOSC 8 x (4 + CHANBW _ M) x 2CHANBW _ E The default values give 203 kHz channel filter bandwidth, assuming a 26.0 MHz crystal. 3:0 DRATE_E[3:0] 12 (1100) R/W The exponent of the user specified symbol rate Table 5-37. 0x11: MDMCFG3 - Modem Configuration Bit Field Name Reset R/W Description The mantissa of the user specified symbol rate. The symbol rate is configured using an unsigned, floating-point number with 9-bit mantissa and 4-bit exponent. The 9th bit is a hidden `1'. The resulting data rate is: 7:0 DRATE_M[7:0] 34 (0x22) R/W RDATA = (256 + DRATE _ M) x 2DRATE _ E 228 x XOSC The default values give a data rate of 115.051 kBaud (closest setting to 115.2 kBaud), assuming a 26.0 MHz crystal. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 57 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-38. 0x12: MDMCFG2 - Modem Configuration Bit Field Name Reset R/W Description Disable digital DC blocking filter before demodulator. 0 = Enable (better sensitivity) 7 DEM_DCFILT_OFF 0 R/W 1 = Disable (current optimized). Only for data rates 250 kBaud The recommended IF frequency changes when the DC blocking is disabled. Use SmartRF Studio to calculate correct register setting. The modulation format of the radio signal 6:4 MOD_FORMAT[2:0] 0 (000) R/W Setting Modulation format 0 (000) 2-FSK 1 (001) GFSK 2 (010) Reserved 3 (011) OOK 4 (100) 4-FSK 5 (101) Reserved 6 (110) Reserved 7 (111) Reserved 4-FSK modulation cannot be used together with Manchester encoding Enables Manchester decoding. 0 = Disable 3 MANCHESTER_EN 0 R/W 1 = Enable Manchester encoding cannot be used when using asynchronous serial mode or 4-FSK modulation Combined sync-word qualifier mode. The values 0 and 4 disables preamble and sync word detection The values 1, 2, 5, and 6 enables 16-bit sync word detection. Only 15 of 16 bits need to match when using setting 1 or 5. The values 3 and 7 enables 32-bits sync word detection (only 30 of 32 bits need to match). 2:0 58 SYNC_MODE[2:0] 2 (010) R/W Setting Sync-word qualifier mode 0 (000) No preamble/sync 1 (001) 15/16 sync word bits detected 2 (010) 16/16 sync word bits detected 3 (011) 30/32 sync word bits detected 4 (100) No preamble/sync, carrier-sense above threshold 5 (101) 15/16 + carrier-sense above threshold 6 (110) 16/16 + carrier-sense above threshold 7 (111) 30/32 + carrier-sense above threshold Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-39. 0x13: MDMCFG1 - Modem Configuration Bit Field Name Reset R/W 0 R/W 2 (10) R/W 7 6:2 1:0 R0 CHANSPC_E[1:0] Description Use setting from SmartRF Studio SWRC176 Not used 2 bit exponent of channel spacing Table 5-40. 0x14: MDMCFG0 - Modem Configuration Bit Field Name Reset R/W Description 8-bit mantissa of channel spacing. The channel spacing is multiplied by the channel number CHAN and added to the base frequency. It is unsigned and has the format: 7:0 CHANSPC_M[7:0] 248 (0xF8) R/W D CHANNEL = XOSC 218 x (256 + CHANSPC _ M) x 2CHANSPC _ E The default values give 199.951 kHz channel spacing (the closest setting to 200 kHz), assuming 26.0 MHz crystal frequency. Table 5-41. 0x15: DEVIATN - Modem Deviation Setting Bit Field Name Reset 7 6:4 R0 DEVIATION_E[2:0] 4 (100) 3 2:0 R/W R/W R0 DEVIATION_M[2:0] 7 (111) R/W Description Not used. Deviation exponent. Not used. 2-FSK/GFSK/4FSK Specifies the expected frequency deviation of incoming signal, must be approximately right for demodulation to be performed reliably and robustly. OOK This setting has no effect. Table 5-42. 0x16: MCSM2 - Main Radio Control State Machine Configuration Bit Field Name Reset 7:5 4 R/W R0 Not used 0 R/W Direct RX termination based on RSSI measurement (carrier sense). For OOK modulation, RX times out if there is no carrier sense in the first 8 symbol periods. 7 (0111) R/W Use setting from SmartRF Studio RX_TIME_RSSI 3:0 Description Table 5-43. 0x17: MCSM1 - Main Radio Control State Machine Configuration Bit Field Name Reset 7:6 R/W R0 5:4 3 (11) R/W Description Not used Use setting from SmartRF Studio SWRC176 Select what should happen when a packet has been received. 3:2 1:0 RXOFF_MODE[1:0] 0 (00) 0 (00) R/W R/W Setting Next state after finishing packet reception 0 (00) IDLE 1 (01) Reserved 2 (10) Reserved 3 (11) Stay in RX Use setting from SmartRF Studio SWRC176 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 59 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-44. 0x18: MCSM0 - Main Radio Control State Machine Configuration Bit Field Name Reset 7:6 R/W R0 Description Not used Automatically calibrate when going to or from RX mode 5:4 FS_AUTOCAL[1:0] 0 (00) R/W Setting When to perform automatic calibration 0 (00) Never (manually calibrate using SCAL strobe) 1 (01) When going from IDLE to RX 2 (10) When going from RX back to IDLE automatically 3 (11) Every 4th time when going from RX to IDLE automatically Programs the number of times the six-bit ripple counter must expire after the XOSC has settled before CHP_RDYn goes low. (1) If XOSC is on (stable) during power-down, PO_TIMEOUT shall be set so that the regulated digital supply voltage has time to stabilize before CHP_RDYn goes low (PO_TIMEOUT=2 recommended). Typical start-up time for the voltage regulator is 50 s. For robust operation it is recommended to use PO_TIMEOUT = 2 or 3 when XOSC is off during power-down. 3:2 PO_TIMEOUT 1 (01) R/W Setting Expire count Timeout after XOSC start 0 (00) 1 Approximately 2.3 - 2.4 s 1 (01) 16 Approximately 37 39 s 2 (10) 64 Approximately 149 - 155 s 3 (11) 256 Approximately 597 - 620 s Exact timeout depends on crystal frequency. 1 0 (1) XOSC_FORCE_ON 0 R/W Use setting from SmartRF Studio SWRC176 0 R/W Force the XOSC to stay on in the SLEEP state. Note that the XOSC_STABLE signal will be asserted at the same time as the CHIP_RDYn signal; that is, the PO_TIMEOUT delays both signals and does not insert a delay between the signals. Table 5-45. 0x19: FOCCFG - Frequency Offset Compensation Configuration Bit Field Name Reset 7:6 5 R/W R0 FOC_BS_CS_GATE 1 R/W Description Not used If set, the demodulator freezes the frequency offset compensation and clock recovery feedback loops until the CS signal goes high. The frequency compensation loop gain to be used before a sync word is detected. 4:3 FOC_PRE_K[1:0] 2 (10) R/W Setting Freq. compensation loop gain before sync word 0 (00) K 1 (01) 2K 2 (10) 3K 3 (11) 4K The frequency compensation loop gain to be used after a sync word is detected. 2 60 FOC_POST_K 1 R/W Setting Freq. compensation loop gain after sync word 0 Same as FOC_PRE_K 1 K/2 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-45. 0x19: FOCCFG - Frequency Offset Compensation Configuration (continued) Bit Field Name Reset R/W Description The saturation point for the frequency offset compensation algorithm: 1:0 FOC_LIMIT[1:0] 2 (10) R/W Setting Saturation point (max compensated offset) 0 (00) 0 (no frequency offset compensation) 1 (01) BWCHAN/8 2 (10) BWCHAN/4 3 (11) BWCHAN/2 Frequency offset compensation is not supported for OOK. Always use FOC_LIMIT=0 with this modulation format. Table 5-46. 0x1A: BSCFG - Bit Synchronization Configuration Bit Field Name Reset R/W Description The clock recovery feedback loop integral gain to be used before a sync word is detected (used to correct offsets in data rate): 7:6 BS_PRE_KI[1:0] 1 (01) R/W Setting Clock recovery loop integral gain before sync word 0 (00) KI 1 (01) 2KI 2 (10) 3KI 3 (11) 4KI The clock recovery feedback loop proportional gain to be used before a sync word is detected. 5:4 BS_PRE_KP[1:0] 2 (10) R/W Setting Clock recovery loop proportional gain before sync word 0 (00) KP 1 (01) 2KP 2 (10) 3KP 3 (11) 4KP The clock recovery feedback loop integral gain to be used after a sync word is detected. 3 BS_POST_KI 1 R/W Setting Clock recovery loop integral gain after sync word 0 Same as BS_PRE_KI 1 KI /2 The clock recovery feedback loop proportional gain to be used after a sync word is detected. 2 BS_POST_KP 1 R/W Setting Clock recovery loop proportional gain after sync word 0 Same as BS_PRE_KP 1 KP The saturation point for the data rate offset compensation algorithm: 1:0 BS_LIMIT[1:0] 0 (00) R/W Setting Data rate offset saturation (max data rate difference) 0 (00) 0 (No data rate offset compensation performed) 1 (01) 3.125 % data rate offset 2 (10) 6.25 % data rate offset 3 (11) 12.5 % data rate offset Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 61 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-47. 0x1B: AGCCTRL2 - AGC Control Bit Field Name Reset R/W Description Reduces the maximum allowable DVGA gain. 7:6 MAX_DVGA_GAIN[1:0] 0 (00) R/W Setting Allowable DVGA settings 0 (00) All gain settings can be used 1 (01) The highest gain setting cannot be used 2 (10) The 2 highest gain settings cannot be used 3 (11) The 3 highest gain settings cannot be used Sets the maximum allowable LNA + LNA 2 gain relative to the maximum possible gain. 5:3 MAX_LNA_GAIN[2:0] 0 (000) R/W Setting Maximum allowable LNA + LNA 2 gain 0 (000) Maximum possible LNA + LNA 2 gain 1 (001) Approximately 2.6 dB below maximum possible gain 2 (010) Approximately 6.1 dB below maximum possible gain 3 (011) Approximately 7.4 dB below maximum possible gain 4 (100) Approximately 9.2 dB below maximum possible gain 5 (101) Approximately 11.5 dB below maximum possible gain 6 (110) Approximately 14.6 dB below maximum possible gain 7 (111) Approximately 17.1 dB below maximum possible gain These bits set the target value for the averaged amplitude from the digital channel filter (1 LSB = 0 dB). 2:0 MAGN_TARGET[2:0] 3 (011) R/W Setting Target amplitude from channel filter 0 (000) 24 dB 1 (001) 27 dB 2 (010) 30 dB 3 (011) 33 dB 4 (100) 36 dB 5 (101) 38 dB 6 (110) 40 dB 7 (111) 42 dB Table 5-48. 0x1C: AGCCTRL1 - AGC Control Bit Field Name Reset 7 R/W R0 6 AGC_LNA_PRIORITY 1 R/W Description Not used Selects between two different strategies for LNA and LNA 2 gain adjustment. When 1, the LNA gain is decreased first. When 0, the LNA 2 gain is decreased to minimum before decreasing LNA gain. Sets the relative change threshold for asserting carrier sense 5:4 62 CARRIER_SENSE_REL_ THR[1:0] 0 (00) R/W Setting Carrier sense relative threshold 0 (00) Relative carrier sense threshold disabled 1 (01) 6 dB increase in RSSI value 2 (10) 10 dB increase in RSSI value 3 (11) 14 dB increase in RSSI value Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-48. 0x1C: AGCCTRL1 - AGC Control (continued) Bit Field Name Reset R/W Description Sets the absolute RSSI threshold for asserting carrier sense. The 2-complement signed threshold is programmed in steps of 1 dB and is relative to the MAGN_TARGET setting. 3:0 CARRIER_SENSE_ABS_ THR[3:0] 0 (0000) R/W Setting Carrier sense absolute threshold (Equal to channel filter amplitude when AGC has not decreased gain) -8 (1000) Absolute carrier sense threshold disabled -7 (1001) 7 dB below MAGN_TARGET setting ... ... -1 (1111) 1 dB below MAGN_TARGET setting 0 (0000) At MAGN_TARGET setting 1 (0001) 1 dB above MAGN_TARGET setting ... ... 7 (0111) 7 dB above MAGN_TARGET setting Table 5-49. 0x1D: AGCCTRL0 - AGC Control Bit Field Name Reset R/W Description Sets the level of hysteresis on the magnitude deviation (internal AGC signal that determine gain changes). 7:6 HYST_LEVEL[1:0] 2 (10) R/W Setting Description 0 (00) No hysteresis, small symmetric dead zone, high gain 1 (01) Low hysteresis, small asymmetric dead zone, medium gain 2 (10) Medium hysteresis, medium asymmetric dead zone, medium gain 3 (11) Large hysteresis, large asymmetric dead zone, low gain Sets the number of channel filter samples from a gain adjustment has been made until the AGC algorithm starts accumulating new samples. 5:4 WAIT_TIME[1:0] 1 (01) R/W Setting Channel filter samples 0 (00) 8 1 (01) 16 2 (10) 24 3 (11) 32 Control when the AGC gain should be frozen. 3:2 AGC_FREEZE[1:0] 0 (00) R/W Setting Function 0 (00) Normal operation. Always adjust gain when required. 1 (01) The gain setting is frozen when a sync word has been found. 2 (10) Manually freeze the analogue gain setting and continue to adjust the digital gain. 3 (11) Manually freezes both the analogue and the digital gain setting. Used for manually overriding the gain. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 63 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-49. 0x1D: AGCCTRL0 - AGC Control (continued) Bit Field Name Reset R/W Description 2-FSK and 4-FSK: Sets the averaging length for the amplitude from the channel filter. OOK: Sets the OOK decision boundary for OOK reception. 1:0 FILTER_LENGTH[1:0] 1(01) R/W Setting Channel filter samples OOK decision boundary 0 (00) 8 4 dB 1 (01) 16 8 dB 2 (10) 32 12 dB 3 (11) 64 16 dB Table 5-50. 0x20: RESERVED Bit Field Name 7:3 Reset R/W 31 (11111) R/W 0 (00) R/W 2 R0 1:0 Description Use setting from SmartRF Studio SWRC176 Not used Use setting from SmartRF Studio SWRC176 Table 5-51. 0x21: FREND1 - FrontEnd RX Configuration Bit Field Name Reset R/W Description 7:6 LNA_CURRENT[1:0] 1 (01) R/W Adjusts front-end LNA PTAT current output 5:4 LNA2MIX_CURRENT[1:0] 1 (01) R/W Adjusts front-end PTAT outputs 3:2 LODIV_BUF_CURRENT_ RX[1:0] 1 (01) R/W Adjusts current in RX LO buffer (LO input to mixer) 1:0 MIX_CURRENT[1:0] 2 (10) R/W Adjusts current in mixer Table 5-52. 0x23: FSCAL3 - Frequency Synthesizer Calibration Bit Field Name Reset R/W Description 7:6 FSCAL3[7:6] 2 (10) R/W Frequency synthesizer calibration configuration. The value to write in this field before calibration is given by the SmartRF Studio software SWRC176. 5:4 CHP_CURR_CAL_EN[1: 0] 2 (10) R/W Disable charge pump calibration stage when 0. R/W Frequency synthesizer calibration result register. Digital bit vector defining the charge pump output current, on an exponential scale: I_OUT = I0x2FSCAL3[3:0]/4 See Section 5.20.2 for more details. 3:0 FSCAL3[3:0] 9 (1001) Table 5-53. 0x24: FSCAL2 - Frequency Synthesizer Calibration Bit Field Name Reset R/W 7:6 5 R0 VCO_CORE_H_EN 4:0 FSCAL2[4:0] Description Not used 0 R/W Choose high (1) / low (0) VCO 10 (01010) R/W Frequency synthesizer calibration result register. VCO current calibration result and override value. See Section 5.20.2 for more details. Table 5-54. 0x25: FSCAL1 - Frequency Synthesizer Calibration Bit Field Name Reset R/W 7:6 5:0 64 R0 FSCAL1[5:0] 32 (0x20) R/W Description Not used Frequency synthesizer calibration result register. Capacitor array setting for VCO coarse tuning. See Section 5.20.2 for more details. Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-55. 0x26: FSCAL0 - Frequency Synthesizer Calibration Bit Field Name Reset 7 6:0 R/W R0 FSCAL0[6:0] 13 (0x0D) R/W Description Not used Frequency synthesizer calibration control. The value to use in this register is given by the SmartRF Studio software SWRC176 5.21.2 Configuration Register Details - Registers that Loose Programming in SLEEP State Table 5-56. 0x29: RESERVED Bit Field Name 7:0 Reset R/W 89 (0x59) R/W Description Use setting from SmartRF Studio SWRC176 Table 5-57. 0x2A: RESERVED Bit Field Name 7:0 Reset R/W 127 (0x7F) R/W Description Use setting from SmartRF Studio SWRC176 Table 5-58. 0x2B: RESERVED Bit Field Name 7:0 Reset R/W 63 (0x3F) R/W Description Use setting from SmartRF Studio SWRC176 Table 5-59. 0x2C: TEST2 - Various Test Settings Bit 7:0 Field Name TEST2[7:0] Reset 136 (0x88) R/W Description R/W Use setting from SmartRF Studio SWRC176 This register will be forced to 0x88 or 0x81 when it wakes up from SLEEP mode, depending on the configuration of FIFOTHR.ADC_RETENTION. The value read from this register when waking up from SLEEP always is the reset value (0x88) regardless of the ADC_RETENTION setting. The inverting of some of the bits due to the ADC_RETENTION setting is only seen INTERNALLY in the analog part. Table 5-60. 0x2D: TEST1 - Various Test Settings Bit 7:0 Field Name TEST1[7:0] Reset 49 (0x31) R/W R/W Description Use setting from SmartRF Studio SWRC176 This register will be forced to 0x31 or 0x35 when it wakes up from SLEEP mode, depending on the configuration of FIFOTHR.ADC_RETENTION. The value read from this register when waking up from SLEEP always is the reset value (0x31) regardless of the ADC_RETENTION setting. The inverting of some of the bits due to the ADC_RETENTION setting is only seen INTERNALLY in the analog part. Table 5-61. 0x2E: TEST0 - Various Test Settings Bit 7:2 Field Name TEST0[7:2] Reset R/W 2 (000010) R/W Use setting from SmartRF Studio SWRC176 Description 1 VCO_SEL_CAL_EN 1 R/W Enable VCO selection calibration stage when 1 0 TEST0[0] 1 R/W Use setting from SmartRF Studio SWRC176 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 65 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 5.21.3 Status Register Details Table 5-62. 0x30 (0xF0): PARTNUM - Chip ID Bit 7:0 Field Name PARTNUM[7:0] Reset R/W 0 (0x00) R Description Chip part number Table 5-63. 0x31 (0xF1): VERSION - Chip ID Bit 7:0 Field Name VERSION[7:0] Reset R/W 24 (0x18) R Description Chip version number. Subject to change without notice. Table 5-64. 0x32 (0xF2): FREQEST - Frequency Offset Estimate from Demodulator Bit 7:0 Field Name Reset FREQOFF_EST R/W Description R The estimated frequency offset (2s complement) of the carrier. Resolution is FXTAL/214 (1.59 - 1.65 kHz); range is 202 kHz to 210 kHz, depending on XTAL frequency. Frequency offset compensation is only supported for 2-FSK, GFSK, and 4- FSK modulation. This register will read 0 when using OOK modulation. Table 5-65. 0x33 (0xF3): CRC_REG - CRC OK Bit 7 Field Name Reset CRC OK 6:0 R/W Description R The last CRC comparison matched. Cleared when entering/restarting RX mode. R Reserved Table 5-66. 0x34 (0xF4): RSSI - Received Signal Strength Indication Bit 7:0 66 Field Name RSSI Reset R/W R Description Received signal strength indicator Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 5-67. 0x35 (0xF5): MARCSTATE - Main Radio Control State Machine State Bit Field Name Reset 7:5 R/W R0 Description Not used Main Radio Control FSM State 4:0 MARC_STATE[4:0] R Value State name State (see Figure 5-11) 0 (0x00) SLEEP SLEEP 1 (0x01) IDLE IDLE 2 (0x02) XOFF XOFF 3 (0x03) VCOON_MC MANCAL 4 (0x04) REGON_MC MANCAL 5 (0x05) MANCAL MANCAL 6 (0x06) VCOON FS_WAKEUP 7 (0x07) REGON FS_WAKEUP 8 (0x08) STARTCAL CALIBRATE 9 (0x09) BWBOOST SETTLING 10 (0x0A) FS_LOCK SETTLING 11 (0x0B) IFADCON SETTLING 12 (0x0C) ENDCAL CALIBRATE 13 (0x0D) RX RX 14 (0x0E) RX_END RX 15 (0x0F) RX_RST RX 16 (0x10) Reserved 17 (0x11) RXFIFO_OVERFL OW 18 (0x12) Reserved RXFIFO_OVERFLOW ... 22 (0x16) Note: it is not possible to read back the SLEEP or XOFF state numbers because setting CSn low will make the chip enter the IDLE mode from the SLEEP or XOFF states. Table 5-68. 0x38 (0xF8): PKTSTATUS - Current GDOx Status and Packet Status Bit Field Name Reset R/W Description 7 CRC_OK R The last CRC comparison matched. Cleared when entering/restarting RX mode. 6 CS R Carrier sense. Cleared when entering IDLE mode. 5 R Reserved 4 R Reserved R Start of Frame Delimiter. This bit is asserted when sync word has been received and deasserted at the end of the packet. It will also de-assert when a packet is discarded due to address or maximum length filtering or the radio enters RXFIFO_OVERFLOW state. R Current GDO2 value. Note: the reading gives the non-inverted value irrespective of what IOCFG2.GDO2_INV is programmed to. It is not recommended to check for PLL lock by reading PKTSTATUS[2] with GDO2_CFG=0x0A. R0 Not used R Current GDO0 value. Note: the reading gives the non-inverted value irrespective of what IOCFG0.GDO0_INV is programmed to. It is not recommended to check for PLL lock by reading PKTSTATUS[0] with GDO0_CFG=0x0A. 3 2 SFD GDO2 1 0 GDO0 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 67 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Table 5-69. 0x3B (0xFB): RXBYTES - Overflow and Number of Bytes Bit 7 6:0 68 Field Name Reset R/W RXFIFO_OVERFLOW R NUM_RXBYTES R Description Number of bytes in RX FIFO Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 5.22 Development Kit Ordering Information Orderable Evaluation Module Description CC11xLDK-868-915 CC11xL Development Kit, 868/915 MHz Minimum Order Quantity 1 CC11xLEMK-433 CC11xL Evaluation Module Kit, 433 MHz 1 Detailed Description Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 69 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 6 Applications, Implementation, and Layout Figure 5-1 shows the low cost CC113LEM application circuit (see SWRR083 and SWRR084) (see Table 6-1 for component values). The designs in SWRR046 and SWRR045 were used for CC113L characterization. The application circuits are shown in Figure 6-2 and Figure 6-3 (see Table 6-1 for component values). 6.1 Bias Resistor The 56-k bias resistor R171 is used to set an accurate bias current. 6.2 Balun and RF Matching The balun component values and their placement are important to keep the performance optimized. Gerber files and schematics for the reference designs are available for download from the TI website. 6.2.1 Balun and RF Matching (Low-Cost Application Circuit) The components between the RF_N/RF_P pins and the point where the two signals are joined together (C131, C122, L122, and L132, see Figure 6-1) form a balun that converts singleended RF signal at the antenna to a differential RF signal on CC113L. C124 is needed for DC blocking. The balun components also matches the CC113L input impedance to a 50- source. C126 provides DC blocking and is only needed if there is a DC path in the antenna. 1.8 V - 3.6 V Power Supply R171 SO (GDO1) GDO2 (optional) 2 SO (GDO1) 3 GDO2 GND 16 RBIAS 17 GND 19 1 SCLK Antenna (50 W) AVDD 15 AVDD 14 CC113L C131 L132 C126 RF_N 13 DIE ATTACH PAD: 4 DVDD 9 AVDD 10 XOSC_Q2 6 GDO0 C51 8 XOSC_Q1 RF_P 12 5 DCOUPL 7 CSn Digital Inteface SCLK DGUARD 18 SI 20 SI AVDD 11 C122 L122 C124 GDO0 (optional) CSn XTAL C81 C101 Figure 6-1. Low Cost Application Circuit and Evaluation Circuit 315, 433, 868, or 915 MHz (Excluding Supply Decoupling Capacitors) 70 Applications, Implementation, and Layout Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 Table 6-1. External Components (Low-Cost Application Circuit 6.2.2 Component Value at 315 MHz Value at 433 MHz Value at 868/915 MHz C124 220 pF 220 pF 100 pF C122 6.8 pF 3.9 pF 2.2 pF C126 220 pF 220 pF 100 pF C131 6.8 pF 3.9 pF 2.2 pF L122 33 nH 27 nH 12 nH L132 33 nH 27 nH 12 nH Balun and RF Matching (Characterization Circuit) The components between the RF_N/RF_P pins and the point where the two signals are joined together (C131, C122, L122, and L132 in Figure 6-2 and L121, L131, C121, L122, C131, C122, and L132 in Figure 6-3) form a balun that converts single-ended RF signal at the antenna to a differential RF signal on CC113L. C124 is needed for DC blocking. The balun components also matches the CC113L input impedance to a 50- source. C126 provides DC blocking and is only needed if there is a DC path in the antenna. Note that the 315/433 MHz design SWRR046 uses Murata LQG15 multi-layer inductors while the 868/915 MHz design SWRR045 uses Murata LQW15 wire-wound inductors. L123, L124, and C123 (plus C125 in Figure 6-2) form an LC low-pass filter. This filter is not required for an RX-only design and can be omitted. 1.8 V - 3.6 V Power Supply R 171 SO (GDO1) GDO2 (optional) 2 SO (GDO1) 3 GDO2 GND 16 RBIAS 17 GND 19 1 SCLK AVDD 14 C131 L132 C126 RF_N 13 DIE ATTACH PAD: RF_P 12 9 AVDD 10 XOSC_Q2 7 CSn 5 DCOUPL 8 XOSC_Q1 4 DVDD C51 Antenna (50 W) AVDD 15 CC113L 6 GDO0 Digital Inteface SCLK DGUARD 18 SI 20 SI AVDD 11 C122 L122 L123 L124 C123 C125 C124 GDO0 (optional) CSn XTAL C81 C101 Figure 6-2. Characterization Circuit 315 and 433 MHz (Excluding Supply Decoupling Capacitors) Applications, Implementation, and Layout Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 71 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com 1.8 V - 3.6 V Power Supply R171 2 SO (GDO1) GND 16 RBIAS 17 GND 19 1 SCLK AVDD 15 RF_N 13 4 DVDD DIE ATTACH PAD: RF_P 12 9 AVDD 7 CSn 10 XOSC_Q2 CC113L C51 L131 L132 C126 3 GDO2 5 DCOUPL Antenna (50 W) C131 AVDD 14 8 XOSC_Q1 SO (GDO1) GDO2 (optional) 6 GDO0 Digital Interface SCLK DGUARD 18 SI 20 SI AVDD 11 L123 L124 C121 C122 L121 C123 L122 GDO0 (optional) CSn C124 XTAL C81 C101 Figure 6-3. Characterization Circuit 868 and 915 MHz (Excluding Supply Decoupling Capacitors) Table 6-2. External Components Component Value at 315 MHz Value at 433 MHz C121 1 pF C122 6.8 pF 3.9 pF C123 12 pF 8.2 pF 3.3 pF C124 220 pF 220 pF 100 pF 1.5 pF C125 6.8 pF 5.6 pF C126 220 pF 220 pF 100 pF C131 6.8 pF 3.9 pF 1.5 pF L121 12 nH L122 33 nH 27 nH 18 nH L123 18 nH 22 nH 12 nH L124 33 nH 27 nH 12 nH 33 nH 27 nH L131 L132 72 Value at 868/915 MHz 12 nH Applications, Implementation, and Layout 18 nH Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 6.3 SWRS108B - MAY 2011 - REVISED JUNE 2014 Crystal A crystal in the frequency range 26 - 27 MHz must be connected between the XOSC_Q1 and XOSC_Q2 pins. The oscillator is designed for parallel mode operation of the crystal. In addition, loading capacitors (C81 and C101) for the crystal are required. The loading capacitor values depend on the total load capacitance, CL, specified for the crystal. The total load capacitance seen between the crystal terminals should equal CL for the crystal to oscillate at the specified frequency. 1 + Cparasitic CL = 1 1 + C81 C101 (9) The parasitic capacitance is constituted by pin input capacitance and PCB stray capacitance. Total parasitic capacitance is typically 2.5 pF. The crystal oscillator is amplitude regulated. This means that a high current is used to start up the oscillations. When the amplitude builds up, the current is reduced to what is necessary to maintain approximately 0.4 Vpp signal swing. This ensures a fast start-up, and keeps the drive level to a minimum. The ESR of the crystal should be within the specification in order to ensure a reliable start-up (see Section 4.7). The initial tolerance, temperature drift, aging and load pulling should be carefully specified in order to meet the required frequency accuracy in a certain application. Avoid routing digital signals with sharp edges close to XOSC_Q1 PCB track or underneath the crystal Q1 pad as this may shift the crystal dc operating point and result in duty cycle variation. 6.4 Reference Signal The chip can alternatively be operated with a reference signal from 26 to 27 MHz instead of a crystal. This input clock can either be a full-swing digital signal (0 V to VDD) or a sine wave of maximum 1 V peakpeak amplitude. The reference signal must be connected to the XOSC_Q1 input. The sine wave must be connected to XOSC_Q1 using a serial capacitor. When using a full-swing digital signal, this capacitor can be omitted. The XOSC_Q2 line must be left un-connected. C81 and C101 can be omitted when using a reference signal. 6.5 Power Supply Decoupling The power supply must be properly decoupled close to the supply pins. Note that decoupling capacitors are not shown in the application circuit. The placement and the size of the decoupling capacitors are very important to achieve the optimum performance. The CC113LEM reference designs SWRR081 and SWRR082 should be followed closely. 6.6 PCB Layout Recommendations The top layer should be used for signal routing, and the open areas should be filled with metallization connected to ground using several vias. The area under the chip is used for grounding and shall be connected to the bottom ground plane with several vias for good thermal performance and sufficiently low inductance to ground. In the CC113LEM reference designs, SWRR081 and SWRR082, 5 vias are placed inside the exposed die attached pad. These vias should be "tented" (covered with solder mask) on the component side of the PCB to avoid migration of solder through the vias during the solder reflow process. The solder paste coverage should not be 100%. If it is, out gassing may occur during the reflow process, which may cause defects (splattering, solder balling). Using "tented" vias reduces the solder paste coverage below 100%. See Figure 6-4 for top solder resist and top paste masks. Applications, Implementation, and Layout Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 73 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 www.ti.com Each decoupling capacitor should be placed as close as possible to the supply pin it is supposed to decouple. Each decoupling capacitor should be connected to the power line (or power plane) by separate vias. The best routing is from the power line (or power plane) to the decoupling capacitor and then to the CC113L supply pin. Supply power filtering is very important. Each decoupling capacitor ground pad should be connected to the ground plane by separate vias. Direct connections between neighboring power pins will increase noise coupling and should be avoided unless absolutely necessary. Routing in the ground plane underneath the chip or the balun/RF matching circuit, or between the chip's ground vias and the decoupling capacitor's ground vias should be avoided. This improves the grounding and ensures the shortest possible current return path. Avoid routing digital signals with sharp edges close to XOSC_Q1 PCB track or underneath the crystal Q1 pad as this may shift the crystal dc operating point and result in duty cycle variation. The external components should ideally be as small as possible (0402 is recommended) and surface mount devices are highly recommended. Components with different sizes than those specified may have differing characteristics. Precaution should be used when placing the microcontroller in order to avoid noise interfering with the RF circuitry. A CC11xL Development Kit with a fully assembled CC113L Evaluation Module is available. It is strongly advised that this reference layout is followed very closely in order to get the best performance. The schematic, BOM and layout Gerber files are all available from the TI website (SWRR081 and SWRR082). Figure 6-4. Left: Top Solder Resist Mask (Negative) - Right: Top Paste Mask. Circles are Vias 74 Applications, Implementation, and Layout Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 7 Device and Documentation Support 7.1 7.1.1 Device Support Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, CC113L). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS). Device development evolutionary flow: X Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. P Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. null Production version of the silicon die that is fully qualified. Support tool development evolutionary flow: TMDX Development-support product that has not yet completed Texas Instruments internal qualification testing. TMDS Fully-qualified development-support product. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, RGP) and the temperature range (for example, blank is the default commercial temperature range). For orderable part numbers of CC113L devices in the QFN package types, see the Package Option Addendum of this document, the TI website (www.ti.com), or contact your TI sales representative. Device and Documentation Support Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 75 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 7.2 7.2.1 www.ti.com Documentation Support Related Documentation from Texas Instruments The following documents describe the CC113L receiver. Copies of these documents are available on the Internet at www.ti.com. 7.2.2 SWRR046 Characterization Design 315 - 433 MHz (Identical to the CC1101EM 315 - 433 MHz Reference Design) SWRR045 Characterization Design 868 - 915 MHz (Identical to the CC1101EM 868 - 915 MHz Reference Design) SWRZ038 CC113L Errata Notes SWRC176 SmartRF Studio SWRA147 DN010 Close-in Reception with CC1101 SWRA159 DN015 Permanent Frequency Offset Compensation SWRA114 DN505 RSSI Interpretation and Timing SWRA215 DN022 CC11xx OOK/ASK register settings SWRA122 DN005 CC11xx Sensitivity versus Frequency Offset and Crystal Accuracy SWRR083 CC113LEM 433 MHz Reference Design SWRR084 CC113LEM 868 - 915 MHz Reference Design Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices. 7.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. 76 Device and Documentation Support Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com 7.4 SWRS108B - MAY 2011 - REVISED JUNE 2014 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. 7.5 Export Control Notice Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from Disclosing party under this Agreement, or any direct product of such technology, to any destination to which such export or reexport is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws. 7.6 Glossary SLYZ022 -- TI Glossary. This glossary lists and explains terms, acronyms and definitions. 7.7 Additional Acronyms Additional acronyms used in this data sheet are described below. 2-FSK Binary Frequency Shift Keying 4-FSK Quaternary Frequency Shift Keying ADC Analog to Digital Converter AFC Automatic Frequency Compensation AGC Automatic Gain Control AMR Automatic Meter Reading BER Bit Error Rate BT Bandwidth-Time product CFR Code of Federal Regulations CRC Cyclic Redundancy Check CS Carrier Sense DC Direct Current DVGA Digital Variable Gain Amplifier ESR Equivalent Series Resistance FCC Federal Communications Commission FIFO First-In-First-Out FS Frequency Synthesizer GFSK Gaussian shaped Frequency Shift Keying IF Intermediate Frequency I/Q In-Phase/Quadrature ISM Industrial, Scientific, Medical LC Inductor-Capacitor Device and Documentation Support Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L 77 CC113L SWRS108B - MAY 2011 - REVISED JUNE 2014 78 www.ti.com LNA Low Noise Amplifier LO Local Oscillator LSB Least Significant Bit MCU Microcontroller Unit MSB Most Significant Bit N/A Not Applicable NRZ Non Return to Zero (Coding) OOK On-Off Keying PA Power Amplifier PCB Printed Circuit Board PD Power Down PER Packet Error Rate PLL Phase Locked Loop POR Power-On Reset PTAT Proportional To Absolute Temperature QLP Quad Leadless Package QPSK Quadrature Phase Shift Keying RC Resistor-Capacitor RF Radio Frequency RSSI Received Signal Strength Indicator RX Receive, Receive Mode SMD Surface Mount Device SPI Serial Peripheral Interface SRD Short Range Devices VCO Voltage Controlled Oscillator XOSC Crystal Oscillator XTAL Crystal Device and Documentation Support Copyright (c) 2011-2014, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Links: CC113L CC113L www.ti.com SWRS108B - MAY 2011 - REVISED JUNE 2014 8 Mechanical Packaging and Orderable Information 8.1 Packaging Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright (c) 2011-2014, Texas Instruments Incorporated Mechanical Packaging and Orderable Information Submit Documentation Feedback Product Folder Links: CC113L 79 PACKAGE OPTION ADDENDUM www.ti.com 9-Mar-2018 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (C) Device Marking (4/5) CC113LRGPR ACTIVE QFN RGP 20 3000 Green (RoHS & no Sb/Br) CU NIPDAU | CU NIPDAUAG Level-3-260C-168 HR -40 to 85 CC113L CC113LRGPT ACTIVE QFN RGP 20 250 Green (RoHS & no Sb/Br) CU NIPDAU | CU NIPDAUAG Level-3-260C-168 HR -40 to 85 CC113L (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 9-Mar-2018 Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 21-Nov-2016 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant CC113LRGPR QFN RGP 20 3000 330.0 12.4 4.3 4.3 1.5 8.0 12.0 Q2 CC113LRGPT QFN RGP 20 250 180.0 12.4 4.3 4.3 1.5 8.0 12.0 Q2 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 21-Nov-2016 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) CC113LRGPR QFN RGP 20 3000 336.6 336.6 28.6 CC113LRGPT QFN RGP 20 250 210.0 185.0 35.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2018, Texas Instruments Incorporated Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Texas Instruments: CC113LRTKT CC113LRTKR CC113LRGPR CC113LRGPT