W83194R-81 Table of Content1. GENERAL DESCRINPTION....................................................................................................... 1 2. PRODUCT FEATURES .............................................................................................................. 1 3. BLOCK DIAGRAM ...................................................................................................................... 2 4. PIN CONFIGURATION ............................................................................................................... 2 5. PIN DESCRIPTION..................................................................................................................... 3 5.1 Crystal I/O ....................................................................................................................... 3 5.2 CPU, SDRAM, PCI Clock Outputs ................................................................................ 3 5.3 I2C Control Interface....................................................................................................... 4 5.4 Fixed Frequency Outputs ............................................................................................... 4 5.5 Power Pins...................................................................................................................... 5 6. FREQUENCY SELECTION BY HARDWARE ............................................................................ 5 7. CPU 3.3#_2.5 BUFFER SELECTION......................................................................................... 6 8. FUNTION DESCRIPTION .......................................................................................................... 6 9. 8.1 POWER MANAGEMENT FUNCTIONS ......................................................................... 6 8.2 2-WIRE I2C CONTROL INTERFACE ............................................................................ 7 8.3 SERIAL CONTROL REGISTERS .................................................................................. 7 8.3.1 Register 0: CPU Frequency Select Register....................................................................8 8.3.2 Register 1 : CPU Clock Register (1 = Active, 0 = Inactive) ...............................................9 8.3.3 Register 2: PCI Clock Register (1 = Active, 0 = Inactive) .................................................9 8.3.4 Register 3: SDRAM Clock Register (1 = Active, 0 = Inactive)...........................................9 8.3.5 Register 4: Additional SDRAM Clock Register (1 = Active, 0 = Inactive) ........................10 8.3.6 Register 5: Peripheral Control (1 = Active, 0 = Inactive) .................................................10 8.3.7 Register 6: Winbond Chip ID Register (Read Only)......................................................10 SPECIFICATIONS .................................................................................................................... 11 9.1 ABSOLUTE MAXIMUM RATINGS ............................................................................... 11 9.2 AC CHARACTERISTICS.............................................................................................. 11 9.3 DC CHARACTERISTICS.............................................................................................. 12 9.4 BUFFER CHARACTERISTICS .................................................................................... 13 9.4.1 TYPE 1 BUFFER FOR CPU (0:2) .................................................................................13 9.4.2 TYPE 2 BUFFER FOR IOAPIC .....................................................................................13 9.4.3 TYPE 3 BUFFER FOR REF(0:2), 24MHZ, 48MHZ .......................................................14 9.4.4 TYPE 4 BUFFER FOR SDRAM(0:12) ...........................................................................14 9.4.5 TYPE 5 BUFFER FOR PCICLK(0:4, F).........................................................................14 i Publication Release Date: May 17, 2005 Revision A1 W83194R-81 10. POWER MANAGEMENT TIMING ............................................................................................ 15 10.1 CPU_STOP# Timing Diagram ...................................................................................... 15 10.2 PCI_STOP# Timing Diagram........................................................................................ 15 11. ORDERING INFORMATION .................................................................................................... 16 12. HOW TO READ THE TOP MARKING...................................................................................... 16 13. PACKAGE DRAWING AND DIMENSIONS.............................................................................. 17 14. REVISION HISTORY ................................................................................................................ 18 - ii - W83194R-81 1. GENERAL DESCRINPTION The W83194R-81 is a Clock Synthesizer for SiS chipset. W83194R-81 provides all clocks required for high-speed RISC or CISC microprocessor such as AMD,Cyrix,Intel Pentium and also provides 16 different frequencies of CPU clocks frequency setting. All clocks are externally selectable with smooth transitions. The W83194R-81 makes SDRAM in synchronous or asynchronous frequency with CPU clocks. The W83194R-81 provides I2C serial bus interface to program the registers to enable or disable each clock outputs and W83194R-81 provides the 0.25%, 0.5% center type spread spectrum to reduce EMI. The W83194R-81 accepts a 14.318 MHz reference crystal as its input and runs on a 3.3V supply. High drive PCI and SDRAM CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads. CPU CLOCK outputs typically provide better than 1 V /ns slew rate into 20 pF loads as maintaining 50 5% duty cycle. The fixed frequency outputs as REF, 24MHz, and 48 MHz provide better than 0.5V /ns slew rate. 2. * * * * * * * * * * * * * * * PRODUCT FEATURES Supports Pentium, Pentium Pro, AMD and Cyrix CPUs with I2C. 3 CPU clocks 13 SDRAM clocks for 3 DIMMs 6 PCI synchronous clocks. Optional single or mixed supply: (Vdd = Vddq4=Vddq3 = Vddq2b = 3.3V, Vddq2=2.5V) or (Vdd = Vddq4=Vddq3 = 3.3V, Vddq2=Vdq2b = 2.5V) Skew form CPU to PCI clock -1 to 4 ns, center 2.6 ns SDRAM frequency synchronous or asynchronous to CPU clocks Smooth frequency switch with selections from 66 to 133mhz(including 90MHz) I2C 2-Wire serial interface and I2C read back 0.25%, 0.5% center type spread spectrum to reduce EMI Programmable registers to enable/stop each output and select modes (mode as Tri-state or Normal ) MODE pin for power Management 48 MHz for USB 24 MHz for super I/O 48-pin SSOP package -1- Publication Release Date: May 17, 2005 Revision A1 W83194R-81 3. BLOCK DIAGRAM 48MHz PLL2 SEL24_14# Xin Xout /2 SIO XTAL OSC REF(0:2) 3 IOAPIC PLL1 STOP Spread Spectrum *FS(0:2) 3 *MODE CPU3.3_2.5# *SD_SEL# LATCH 13 5 POR SDRAM_STOP# CPU_STOP# PCI_STOP# PD# *SDAT A*SCLK 4. CPUCLK(0:2) 3 CPU_STOP# PCI clock STOP Divder 5 SDRAM(0:12) PCICLK(0:4) PCICLK_F Contro l Logic PCI_STOP# Config . Reg. PIN CONFIGURATION Vdd REF0/ *MODE Vss Xin Xout Vddq4 PCICLK_F/ *FS1 PCICLK0/ *FS2 Vss PCICLK1 PCICLK2 PCICLK3 PCICLK4 Vddq4 SDRAM12 Vss *CPU_STOP#/SDRAM11 *PCI_STOP#/SDRAM10 Vddq3 *SDRAM_STOP#/SDRAM 9 *PD#/SDRAM 8 Vss *SDATA *SDCLK 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 -2- Vddq2 IOAPIC REF1/ *SD_SEL# Vss REF2/CPU3.3_2.5# CPUCLK0 Vddq2b CPUCLK1 CPUCLK 2 Vss SDRAM 0 SDRAM 1 Vddq3 SDRAM 2 SDRAM 3 Vss SDRAM 4 SDRAM 5 Vddq3 SDRAM 6 SDRAM 7 Vss 48MHz/*FS0 SIO/*SEL24_14# W83194R-81 5. PIN DESCRIPTION IN - Input OUT - Output I/O - Bi-directional Pin # - Active Low * - Internal 250k pull-up 5.1 5.2 Crystal I/O SYMBOL PIN I/O Xin 4 IN Xout 5 OUT FUNCTION Crystal input with internal loading capacitors and feedback resistors. Crystal output at 14.318MHz nominally. CPU, SDRAM, PCI Clock Outputs SYMBOL PIN I/O CPUCLK [ 0:2 ] 40,41,43 OUT SDRAM11/ *CPU_STOP# 17 I/O SDRAM10/ *PCI_STOP# 18 I/O SDRAM9/ *SDRAM_STOP# 20 I/O SDRAM8/ *PD# 21 I/O SDRAM[0:7], SDRAM12 28,29,31,32,3 4, 35,37,38,15 O SDRAM clock outputs which have the same frequency as CPU clocks. I/O Latched input for FS1 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. Free running PCI clock during normal operation. PCICLK_F/ *FS1 7 FUNCTION Low skew (< 250ps) clock outputs for host frequencies such as CPU, Chipset and Cache. Vddq2b is the supply voltage for these outputs. If MODE =1 (default), then this pin is a SDRAM clock buffered output of the crystal. If MODE = 0 , then this pin is CPU_STOP# input used in power management mode for synchronously stopping the all CPU clocks. If MODE = 1 (default), then this pin is a SDRAM clock output. If MODE = 0 , then this pin is PCI_STOP # and used in power management mode for synchronously stopping the all PCI clocks. If MODE = 1 (default), then this pin is a SDRAM clock output. If MODE = 0 , then this pin is SDRAM_STOP # and used in power management mode for stopping the all SDRAM clocks. If MODE = 1 (default), then this pin is a SDRAM clock output. If MODE = 0 , then this pin is PD # and used to power down the device into a power down state. -3- Publication Release Date: May 17, 2005 Revision A1 W83194R-81 5.2 CPU, SDRAM, PCI Clock Outputs, continued SYMBOL PCICLK 0 / *FS2 PIN 8 I/O FUNCTION I/O Latched input for FS2 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. PCI clock during normal operation. PCICLK [ 1:4 ] 5.3 OUT Low skew (< 250ps) PCI clock outputs. I2C Control Interface SYMBOL 5.4 10,11,12,13 PIN I/O FUNCTION 2 *SDATA 23 I/O Serial data of I C 2-wire control interface *SDCLK 24 IN Serial clock of I2C 2-wire control interface Fixed Frequency Outputs SYMBOL PIN I/O IOAPIC 47 O REF0 / *MODE 2 I/O REF1 /*SD_SEL# 46 I/O REF2 / CPU3.3#_2.5 SIO / *SEL24_14# 48MHz / *FS0 44 I/O 25 I/O 26 I/O FUNCTION 2.5V fixed 14.318MHz 3.3V, 14.318MHz reference clock output. Internal 250k pull-up. Function select pin. 3.3V, 14.318MHz reference clock output Internal 250k pull-up. Latched input at Power On selects the frequencies for clock outputs. Internal 250k pull-up. Latched input for CPU3.3#_2.5 at initial power up. Reference clock during normal operation. Latched high - Vddq2b = 2.5V Latched low - Vddq2b = 3.3V *SEL24_14# controls the frequency of SIO. If logic 0 at power on, SIO=14.318. If logic 1, SIO=24MHz for super I/O. Internal 250k pull-up. Latched input for FS0 at initial power up for H/W selecting the output frequency of CPU, SDRAM and PCI clocks. 48MHz output for USB during normal operation. -4- W83194R-81 5.5 Power Pins SYMBOL PIN FUNCTION Vdd 1 Power supply for REF0 crystal and core logic. Vddq2 48 Power supply for REF1,IOAPIC output, 2.5V. Vddq2b 42 Power supply for REF2, CPUCLK[0:2], either 2.5V or 3.3V. Vddq3 19, 30, 36 Vddq4 6,14 Vss 3,9,16,22,27, 33,39,45 Power supply for SDRAM and 48/24MHz outputs. Power supply for PCICLK outputs. Circuit Ground. 6. FREQUENCY SELECTION BY HARDWARE REF (MHZ) SD_SEL FS2 FS1 FS0 CPU (MHZ) SDRAM (MHZ) PCI (MHZ) 0 0 0 0 66.70 100.05 33.35 14.318 0 0 0 1 90 90 30 14.318 0 0 1 0 95.25 63.4 31.7 14.318 0 0 1 1 100.2 66.8 33.4 14.318 0 1 0 0 100 75 30 14.318 0 1 0 1 112 74.7 37.3 14.318 0 1 1 0 124 82.7 31 14.318 0 1 1 1 133.3 88.9 33.3 14.318 1 0 0 0 66.8 66.8 33.4 14.318 1 0 0 1 75 75 30 14.318 1 0 1 0 83.3 83.3 33.32 14.318 1 0 1 1 95.25 95.25 31.7 14.318 1 1 0 0 100.2 100.2 33.4 14.318 1 1 0 1 112 112 37.3 14.318 1 1 1 0 124 124 31 14.318 1 1 1 1 133.3 133.3 33.3 14.318 -5- IOAPIC Publication Release Date: May 17, 2005 Revision A1 W83194R-81 7. CPU 3.3#_2.5 BUFFER SELECTION CPU 3.3#_2.5 ( PIN 44 ) INPUT LEVEL CPU OPERATE AT 1 VDD = 2.5V 0 VDD = 3.3V 8. FUNTION DESCRIPTION 8.1 POWER MANAGEMENT FUNCTIONS All clocks can be individually enabled or disabled via the 2-wire control interface. On power up, external circuitry should allow 3 ms for the VCO to stabilize prior to enabling clock outputs to assure correct pulse widths. When MODE=0, pins 17, 18, 20 and 21 are inputs (PCI_STOP#), (CPU_STOP#), (SDRAM_STOP#), (PD#). when MODE=1, these functions are not available. A particular clock could be enabled as both the 2-wire serial control interface and one of these pins indicate that it should be enabled. The W83194R-81 may be disabled in the low state according to the following table in order to reduce power consumption. All clocks are stopped in the low state, but maintain a valid high period on transitions from running to stop. The CPU and PCI clocks transform between running and stop by waiting for one positive edge on PCICLK_F followed by negative edge on the clock of interest, after which high levels of the output are either enabled or disabled. Mode pin-power management input MODE(PIN2) PIN17 PIN18 PIN20 PIN21 0 (Input) CPU_STOP# PCI_STOP# SDRAM_STOP# PD# 1 (Output) SDRAM11 SDRAM10 SDRAM9 SDRAM8 PD# CPU_STOP# PCI_STOP# SDRAM _STOP# PCI [0:4] SDRAM [0:12] CPU[1:2] XTAL & VCOS 0 X X X Low Low Low Low 1 X X X Running Running Running Running 1 1 1 1 Running Running Running Running 1 1 1 0 Running Running Running Running 1 1 0 1 Low Running Running Running 1 1 0 0 Low Low Running Running 1 0 1 1 Running Running Low Running 1 0 1 0 Running Low Low Running 1 0 0 1 Low Running Low Running 1 0 0 0 Low Low Low Running -6- W83194R-81 8.2 2-WIRE I2C CONTROL INTERFACE The clock generator is a slave I2C component which can be read back the data stored in the latches for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire control interface allows each clock output individually enabled or disabled. On power up, the W83194R-81 initializes with default register settings, and then itptional to use the 2-wire control interface. The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high during normal data transfer. There are only two exceptions. One is a high-to-low transition on SDATA while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a low-tohigh transition on SDATA while SDCLK is high used to indicate the end of a data transfer cycle. Data is always sent as complete 8-bit bytes followed by an acknowledge generated. Byte writing starts with a start condition followed by 7-bit slave address [1101 0010], command code checking [0000 0000], and byte count checking. After successful reception of each byte, an acknowledge (low) on the SDATA wire will be generated by the clock chip. Controller can start to write to internal I2C registers after the string of data. The sequence order is as follows: Bytes sequence order for I2C controller : Clock Address A(6:0) & R/W Ack 8 bits dummy Command code Ack 8 bits dummy Byte count Ack Byte0,1,2... until Stop Set R/W to 1 when read back the data sequence is as follows, [1101 0011] : Clock Address A(6:0) & R/W 8.3 Ack Byte 0 Ack Byte 1 Ack Byte2, 3, 4... until Stop SERIAL CONTROL REGISTERS The Pin column lists the affected pin number and the @PowerUp column gives the state at true power up. Registers are set to the values shown only on true power up. "Command Code" byte and "Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge. After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and acknowledged. -7- Publication Release Date: May 17, 2005 Revision A1 W83194R-81 8.3.1 Register 0: CPU Frequency Select Register BIT @POWERUP PIN 7 0 - 6 5 4 0 0 0 - 3 0 - 2 0 - 1 0 - 0 0 - DESCRIPTION 0 = 0.25% Spread Spectrum Modulation 1 = 0.5% Spread Spectrum Modulation SSEL2 ( Frequency table selection by software via I2C) SSEL1 ( Frequency table selection by software via I2C) SSEL0 ( Frequency table selection by software via I2C) 0 = Selection by hardware 1 = Selection by software I2C - Bit 6:4 and Bit2 SSEL3 (Frequency table selection by software via I2C ) 0 = Normal 1 = Spread Spectrum enabled 0 = Running 1 = Tristate all outputs Frequency table selection by software via I2C REF (MHZ) SSEL3 SSEL2 SSEL1 SSEL0 CPU (MHZ) SDRAM (MHZ) PCI (MHZ) 0 0 0 0 66.70 100.05 33.35 14.318 0 0 0 1 90 90 30 14.318 0 0 1 0 95.25 63.4 31.7 14.318 0 0 1 1 100.2 66.8 33.4 14.318 0 1 0 0 100 75 30 14.318 0 1 0 1 112 74.7 37.3 14.318 0 1 1 0 124 82.7 31 14.318 0 1 1 1 133.3 88.9 33.3 14.318 1 0 0 0 66.8 66.8 33.4 14.318 1 0 0 1 75 75 30 14.318 1 0 1 0 83.3 83.3 33.32 14.318 1 0 1 1 95.25 95.25 31.7 14.318 1 1 0 0 100.2 100.2 33.4 14.318 1 1 0 1 112 112 37.3 14.318 1 1 1 0 124 124 31 14.318 1 1 1 1 133.3 133.3 33.3 14.318 -8- IOAPIC W83194R-81 8.3.2 Register 1 : CPU Clock Register (1 = Active, 0 = Inactive) BIT @POWERUP PIN 7 1 - Reserved 6 1 - Reserved 5 1 - Reserved 4 1 - Reserved 3 1 40 CPUCLK2 (Active / Inactive) 2 1 41 CPUCLK1 (Active / Inactive) 1 1 43 CPUCLK0 (Active / Inactive) 0 - - 8.3.3 DESCRIPTION Latched FS0# Register 2: PCI Clock Register (1 = Active, 0 = Inactive) BIT @POWERUP PIN 7 - - Latched FS1# 6 1 7 PCICLK_F (Active / Inactive) 5 1 - Reserved 4 1 13 PCICLK4 (Active / Inactive) 3 1 12 PCICLK3 (Active / Inactive) 2 1 11 PCICLK2 (Active / Inactive) 1 1 10 PCICLK1 (Active / Inactive) 0 1 8 PCICLK0 (Active / Inactive) 8.3.4 DESCRIPTION Register 3: SDRAM Clock Register (1 = Active, 0 = Inactive) BIT @POWERUP PIN DESCRIPTION 7 1 28 SDRAM7 (Active / Inactive) 6 1 29 SDRAM6 (Active / Inactive) 5 1 31 SDRAM5 (Active / Inactive) 4 1 32 SDRAM4 (Active / Inactive) 3 1 34 SDRAM3 (Active / Inactive) 2 1 35 SDRAM2 (Active / Inactive) 1 1 37 SDRAM1 (Active / Inactive) 0 1 38 SDRAM0 (Active / Inactive) -9- Publication Release Date: May 17, 2005 Revision A1 W83194R-81 8.3.5 Register 4: Additional SDRAM Clock Register (1 = Active, 0 = Inactive) BIT @POWERUP PIN 7 1 - 6 1 25 24/14MHz(Active / Inactive) 5 1 26 48MHz(Active / Inactive) 4 1 15 SDRAM12 (Active / Inactive) 3 1 17 SDRAM11 (Active / Inactive) 2 1 18 SDRAM10 (Active / Inactive) 1 1 20 SDRAM9 (Active / Inactive) 0 1 21 SDRAM8 (Active / Inactive) 8.3.6 DESCRIPTION Reserved Register 5: Peripheral Control (1 = Active, 0 = Inactive) BIT @POWERUP PIN 7 1 - Reserved 6 - - Latched FS2# 5 1 - Reserved 4 1 47 3 - - 2 1 44 REF2 (Active / Inactive) 1 1 46 REF1 (Active / Inactive) 0 1 2 REF0 (Active / Inactive) 8.3.7 DESCRIPTION IOAPIC (Active / Inactive) Latched SD_SEL Register 6: Winbond Chip ID Register (Read Only) BIT @POWERUP PIN DESCRIPTION 7 0 - Winbond Chip ID 6 1 - Winbond Chip ID 5 0 - Winbond Chip ID 4 1 - Winbond Chip ID 3 0 - Winbond Chip ID 2 1 - Winbond Chip ID 1 0 - Winbond Chip ID 0 0 - Winbond Chip ID - 10 - W83194R-81 9. SPECIFICATIONS 9.1 ABSOLUTE MAXIMUM RATINGS Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or Vdd). SYMBOL PARAMETER RATING Vdd , VIN Voltage on any pin with respect to GND - 0.5 V to + 7.0 V TSTG Storage Temperature - 65C to + 150C TB Ambient Temperature - 55C to + 125C TA Operating Temperature 0C to + 70C 9.2 AC CHARACTERISTICS Vddq4 = Vdd = Vddq3 = 3.3V 5 %, Vddq2=Vddq2b = 2.375V~2.9V , TA = 0C to +70C PARAMETER SYMBOL MIN TYP MAX UNITS 45 50 55 % Measured at 1.5V 4 ns 15 pF Load Measured at 1.5V tSKEW 250 ps 15 pF Load Measured at 1.5V tCCJ 250 ps tJA 500 ps BWJ 500 KHz 1.6 ns 15 pF Load on CPU and PCI outputs Vover 1.5 V 22 at source of 8 inch PCB run to 15 pF load VRBE 2.1 V Ring Back must not enter this range. Output Duty Cycle CPU/SDRAM to PCI Offset Skew (CPU-CPU), (PCIPCI), (SDRAM-SDRAM) CPU/SDRAM Cycle to Cycle Jitter CPU/SDRAM Absolute Jitter Jitter Spectrum 20 dB Bandwidth from Center tOFF Output Rise (0.4V ~ 2.0V) tTLH & Fall (2.0V ~0.4V) Time tTHL Overshoot/Undershoot Beyond Power Rails Ring Back Exclusion 1 0.4 - 11 - TEST CONDITIONS Publication Release Date: May 17, 2005 Revision A1 W83194R-81 9.3 DC CHARACTERISTICS Vddq4 = Vdd = Vddq3 = 3.3V 5 %, Vddq2=Vddq2b = 2.375V~2.9V , TA = 0C to +70C PARAMETER SYMBOL MIN TYP MAX UNITS 0.8 Vdc TEST CONDITIONS Input Low Voltage VIL Input High Voltage VIH Input Low Current IIL -66 A Input High Current IIH 5 A VOL 0.4 Vdc All outputs Vdc All outputs using 3.3V power Output Low Voltage IOL = 4 mA Output High Voltage IOH = 4mA Tri-State Current leakage Dynamic Supply Current for Vdd + Vddq3 Dynamic Supply Current for Vddq2 + Vddq2b CPU Stop Current for Vdd + Vddq3 CPU Stop Current for Vddq2 + Vddq2b PCI Stop Current for Vdd + Vddq3 VOH 2.0 Vdc 2.4 Ioz 10 A Idd3 mA Idd2 mA ICPUS3 mA ICPUS2 mA IPD3 mA - 12 - CPU = 66.6 MHz PCI = 33.3 Mhz with load Same as above Same as above Same as above W83194R-81 9.4 9.4.1 BUFFER CHARACTERISTICS TYPE 1 BUFFER FOR CPU (0:2) PARAMETER SYMBOL MIN Pull-Up Current Min IOH(min) -27 Pull-Up Current Max IOH(max) Pull-Down Current Min IOL(min) Pull-Down Current Max IOL(max) Rise/Fall Time Min Between 0.4 V and 2.0 V TRF(min) Rise/Fall Time Max Between 0.4 V and 2.0 V TRF(max) 9.4.2 TYP MAX -27 27 0.4 1.6 UNITS TEST CONDITIONS mA Vout = 1.0 V mA Vout = 2.0V mA Vout = 1.2 V mA Vout = 0.3 V ns 10 pF Load ns 20 pF Load TYPE 2 BUFFER FOR IOAPIC PARAMETER SYMBOL Pull-Up Current Min IOH(min) Pull-Up Current Max IOH(max) Pull-Down Current Min IOL(min) Pull-Down Current Max IOL(max) Rise/Fall Time Min Between 0.7 V and 1.7 V TRF(min) Rise/Fall Time Max Between 0.7 V and 1.7 V TRF(max) MIN TYP MAX -29 28 0.4 1.8 - 13 - UNITS TEST CONDITIONS mA Vout = 1.4 V mA Vout = 2.7V mA Vout = 1.0 V mA Vout = 0.2 V ns 10 pF Load ns 20 pF Load Publication Release Date: May 17, 2005 Revision A1 W83194R-81 9.4.3 TYPE 3 BUFFER FOR REF(0:2), 24MHZ, 48MHZ PARAMETER SYMBOL MIN Pull-Up Current Min IOH(min) -29 Pull-Up Current Max IOH(max) Pull-Down Current Min IOL(min) Pull-Down Current Max IOL(max) Rise/Fall Time Min Between 0.8 V and 2.0 V Rise/Fall Time Max Between 0.8 V and 2.0 V 9.4.4 TRF(min) MAX TEST CONDITIONS mA Vout = 1.0 V mA Vout = 3.135V mA Vout = 1.95 V mA Vout = 0.4 V ns 10 pF Load 4.0 ns 20 pF Load MAX UNITS -23 29 1.0 TRF(max) UNITS TYPE 4 BUFFER FOR SDRAM(0:12) PARAMETER SYMBOL Pull-Up Current Min IOH(min) Pull-Up Current Max IOH(max) Pull-Down Current Min IOL(min) Pull-Down Current Max IOL(max) Rise/Fall Time Min Between 0.8 V and 2.0 V Rise/Fall Time Max Between 0.8 V and 2.0 V 9.4.5 TYP TRF(min) MIN TYP mA Vout = 1.65V mA Vout = 3.135V mA Vout = 1.65 V mA Vout = 0.4 V ns 20 pF Load 1.3 ns 30 pF Load MAX UNITS -46 53 0.5 TRF(max) TEST CONDITIONS TYPE 5 BUFFER FOR PCICLK(0:4, F) PARAMETER SYMBOL MIN Pull-Up Current Min IOH(min) -33 Pull-Up Current Max IOH(max) Pull-Down Current Min IOL(min) Pull-Down Current Max IOL(max) Rise/Fall Time Min Between 0.8 V and 2.0 V Rise/Fall Time Max Between 0.8 V and 2.0 V TRF(min) TYP -33 30 38 0.5 2.0 TRF(max) - 14 - TEST CONDITIONS mA Vout = 1.0 V mA Vout = 3.135 V mA Vout = 1.95 V mA Vout = 0.4 V ns 15 pF Load ns 30 pF Load W83194R-81 10. POWER MANAGEMENT TIMING 10.1 CPU_STOP# Timing Diagram CPUCLK (Internal) 2 1 2 1 PCICLK (Internal) PCICLK_F CPU_STOP# CPUCLK[0:3] SDRAM For synchronous Chipset, CPU_STOP# pin is a synchronous "active low "input pin used to stop the CPU clocks for low power operation. This pin is asserted synchronously by the external control logic at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while the CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume output with full pulse width. In this case, CPU locks on latency" is less than 2 CPU clocks and locks off latency is less then 2 CPU clocks. 10.2 PCI_STOP# Timing Diagram CPUCLK (Internal) PCICLK (Internal) 1 1 2 2 PCICLK_F PCI_STOP# PCICLK[0:4] For synchronous Chipset, PCI_STOP# pin is a synchronous ctive low" input pin used to stop the PCICLK [0:4] for low power operation. This pin is asserted synchronously by the external control logic at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while the PCI clocks are stopped. The PCI clocks will always be stopped in a low state and resume output with full pulse width. In this case, PCI locks on latency" is less than 1 PCI clocks and locks off latency is less then 1 PCI clocks. - 15 - Publication Release Date: May 17, 2005 Revision A1 W83194R-81 11. ORDERING INFORMATION Part Number Package Type Production Flow W83194R-81 48 PIN SSOP Commercial, 0C to +70C 12. HOW TO READ THE TOP MARKING W 83194R-81 28051234 814GBB 1st line: Winbond logo and the type number: W83194R-81 2nd line: Tracking code 2 8051234 2: wafers manufactured in Winbond FAB 2 8051234: wafer production series lot number 3rd line: Tracking code 814 G B B 814: packages made in '98, week 14 G: assembly house ID; A means ASE, S means SPIL, G means GR BB: IC revision All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. - 16 - W83194R-81 13. PACKAGE DRAWING AND DIMENSIONS - 17 - Publication Release Date: May 17, 2005 Revision A1 W83194R-81 14. REVISION HISTORY VERSION DATE PAGE A1 May 17, 2005 18 DESCRIPTION ADD Important Notice Important Notice Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales. Headquarters Winbond Electronics Corporation AmericaWinbond Electronics (Shanghai) Lt No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5665577 http://www.winbond.com.tw/ 2727 North First Street, San Jose, CA 95134, U.S.A. TEL: 1-408-9436666 FAX: 1-408-5441798 27F, 2299 Yan An W. Rd. Shanghai, 200336 China TEL: 86-21-62365999 FAX: 86-21-62365998 Taipei Office Winbond Electronics Corporation Japan Winbond Electronics (H.K.) Ltd. 9F, No.480, Rueiguang Rd., Neihu District, Taipei, 114, Taiwan, R.O.C. TEL: 886-2-8177-7168 FAX: 886-2-8751-3579 7F Daini-ueno BLDG, 3-7-18 Shinyokohama Kohoku-ku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800 Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd., Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners - 18 -