SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
D
Members of the Texas Instruments
Widebus
Family
D
State-of-the-Art
EPIC-
ΙΙ
B
BiCMOS Design
Significantly Reduces Power Dissipation
D
Latch-Up Performance Exceeds 500 mA Per
JEDEC Standard JESD-17
D
Typical VOLP (Output Ground Bounce)
< 1 V at VCC = 5 V, TA = 25°C
D
High-Impedance State During Power Up
and Power Down
D
Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
D
Flow-Through Architecture Optimizes PCB
Layout
D
High-Drive Outputs (–32-mA IOH, 64-mA IOL)
D
Bus Hold on Data Inputs Eliminates the
Need for External Pullup/Pulldown
Resistors
D
Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
The ’ABTH16460 are 4-bit to 1-bit multiplexed
registered transceivers used in applications
where four separate data paths must be
multiplexed onto or demultiplexed from a single
data path. Typical applications include
multiplexing and/or demultiplexing of address and
data information in microprocessor or
bus-interface applications. These devices also
are useful in memory-interleaving applications.
Five 4-bit I/O ports (1A–4A, 1B1–4, 2B1–4, 3B1–4, and 4B1–4) are available for address and/or data transfer .
The output-enable (OEB, OEB1–OEB4, and OEA) inputs control the bus-transceiver functions. These control
signals also allow 4-bit or 16-bit control, depending on the OEB level.
Copyright 1997, Texas Instruments Incorporated
UNLESS OTHERWISE NOTED this document contains PRODUCTION
DATA information current as of publication date. Products conform to
specifications per the terms of Texas Instruments standard warranty.
Production processing does not necessarily include testing of all
parameters.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Widebus and EPIC-ΙΙB are trademarks of Texas Instruments Incorporated.
SN54ABTH16460 . . . WD PACKAGE
SN74ABTH16460 . . . DGG OR DL PACKAGE
(TOP VIEW)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
LEAB1
LEAB2
LEBA
GND
LEB1
LEB2
VCC
CLKBA
OEB
CLKAB
GND
1A
2A
CE_SEL0
CE_SEL1
3A
4A
GND
CLKENAB
CLKENB
CLKENBA
VCC
LEB3
LEB4
GND
OEA
LEAB3
LEAB4
OEB1
OEB2
SEL0
GND
1B1
1B2
VCC
1B3
1B4
2B1
GND
2B2
2B3
2B4
3B1
3B2
3B3
GND
3B4
4B1
4B2
VCC
4B3
4B4
GND
SEL1
OEB3
OEB4
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
2POST OFFICE BOX 655303 DALLAS, TEXAS 75265
description (continued)
Address and/or data information can be stored using the internal storage latches/flip-flops. The latch-enable
(LEB1–LEB4, LEBA, and LEAB1–LEAB4) and clock/clock-enable (CLK/CLKEN) inputs are used to control data
storage. When either one of the latch-enable inputs is high, the latch is transparent (clock is a don’t care as long
as the latch enable is high). When the latch-enable input goes low (providing that the clock does not transit from
low to high), the data present at the inputs is latched and remains latched until the latch-enable input is returned
high. When the clock enable is low and the corresponding latch enable is low, data can be clocked on the
low-to-high transition of the clock. When either the clock enable or the corresponding latch enable is high, the
clock is a don’t care.
Four select pins (SEL0, SEL1, CE_SEL0, and CE_SEL1) are provided to multiplex data (A port), or to select
one of four clock enables (B port). This allows the user the flexibility of controlling one bit at a time.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down.
However , to ensure the high-impedance state above 2.1 V, OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN54ABTH16460 is characterized for operation over the full military temperature range of –55°C to 125°C.
The SN74ABTH16460 is characterized for operation from –40°C to 85°C.
Function Tables
A-TO-B OUTPUT ENABLE
INPUTS OUTPUT
OEB OEBn Bn
H H Z
HLZ
LHZ
L L Active
n = 1, 2, 3, 4
A-TO-B STORAGE
(assuming OEB = L, OEBn = L)
INPUTS OUTPUTS
CLKENAB CE_SEL1 CE_SEL0 CLKAB LEAB1 LEAB2 LEAB3 LEAB4 B1 B2 B3 B4
X X X H or L H L L L A A0A0A0
XX X H or L H H H L A AAA
0
LX X L LLLLA
0A0A0A0
LLLLLLLAA0A0A0
LLHLLLLA
0AA
0A0
LHLLLLLA
0A0AA
0
LHHLLLLA
0A0A0A
H X X L L L L A0A0A0A0
This table does not cover all the latch-enable cases since they have similar results.
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Function Tables (Continued)
B-TO-A STORAGE
(before point P)
INPUTS
P
CLKENB CLKBA LEB1 LEB2 LEB3 LEB4 SEL1 SEL0
P
X X H L L L L L B1
XXLHLLLHB2
XX LLHLHLB3
XXLLLHHHB4
L L B1
L
L
L
L
L
LHB2
L
L
L
L
L
HLB3
HHB4
L L B10
L
L
L
L
L
L
LHB2
0
L
L
L
L
L
L
HLB3
0
H H B40
Output level before the indicated steady-state input conditions were established
B-TO-A STORAGE
(after point P)
INPUTS OUTPUT
CLKENBA CLKBA LEBA OEA BA
X X X H X Z
XXHLL L
XXHLH H
HXLLXA
0
LLLL L
LLLH H
L L L L X A0
Output level before the indicated steady-state input conditions
were established
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
4POST OFFICE BOX 655303 DALLAS, TEXAS 75265
logic diagram (positive logic)
LE
D
CLK
CE
LE
D
CLK
CE
CLK
CE
D
LE
CLK
CE
D
LE LE
CLK
CE
D
LE
CLK
CE
D
LE
CLK
CE
D
LE
CLK
CE
D
M
U
X
CE
CLK
D
LE
P
CE_SEL0
CE_SEL1
CLKENAB
1B1
1B2
1B3
1B4
CLKENAB Selector
One of Four
Channels
CLKAB
OEA
1A
OEB
OEB4
OEB3
OEB2
OEB1
CLKENBA
CLKBA
LEBA
SEL0
SEL1
CLKENB
LEB1
LEB2
LEB3
LEB4 LEAB4
LEAB3
LEAB2
LEAB1
24
23
6
5
31
54
3
8
21
10
26
12
48
49
51
52
19
15
14
9
29
30
55
56
1
2
27
28
20
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, VCC –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, VI (except I/O ports) (see Note 1) –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Voltage range applied to any output in the high or power-off state, VO –0.5 V to 5.5 V. . . . . . . . . . . . . . . . . . .
Current into any output in the low state, IO: SN54ABTH16460 96 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SN74ABTH16460 128 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input clamp current, IIK (VI < 0) –18 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output clamp current, IOK (VO < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Package thermal impedance, θJA (see Note 2): DGG package 81°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DL package 74°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, Tstg –65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only , and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may af fect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51.
recommended operating conditions (see Note 3)
SN54ABTH16460 SN74ABTH16460
UNIT
MIN MAX MIN MAX
UNIT
VCC Supply voltage 4.5 5.5 4.5 5.5 V
VIH High-level input voltage 2 2 V
VIL Low-level input voltage 0.8 0.8 V
VIInput voltage 0 VCC 0 VCC V
IOH High-level output current –24 –32 mA
IOL Low-level output current 48 64 mA
t/vInput transition rise or fall rate Outputs enabled 10 10 ns/V
t/VCC Power-up ramp rate 200 200 µs/V
TAOperating free-air temperature –55 125 –40 85 °C
NOTE 3: Unused control pins must be held high or low to prevent them from floating.
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
6POST OFFICE BOX 655303 DALLAS, TEXAS 75265
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
TEST CONDITIONS
TA = 25°C SN54ABTH16460 SN74ABTH16460
UNIT
PARAMETER
TEST
CONDITIONS
MIN TYPMAX MIN MAX MIN MAX
UNIT
VIK VCC = 4.5 V, II = –18 mA –1.2 –1.2 –1.2 V
VCC = 4.5 V, IOH = –3 mA 2.5 2.5 2.5
VOH
VCC = 5 V, IOH = –3 mA 3 3 3
V
V
OH
VCC =45V
IOH = –24 mA 2 2
V
V
CC =
4
.
5
V
IOH = –32 mA 2* 2
VOL
VCC =45V
IOL = 48 mA 0.36 0.5
V
V
OL
V
CC =
4
.
5
V
IOL = 64 mA 0.55* 0.55
V
Vhys 100 mV
II
Control
inputs VCC = 0 to 5.5 V,
VI = VCC or GND ±1±1±1
µA
I
IA or B ports VCC = 2.1 V to 5.5 V,
VI = VCC or GND ±20 ±20 ±20 µ
A
II(h ld)
p
VCC =45V
VI = 0.8 V 75 500 75 500 75 500
µA
I
I(hold)
V
CC =
4
.
5
V
VI = 2 V –75 –500 –75 –500 –75 –500 µ
A
IOZPUVCC = 0 to 2.1 V,
VO = 0.5 V to 2.7 V, OE = X ±50 ±50 ±50 µA
IOZPDVCC = 2.1 V to 0,
VO = 0.5 V to 2.7 V, OE = X ±50 ±50 ±50 µA
Ioff VCC = 0, VI or VO 4.5 V ±100 ±100 µA
ICEX VCC = 5.5 V,
VO = 5.5 V Outputs high 50 50 50 µA
IO§VCC = 5.5 V, VO = 2.5 V –50 –100 –200 –50 –200 –50 –200 mA
Outputs high 1.5 1.5 1.5
ICC
VCC = 5.5 V,
IO0
A outputs low 10 10 10
mA
I
CC
I
O =
0
,
V
I
= V
CC
or
G
ND B outputs low 32 32 32
mA
VI
=
VCC
or
GND
Outputs disabled 1.5 1.5 1.5
ICCVCC = 5.5 V, One input at 3.4 V,
Other inputs at VCC or GND 1.5 1.5 1.5 mA
CiControl
inputs VI = 2.5 V or 0.5 V 8 pF
Cio A or B ports VO = 2.5 V or 0.5 V 3.5 pF
* On products compliant to MIL-PRF-38535, this parameter does not apply.
All typical values are at VCC = 5 V.
This parameter is characterized but not production tested.
§Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
7
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
timing requirements over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
SN54ABTH16460 SN74ABTH16460
UNIT
MIN MAX MIN MAX
UNIT
fclock Clock frequency 0 160 0 160 MHz
CLKAB high or low 3.8 3.8
CLKBA high or low 4.5 4.5
twPulse duration LEAB1, 2, 3, or 4 high 2.2 2.2 ns
LEBA high 2.1 2.1
LEB1, 2, 3, or 4 high 2.4 2.4
A bus 2.5 2.5
Before CLKAB
CE_SEL0/1 3.2 3.2
CLKENAB 3.2 3.2
Before LEAB1, 2, 3, or 4A bus 3.6 3.6
B bus 3.8 3.8
CLKENB 2.3 2.3
tsu Setup time Before CLKBA
CLKENBA 2.5 2.5 ns
LEB1, 2, 3, or 4 4.3 4.3
SEL0/1 4.5 4.5
Before LEB1, 2, 3, or 4B bus 3.2 3.2
B bus 4 4
Before LEBA
LEB1, 2, 3, or 4 4.4 4.4
SEL0/1 4.3 4.3
A bus 0.5 0.5
After CLKAB
CE_SEL0/1 1.1 1.1
CLKENAB 0.5 0.5
After LEAB1, 2, 3, or 4A bus 1.2 1.2
B bus 1.3 1.3
thHold time
After CLKBA
CLKENB 1 1 ns
After
CLKBA
CLKENBA 1 1
SEL0/1 0 0
After LEB1, 2, 3, or 4B bus 1.5 1.5
After LEBA
B bus 0.4 0.4
After
LEBA
SEL0/1 0.1 0.1
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
8POST OFFICE BOX 655303 DALLAS, TEXAS 75265
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature, CL = 50 pF (unless otherwise noted) (see Figure 1)
PARAMETER FROM
(INPUT)
TO
(OUTPUT)
VCC = 5 V,
TA = 25°CSN54ABTH16460 SN74ABTH16460 UNIT
(INPUT)
(OUTPUT)
MIN TYP MAX MIN MAX MIN MAX
fmax 160 160 160 MHz
tPLH
B
A
2.5 3.6 5.9 2.5 7.1 2.5 6.5
ns
tPHL
B
A
2 3.5 5.8 2 6.8 2 6.5
ns
tPZH
OEA
A
1.5 2.8 4.8 1.5 5.9 1.5 5.6
ns
tPZL
OEA
A
1.5 2.6 4.6 1.5 5.5 1.5 5.2
ns
tPHZ
OEA
A
2.5 3.8 5.3 2.5 6 2.5 5.9
ns
tPLZ
OEA
A
1.5 4.6 6.1 1.5 7 1.5 6.5
ns
tPLH
A
B
2 3.2 5.2 2 6.2 2 5.7
ns
tPHL
A
B
1.5 3.1 5.2 1.5 6.1 1.5 5.7
ns
tPZH
OEB
B
1.5 3.3 5.7 1.5 6.7 1.5 6.4
ns
tPZL
OEB
B
1.5 3.2 5.5 1.5 6.6 1.5 6.3
ns
tPHZ
OEB
B
3 4.7 6.3 3 7.1 3 7
ns
tPLZ
OEB
B
2 4 5.5 2 6.6 2 6.1
ns
tPZH
OEB1 2 3 4
B
1.5 3 5.2 1.5 6 1.5 5.8
ns
tPZL
OEB1
,
2
,
3
,
4
B
1.5 2.9 4.9 1.5 5.9 1.5 5.6
ns
tPHZ
OEB1 2 3 4
B
2.5 4 5.7 2.5 6.2 2.5 6.1
ns
tPLZ
OEB1
,
2
,
3
,
4
B
1.5 3.5 4.8 1.5 5.8 1.5 5.3
ns
tPLH
CLKBA
A
1.5 4.2 6.7 1.5 8.1 1.5 7.4
ns
tPHL
CLKBA
A
1.5 4.4 6.9 1.5 8.4 1.5 7.7
ns
tPLH
CLKAB
B
2 3.4 5.6 2 6.8 2 6.2
ns
tPHL
CLKAB
B
2 3.4 5.3 2 6.3 2 5.9
ns
tPLH
LEBA
A
2 3 5 2 6.1 2 5.6
ns
tPHL
LEBA
A
2 3.1 4.8 2 5.8 2 5.3
ns
tPLH
LEAB1234
B
2 3.2 5.2 2 6.3 2 5.8
ns
tPHL
LEAB1
,
2
,
3
,
4
B
2 3.3 5 2 6.1 2 5.6
ns
tPLH
LEBA1234
A
2.5 4 6.5 2.5 7.8 2.5 7.2
ns
tPHL
LEBA1
,
2
,
3
,
4
A
2.5 4 6.1 2.5 7.5 2.5 6.8
ns
tPLH
SEL
A
2 4.1 6.7 2 8.1 2 7.5
ns
tPHL
SEL
A
2 3.8 6.2 2 7.3 2 6.9
ns
PRODUCT PREVIEW information concerns products in the formative or
design phase of development. Characteristic data and other
specifications are design goals. Texas Instruments reserves the right to
change or discontinue these products without notice.
SN54ABTH16460, SN74ABTH16460
4-TO-1 MULTIPLEXED/DEMULTIPLEXED TRANSCEIVERS
WITH 3-STATE OUTPUTS
SCBS207F – OCTOBER 1992 – REVISED MAY 1997
9
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
PARAMETER MEASUREMENT INFORMATION
1.5 V
th
tsu
From Output
Under Test
CL = 50 pF
(see Note A)
LOAD CIRCUIT
S1
7 V
Open
GND
500
500
Data Input
Timing Input 1.5 V 3 V
0 V
1.5 V 1.5 V
3 V
0 V
3 V
0 V
1.5 V
tw
Input
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS
VOLTAGE WAVEFORMS
PULSE DURATION
tPLH
tPHL
tPHL
tPLH
VOH
VOH
VOL
VOL
1.5 V 1.5 V 3 V
0 V
1.5 V1.5 V
Input
1.5 V
Output
Control
Output
W aveform 1
S1 at 7 V
(see Note B)
Output
W aveform 2
S1 at Open
(see Note B)
VOL
VOH
tPZL
tPZH
tPLZ
tPHZ
1.5 V1.5 V
3.5 V
0 V
1.5 V VOL + 0.3 V
1.5 V VOH – 0.3 V
0 V
3 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
Output
Output
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
Open
7 V
Open
TEST S1
NOTES: A. CL includes probe and jig capacitance.
B. W aveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
W aveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2.5 ns, tf 2.5 ns.
D. The outputs are measured one at a time with one transition per measurement.
1.5 V
Figure 1. Load Circuit and Voltage Waveforms
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated