CS4353 3.3 V Stereo Audio DAC with 2 VRMS Line Output Features Description Multi-bit Delta-Sigma Modulator The CS4353 is a complete stereo digital-to-analog system including digital interpolation, fifth-order multi-bit delta-sigma digital-to-analog conversion, digital de-emphasis, analog filtering, and on-chip 2 VRMS line-level driver from a 3.3 V supply. 106 dB A-weighted Dynamic Range -93 dB THD+N Single-ended Ground Centered Analog Architecture - No DC-blocking Capacitors Required - Integrated Step-up/Inverting Charge Pump - Filtered Line-level Outputs - Selectable 1 or 2 VRMS Full-scale Output Low Clock-jitter Sensitivity Low-latency Digital Filtering Supports Sample Rates up to 192 kHz 24-bit Resolution +3.3 V Charge Pump and Core Logic, +3.3 V Digital Core Logic and Charge Pump Supply (VCP) +3.3 V Analog Supply (VA) +3.3 V Power-On Reset Level Shifter Reset Hardware Control The CS4353 is available in a 24-pin QFN package in Commercial (-40C to +85C) grade. The CDB4353 Customer Demonstration Board is also available for device evaluation and implementation suggestions. Please see "Ordering Information" on page 25 for complete details. These features are ideal for cost-sensitive, 2-channel audio systems including video game consoles, DVD players and recorders, A/V receivers, set-top boxes, digital TVs, mini-component systems, and mixing consoles. Analog, and +0.9 to 3.3 V Interface Power Supplies Low Power Consumption 24-pin QFN, Lead-free Assembly Interface Supply (VL) +0.9 V to +3.3 V The advantages of this architecture include ideal differential linearity, no distortion mechanisms due to resistor matching errors, no linearity drift over time and temperature, high tolerance to clock jitter, and a minimal set of external components. Serial Audio Input Step-Up Inverting Hardware Control +VA_H -VA_H Ground-Centered, 2 Vrms Line Level Outputs Left Channel PCM Serial Audio Port Interpolation Filters Multibit Modulator DAC Pseudo Diff. Input Right Channel Auto Speed Mode Detect http://www.cirrus.com Copyright Cirrus Logic, Inc. 2011 (All Rights Reserved) MAY `11 DS803F3 CS4353 TABLE OF CONTENTS 1. PIN DESCRIPTIONS ............................................................................................................................. 4 2. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6 RECOMMENDED OPERATING CONDITIONS .................................................................................... 6 ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6 DAC ANALOG CHARACTERISTICS .................................................................................................... 7 COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE ........................................ 8 SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE ................................................... 9 DIGITAL INTERFACE CHARACTERISTICS ....................................................................................... 10 INTERNAL POWER-ON RESET THRESHOLD VOLTAGES ............................................................. 10 DC ELECTRICAL CHARACTERISTICS .............................................................................................. 11 3. TYPICAL CONNECTION DIAGRAM ................................................................................................... 12 4. APPLICATIONS ................................................................................................................................... 13 4.1.1 Ground-centered Outputs ...................................................................................................... 13 4.1.2 Full-scale Output Amplitude Control ...................................................................................... 13 4.1.3 Pseudo-differential Outputs ................................................................................................... 13 4.9.1 Power-up Sequences ............................................................................................................ 19 4.9.1.1 External RESET Power-up Sequence ....................................................................... 19 4.9.1.2 Internal Power-on Reset Power-up Sequence .......................................................... 19 4.9.2 Power-down Sequences ....................................................................................................... 19 4.9.2.1 External RESET Power-down Sequence .................................................................. 19 4.9.2.2 Internal Power-on Reset Power-down Sequence ...................................................... 19 4.10.1 Capacitor Placement ........................................................................................................... 20 5. DIGITAL FILTER RESPONSE PLOTS ......................................................................................... 21 6. PARAMETER DEFINITIONS ................................................................................................................ 23 7. PACKAGE DIMENSIONS .................................................................................................................... 24 8. ORDERING INFORMATION ............................................................................................................... 25 9. REVISION HISTORY ........................................................................................................................... 25 2 DS803F3 CS4353 LIST OF FIGURES Figure 1.Serial Input Timing ........................................................................................................................ 9 Figure 2.Power-on Reset Threshold Sequence ........................................................................................ 10 Figure 3.Typical Connection Diagram ....................................................................................................... 12 Figure 4.Stereo Pseudo-differential Output ............................................................................................... 13 Figure 5.IS, up to 24-bit Data ................................................................................................................... 15 Figure 6.Left-justified up to 24-bit Data ..................................................................................................... 15 Figure 7.De-emphasis Curve, Fs = 44.1 kHz ............................................................................................ 16 Figure 8.Internal Power-on Reset Circuit .................................................................................................. 16 Figure 9.Initialization and Power-down Sequence Diagram ..................................................................... 18 Figure 10.Single-speed Stopband Rejection ............................................................................................. 21 Figure 11.Single-speed Transition Band ................................................................................................... 21 Figure 12.Single-speed Transition Band (detail) ....................................................................................... 21 Figure 13.Single-speed Passband Ripple ................................................................................................. 21 Figure 14.Double-speed Stopband Rejection ........................................................................................... 21 Figure 15.Double-speed Transition Band ................................................................................................. 21 Figure 16.Double-speed Transition Band (detail) ..................................................................................... 22 Figure 17.Double-speed Passband Ripple ............................................................................................... 22 Figure 18.Quad-speed Stopband Rejection .............................................................................................. 22 Figure 19.Quad-speed Transition Band .................................................................................................... 22 Figure 20.Quad-speed Transition Band (detail) ........................................................................................ 22 Figure 21.Quad-speed Passband Ripple .................................................................................................. 22 LIST OF TABLES Table 1. Digital I/O Pin Characteristics ..................................................................................................... 11 Table 2. CS4353 Operational Mode Auto-Detect ...................................................................................... 14 Table 3. Single-speed Mode Standard Frequencies ................................................................................. 14 Table 4. Double-speed Mode Standard Frequencies ............................................................................... 14 Table 5. Quad-speed Mode Standard Frequencies .................................................................................. 14 Table 6. Digital Interface Format ............................................................................................................... 15 DS803F3 3 CS4353 SDIN LRCK IS/LJ DEM 1_2VRMS RESET 1. PIN DESCRIPTIONS 24 23 22 21 20 19 SCLK 1 18 VBIAS MCLK 2 17 VA VL 3 16 AGND 15 AOUTA 14 AOUT_REF 13 AOUTB Thermal Pad DGND 4 FLYP- 5 Top-Down (Through Package) View 24-Pin QFN Package Pin Name Pin # FLYN+ 10 11 12 VFILT- 9 FLYN- 8 CPGND 7 VFILT+ 6 FLYP+ VCP Pin Description SCLK 1 Serial Clock (Input) - Serial clock for the serial audio interface. MCLK 2 Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters. VL 3 Serial Audio Interface Power (Input) - Positive power for the serial audio interface DGND 4 Digital Ground (Input) - Ground reference for the digital section. FLYP+ FLYP- 7 5 Step-up Charge Pump Cap Positive/Negative Nodes (Output) - Positive and Negative nodes for the step-up charge pump's flying capacitor. VCP 6 Charge Pump and Digital Core Logic Power (Input) - Positive power supply for the step-up and inverting charge pumps as well as the digital core logic sections. VFILT+ 8 Step-up Charge Pump Filter Connection (Output) - Power supply from the step-up charge pump that provides the positive rail for the output amplifiers FLYN+ FLYN- 9 11 Inverting Charge Pump Cap Positive/Negative Nodes (Output) - Positive and Negative nodes for the inverting charge pump's flying capacitor. CPGND 10 Charge Pump Ground (Input) - Ground reference for the Charge Pump section. VFILT- 12 Inverting Charge Pump Filter Connection (Output) - Power supply from the inverting charge pump that provides the negative rail for the output amplifiers. AOUTB AOUTA 13 15 Analog Outputs (Output) - The full-scale analog line output level is specified in the Analog Characteristics table. AOUT_REF 14 Pseudo Diff. Analog Output Reference (Input) - Ground reference for the analog output amplifiers. This pin must be at the same nominal DC voltage as the AGND pin. AGND 16 Analog Ground (Input) - Ground reference for the low voltage analog section. 4 DS803F3 CS4353 VA 17 Low Voltage Analog Power (Input) - Positive power supply for the analog section. VBIAS 18 Positive Voltage Reference (Output) - Positive reference voltage for the internal DAC. RESET 19 Reset (Input) - Optional connection for an external reset control. The device enters a powered-down state when this pin is set low (GND) OR when the VCP supply falls below the Voff threshold (see See "Internal Power-on Reset Threshold Voltages" on page 10.). This pin should be set high (VL) during normal operation. 1_2VRMS 20 1 or 2 VRMS Select (Input) - Selects the analog output full-scale voltage. Setting this pin low (GND) selects 1 VRMS, while setting it high (VL) selects 2 VRMS. DEM 21 De-emphasis (Input) - Selects the standard 50 s/15 s digital de-emphasis filter response for 44.1 kHz sample rates when enabled. IS/LJ 22 Digital Interface Format (Input) - Selects the serial audio interface format. Setting this pin low (GND) selects IS, while setting it high (VL) selects Left-Justified. LRCK 23 Left / Right Clock (Input) - Determines which channel, Left or Right, is currently active on the serial audio data line. SDIN 24 Serial Audio Data Input (Input) - Input for two's complement serial audio data. Thermal Pad DS803F3 - Thermal Relief Pad - This pad may be soldered to the board, however it MUST be electrically isolated from all board connections. 5 CS4353 2. CHARACTERISTICS AND SPECIFICATIONS RECOMMENDED OPERATING CONDITIONS AGND = DNGD = CPGND = 0 V; all voltages with respect to ground. Parameters Symbol Min Typ Max Units Charge Pump and Digital Core power (Note 1) Low Voltage Analog power (Note 1) Interface power Ambient Operating Temperature (Power Applied) VCP VA VL TA 3.13 3.13 0.85 -40 3.3 3.3 0.9 to 3.3 - 3.47 3.47 3.47 +85 V V V C DC Power Supply Note: 1. VCP and VA must be supplied with the same nominal voltage. Additional current draw will occur if the supply voltages applied to VCP and VA differ by more than 0.5 V. ABSOLUTE MAXIMUM RATINGS AGND = DNGD = CPGND = 0 V; all voltages with respect to ground. Parameters Symbol Min Max Units Charge Pump and Digital Core Logic Power Low Voltage Analog Power Supply Voltage Difference Interface Power Input Current, Any Pin Except Supplies Digital Input Voltage Digital Interface Analog Input Voltage AOUT_REF Ambient Operating Temperature (Power Applied) Storage Temperature VCP VA |VCP - VA| VL Iin VIN-L VIN-A TA Tstg -0.3 -0.3 -0.3 -0.3 -0.3 -55 -65 3.63 3.63 0.5 3.63 10 VL+ 0.4 0.5 +125 +150 V V V V mA V V C C DC Power Supply WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. 6 DS803F3 CS4353 DAC ANALOG CHARACTERISTICS Test conditions (unless otherwise specified): TA = 25 C; VCP = VA = 3.3 V; AOUT_REF = AGND = DGND = CPGND = 0 V; VBIAS, VFILT+/-, and FLYP/N+/- capacitors as shown in Figure 3 on page 12; input test signal is a 997 Hz sine wave at 0 dBFS; measurement bandwidth 10 Hz to 20 kHz. 1_2VRMS = 0 Parameter Symbol Min 1_2VRMS = 1 Typ Max Min Typ Max Unit 94 91 - 100 97 92 89 - 100 97 - 106 103 98 95 - dB dB dB dB 0 dB -20 dB -60 dB THD+N 0 dB -20 dB -60 dB - -93 -77 -37 -93 -75 -29 -87 -71 -31 - - -93 -83 -43 -93 -75 -35 -87 -77 -37 - dB dB dB dB dB dB (A-wt) - 100 - - 106 - dB (1 kHz) - 115 - - 115 - dB Dynamic Performance, Fs = 48, 96, and 192 kHz (Notes 2, 3, 4) Dynamic Range 24-bit A-Weighted unweighted 16-bit A-Weighted unweighted Total Harmonic Distortion + Noise 24-bit 16-bit Idle Channel Noise / Signal-to-Noise Ratio Interchannel Isolation Analog Output (Note 5) Full Scale AOUTx Output Voltage (Notes 4, 6, 7) 1.02 1.08 1.13 2.04 2.15 2.26 VRMS 2.89 3.05 3.20 5.78 6.09 6.40 Vpp - 575 - - 575 - A Interchannel Gain Mismatch - 0.1 - - 0.1 - dB Output Offset - 5 8 - 5 8 mV Gain Drift - 100 - - 100 - ppm/C ZOUT - 100 - - 100 - RL 5 - - 5 - - k CL - - 1000 - - 1000 pF AOR - 40 - - 40 - dB - - 0.2 - - 0.2 Vpp Max Current Draw from an AOUTx Pin IOUTmax Output Impedance AC-Load Resistance Load Capacitance AOUT_REF Rejection (Notes 8, 9) Analog Reference Input AOUT_REF Input Voltage (Note 10) Notes: 2. Measured at the output of the external LPF on AOUTx as shown in Figure 3 on page 12. 3. One LSB of triangular PDF dither is added to data. 4. Measured with the specified minimum AC-Load Resistance present on the AOUTx pins. 5. Measured between the AOUTx and AOUT_REF pins. 6. External impedance between the AOUTx pin and the load will lower the voltage delivered to the load. 7. VPP is the controlling specification. VRMS specification valid for sine wave signals only. V ppNote that for sine wave signals: V RMS = --------2 2 8. Measured with AOUT_REF connected directly to ground. External impedance between AOUT_REF and ground will lower the AOUT_REF rejection. DS803F3 7 CS4353 9. SDIN = 0. AOUT_REF input test signal is a 60 Hz, 50 mVpp sine wave. Measured by applying the test signal into the AOUT_REF pin and measuring the resulting output amplitude on the AOUTx pin. Specification calculated by: AOR dB = 20 log 10 --------------------------------------------------------- AOUT_REF AOUT_REF - AOUTx 10. Applying a DC voltage on the AOUT_REF pin will cause a DC offset on the DAC output. See Section 4.1.3 for more information. COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE The filter characteristics have been normalized to the sample rate (Fs) and can be referenced to the desired sample rate by multiplying the given characteristic by Fs. Parameter Single-Speed Mode - 48 kHz Passband (Note 11) Frequency Response 10 Hz to 20 kHz StopBand StopBand Attenuation Total Group Delay (Fs = Sample Rate) Intra-channel Phase Deviation Inter-channel Phase Deviation De-emphasis Error (Note 13) (Relative to 1 kHz) to -0.01 dB corner to -3 dB corner (Note 12) Fs = 44.1 kHz Min Typ Max Unit 0 0 -0.01 0.547 102 - 9.4/Fs - .454 .499 +0.01 0.56/Fs 0 0.14 Fs Fs dB Fs dB s s s dB 0 0 -0.01 .583 80 - 4.6/Fs - .430 .499 0.01 0.03/Fs 0 Fs Fs dB Fs dB s s s 0 0 -0.01 .635 90 - 4.7/Fs .105 .490 0.01 - Fs Fs dB Fs dB s 9.00x10-5 9.74x10-6 - 5x104/Fs 0.01 1.34 - Fs Fs dB Deg s Double-Speed Mode - 96 kHz Passband (Note 11) to -0.01 dB corner to -3 dB corner Frequency Response 10 Hz to 20 kHz StopBand StopBand Attenuation Total Group Delay (Fs = Sample Rate) Intra-channel Phase Deviation Inter-channel Phase Deviation (Note 12) Quad-Speed Mode - 192 kHz Passband (Note 11) to -0.01 dB corner to -3 dB corner Frequency Response 10 Hz to 20 kHz StopBand StopBand Attenuation Total Group Delay (Fs = Sample Rate) (Note 12) High-Pass Filter Characteristics Passband (Note 11) to -0.05 dB corner to -3 dB corner Passband Ripple Phase Deviation @ 20 Hz Filter Settling Time (input signal goes to 95% of its final value) Notes: 11. Response is clock-dependent and will scale with Fs. 12. For Single- and Double-Speed Mode, the Measurement Bandwidth is from stopband to 3 Fs. For Quad-Speed Mode, the Measurement Bandwidth is from stopband to 1.34 Fs. 13. De-emphasis is available only in Single-Speed Mode. 14. Amplitude vs. Frequency plots of this data are available in "Digital Filter Response Plots" on page 21. 8 DS803F3 CS4353 SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE Parameters Symbol MCLK Frequency MCLK Duty Cycle Input Sample Rate (Auto selection) Single-Speed Mode Double-Speed Mode Quad-Speed Mode Fs Fs Fs LRCK Duty Cycle Min Max Units 2.048 51.2 MHz 45 55 % 8 84 170 54 108 216 kHz kHz kHz 40 60 % SCLK Pulse Width Low tsclkl 20 - ns SCLK Pulse Width High tsclkh 20 - ns Single-Speed Mode 1 --------------------- 128 Fs - s Double-Speed Mode 1 ----------------- 64 Fs - s Quad-Speed Mode 1 ----------------- 64 Fs - s SCLK Period SCLK rising to LRCK edge delay tslrd 20 - ns SCLK rising to LRCK edge setup time tslrs 20 - ns SDIN valid to SCLK rising setup time tsdlrs 20 - ns SCLK rising to SDIN hold time tsdh 20 - ns LRCK t sclkh t slrs t slrd t sclkl SCLK t sdlrs t sdh SDATA Figure 1. Serial Input Timing DS803F3 9 CS4353 DIGITAL INTERFACE CHARACTERISTICS Test conditions (unless otherwise specified): AGND = DGND = CPGND = 0 V; all voltages with respect to ground. Parameters 1.2 V