Fast, Voltage-Out, DC to 440 MHz, 95 dB Logarithmic Amplifier AD8310 Multistage demodulating logarithmic amplifier Voltage output, rise time <15 ns High current capacity: 25 mA into grounded RL 95 dB dynamic range: -91 dBV to +4 dBV Single supply of 2.7 V min at 8 mA typ DC to 440 MHz operation, 0.4 dB linearity Slope of +24 mV/dB, intercept of -108 dBV Highly stable scaling over temperature Fully differential dc-coupled signal path 100 ns power-up time, 1 mA sleep current FUNCTIONAL BLOCK DIAGRAM SUPPLY 5 +INPUT 8 -INPUT 1 VPOS 8mA BAND GAP REFERENCE AND BIASING 2 1.0k INLO 3 BFIN MIRROR 2A /dB 2 3k COMM INPUT-OFFSET COMPENSATION LOOP GENERAL DESCRIPTION The AD8310 is a complete, dc to 440 MHz demodulating logarithmic amplifier (log amp) with a very fast voltage mode output, capable of driving up to 25 mA into a grounded load in under 15 ns. It uses the progressive compression (successive detection) technique to provide a dynamic range of up to 95 dB to 3 dB law conformance or 90 dB to a 1 dB error bound up to 100 MHz. It is extremely stable and easy to use, requiring no significant external components. A single-supply voltage of 2.7 V to 5.5 V at 8 mA is needed, corresponding to a power consumption of only 24 mW at 3 V. A fast-acting CMOScompatible enable pin is provided. Each of the six cascaded amplifier/limiter cells has a smallsignal gain of 14.3 dB, with a -3 dB bandwidth of 900 MHz. A total of nine detector cells are used to provide a dynamic range that extends from -91 dBV (where 0 dBV is defined as the amplitude of a 1 V rms sine wave), an amplitude of about 40 V, up to +4 dBV (or 2.2 V). The demodulated output is accurately scaled, with a log slope of 24 mV/dB and an intercept of -108 dBV. The scaling parameters are supplyand temperature-independent. + VOUT - 7 ENABLE 6 BUFFER INPUT 4 OUTPUT 3 OFFSET FILTER 3k COMM 1k COMM OFLT 33pF COMM APPLICATIONS Conversion of signal level to decibel form Transmitter antenna power measurement Receiver signal strength indication (RSSI) Low cost radar and sonar signal processing Network and spectrum analyzers Signal-level determination down to 20 Hz True-decibel ac mode for multimeters ENBL SIX 14.3dB 900MHz AMPLIFIER STAGES INHI NINE DETECTOR CELLS SPACED 14.3dB COMMON AD8310 Figure 1. The fully differential input offers a moderately high impedance (1 k in parallel with about 1 pF). A simple network can match the input to 50 and provide a power sensitivity of -78 dBm to +17 dBm. The logarithmic linearity is typically within 0.4 dB up to 100 MHz over the central portion of the range, but it is somewhat greater at 440 MHz. There is no minimum frequency limit; the AD8310 can be used down to low audio frequencies. Special filtering features are provided to support this wide range. The output voltage runs from a noise-limited lower boundary of 400 mV to an upper limit within 200 mV of the supply voltage for light loads. The slope and intercept can be readily altered using external resistors. The output is tolerant of a wide variety of load conditions and is stable with capacitive loads of 100 pF. The AD8310 provides a unique combination of low cost, small size, low power consumption, high accuracy and stability, high dynamic range, a frequency range encompassing audio to UHF, fast response time, and good load-driving capabilities, making this product useful in numerous applications that require the reduction of a signal to its decibel equivalent. The AD8310 is available in the industrial temperature range of -40C to +85C in an 8-lead MSOP package. Rev. F Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 (c)2005-2010 Analog Devices, Inc. All rights reserved. 01084-001 FEATURES AD8310 TABLE OF CONTENTS Features .............................................................................................. 1 Using the AD8310 .......................................................................... 14 Applications ....................................................................................... 1 Basic Connections ...................................................................... 14 Functional Block Diagram .............................................................. 1 Transfer Function in Terms of Slope and Intercept ............... 15 General Description ......................................................................... 1 dBV vs. dBm ............................................................................... 15 Revision History ............................................................................... 2 Input Matching ........................................................................... 15 Specifications..................................................................................... 3 Narrow-Band Matching ............................................................ 16 Absolute Maximum Ratings............................................................ 4 General Matching Procedure.................................................... 16 ESD Caution .................................................................................. 4 Slope and Intercept Adjustments ............................................. 17 Pin Configuration and Function Descriptions ............................. 5 Increasing the Slope to a Fixed Value ...................................... 17 Typical Performance Characteristics ............................................. 6 Output Filtering .......................................................................... 18 Theory of Operation ........................................................................ 9 Lowering the High-Pass Corner Frequency of the Offset Compensation Loop .................................................................. 18 Progressive Compression ............................................................ 9 Slope and Intercept Calibration ................................................ 10 Offset Control ............................................................................. 10 Product Overview........................................................................... 11 Enable Interface .......................................................................... 11 Input Interface ............................................................................ 11 Offset Interface ........................................................................... 12 Output Interface ......................................................................... 12 Applications Information .............................................................. 19 Cable-Driving ............................................................................. 19 DC-Coupled Input ..................................................................... 19 Evaluation Board ............................................................................ 20 Die Information .............................................................................. 22 Outline Dimensions ....................................................................... 23 Ordering Guide .......................................................................... 23 REVISION HISTORY 6/10--Rev. E to Rev. F Added Die Information Section ................................................... 22 Updated Outline Dimensions ....................................................... 23 Changes to Ordering Guide .......................................................... 23 6/05--Rev. D to Rev. E Changes to Figure 6 .......................................................................... 6 Change to Basic Connections Section ......................................... 14 Changes to Equation 10 ................................................................. 17 Changes to Ordering Guide .......................................................... 22 10/04--Rev. C to Rev. D Format Updated .................................................................. Universal Typical Performance Characteristics Reordered .......................... 6 Changes to Figure 41 and Figure 42 ............................................. 20 7/03--Rev. B to Rev. C Replaced TPC 12 ...............................................................................5 Change to DC-Coupled Input Section ........................................ 14 Replaced Figure 20 ......................................................................... 15 Updated Outline Dimensions ....................................................... 16 2/03--Rev. A to Rev. B Change to Evaluation Board Section ........................................... 15 Change to Table III ......................................................................... 16 Updated Outline Dimensions ....................................................... 16 1/00--Rev. 0 to Rev. A 10/99--Revision 0: Initial Version Rev. F | Page 2 of 24 AD8310 SPECIFICATIONS TA = 25C, VS = 5 V, unless otherwise noted. Table 1. Parameter INPUT STAGE Maximum Input 1 Equivalent Power in 50 Noise Floor Equivalent Power in 50 Input Resistance Input Capacitance DC Bias Voltage LOGARITHMIC AMPLIFIER 3 dB Error Dynamic Range Transfer Slope Intercept (Log Offset) 2 Linearity Error (Ripple) Output Voltage Minimum Load Resistance, RL Maximum Sink Current Output Resistance Video Bandwidth Rise Time (10% to 90%) Fall Time (90% to 10%) Output Settling Time to 1% POWER INTERFACES Supply Voltage, VPOS Quiescent Current Overtemperature Disable Current Logic Level to Enable Power Input Current When High Logic Level to Disable Power Test Conditions/Comments Inputs INHI, INLO Single-ended, p-p Termination resistor of 52.3 Differential drive, p-p Terminated 50 source 440 MHz bandwidth From INHI to INLO From INHI to INLO Either input Output VOUT From noise floor to maximum input 10 MHz f 200 MHz Overtemperature, -40C < TA < +85C 10 MHz f 200 MHz Equivalent dBm (re 50 ) Overtemperature, -40C TA +85C Equivalent dBm (re 50 ) Temperature sensitivity Input from -88 dBV (-75 dBm) to +2 dBV (+15 dBm) Input = -91 dBV (-78 dBm) Input = 9 dBV (22 dBm) Min Typ 2.0 2.2 4 17 20 1.28 -78 1000 1.4 3.2 800 22 20 -115 -102 -120 -107 2.7 6.5 5.5 High condition, -40C < TA < +85C 3 V at ENBL Low condition, -40C < TA < +85C 1 -108 -95 1200 26 26 -99 -86 -96 -83 -0.04 0.4 0.4 2.6 100 0.5 0.05 25 15 20 30 40 40 Input level = -43 dBV (-30 dBm), RL 402 , CL 68 pF Input level = -3 dBV (+10 dBm), RL 402 , CL 68 pF Input level = -43 dBV (-30 dBm), RL 402 , CL 68 pF Input level = -3 dBV (+10 dBm), RL 402 , CL 68 pF Input level = -13 dBV (0 dBm), RL 402 , CL 68 pF Zero signal -40C < TA < +85C 95 24 Max 8.0 8.5 0.05 2.3 35 0.8 5.5 9.5 10 Unit V dBV dBm dBm nV/Hz dBm pF V dB mV/dB mV/dB dBV dBm dBV dBm dB/C dB V V mA MHz ns ns ns ns ns V mA mA A V A V The input level is specified in dBV, because logarithmic amplifiers respond strictly to voltage, not power. 0 dBV corresponds to a sinusoidal single-frequency input of 1 V rms. A power level of 0 dBm (1 mW) in a 50 termination corresponds to an input of 0.2236 V rms. Therefore, the relationship between dBV and dBm is a fixed offset of 13 dBm in the special case of a 50 termination. 2 Guaranteed but not tested; limits are specified at six sigma levels. Rev. F | Page 3 of 24 AD8310 ABSOLUTE MAXIMUM RATINGS Table 2. Parameter Supply Voltage, VS Input Power (re 50 ), Single-Ended Differential Drive Internal Power Dissipation JA Maximum Junction Temperature Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering 60 sec) Rating 7.5 V 18 dBm 22 dBm 200 mW 200C/W 125C -40C to +85C -65C to +150C 300C Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ESD CAUTION Rev. F | Page 4 of 24 AD8310 INLO 1 COMM 2 AD8310 OFLT 3 TOP VIEW (Not to Scale) VOUT 4 8 INHI 7 ENBL 6 BFIN 5 VPOS 01084-002 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration Table 3. Pin Function Descriptions Pin No. 1 2 3 4 5 6 7 8 Mnemonic INLO COMM OFLT VOUT VPOS BFIN ENBL INHI Description One of Two Balanced Inputs. Biased roughly to VPOS/2. Common Pin. Usually grounded. Offset Filter Access. Nominally at about 1.75 V. Low Impedance Output Voltage. Carries a 25 mA maximum load. Positive Supply. 2.7 V to 5.5 V at 8 mA quiescent current. Buffer Input. Used to lower postdetection bandwidth. CMOS Compatible Chip Enable. Active when high. Second of Two Balanced Inputs. Biased roughly to VPOS/2. Rev. F | Page 5 of 24 AD8310 TYPICAL PERFORMANCE CHARACTERISTICS 3.0 3.0 2.5 2.5 3 2 1.5 TA = -40C 1.0 2.0 1 1.5 0 -40C 1.0 85C 25C ERROR (dB) 2.0 RSSI OUTPUT (V) RSSI OUTPUT (V) -40C 25C -1 TA = +25C 0.5 01084-011 0.5 -100 (-87dBm) -80 -60 -40 -20 INPUT LEVEL (dBV) 0 (+13dBm) 85C 0 -90 20 Figure 3. RSSI Output vs. Input Level, 100 MHz Sine Input at TA = -40C, +25C, and +85C, Single-Ended Input 3.0 10MHz -80 -70 -60 -50 -40 -30 -20 PIN (dBm) -10 0 10 -3 20 Figure 6. Log Linearity of RSSI Output vs. Input Level, 100 MHz Sine Input at TA = -40C, +25C, and +85C 5 50MHz 4 2.5 3 2 2.0 ERROR (dB) RSSI OUTPUT (V) 100MHz 1.5 1.0 1 10MHz 0 -1 -2 50MHz -3 -4 -100 (-87dBm) -80 -60 -40 -20 INPUT LEVEL (dBV) 0 (+13dBm) 20 -5 -120 01084-012 0 -120 100MHz -100 (-87dBm) -80 -60 -40 -20 INPUT LEVEL (dBV) 0 (+13dBm) 20 01084-015 0.5 Figure 7. Log Linearity of RSSI Output vs. Input Level at TA = 25C for Frequencies of 10 MHz, 50 MHz, and 100 MHz Figure 4. RSSI Output vs. Input Level at TA = 25C for Frequencies of 10 MHz, 50 MHz, and 100 MHz 3.0 5 200MHz 4 300MHz 2.5 3 ERROR (dB) 440MHz 1.5 1.0 1 200MHz 0 -1 -2 300MHz -3 0.5 440MHz 0 -120 -100 (-87dBm) -80 -60 -40 -20 INPUT LEVEL (dBV) 0 (+13dBm) 20 -5 -120 Figure 5. RSSI Output vs. Input Level at TA = 25C for Frequencies of 200 MHz, 300 MHz, and 440 MHz -100 (-87dBm) -80 -60 -40 INPUT LEVEL (dBV) -20 0 (+13dBm) 20 01084-016 -4 01084-013 RSSI OUTPUT (V) 2 2.0 Figure 8. Log Linearity of RSSI Output vs. Input Level at TA = 25C for Frequencies of 200 MHz, 300 MHz, and 440 MHz Rev. F | Page 6 of 24 01084-043 TA = +85C 0 -120 -2 AD8310 100pF 500mV PER VERTICAL DIVISION VOUT 3300pF 500mV PER VERTICAL DIVISION 0.01F VOUT 25ns PER HORIZONTAL DIVISION GROUND REFERENCE GROUND REFERENCE 10mV PER VERTICAL DIVISION 50s PER HORIZONTAL DIVISION 01084-010 01084-009 INPUT Figure 9. Small-Signal AC Response of RSSI Output with External BFIN Capacitance of 100 pF, 3300 pF, and 0.01 F Figure 12. Small-Signal RSSI Pulse Response with RL = 402 and CL = 68 pF 200 VOUT 100 VOUT 154 500mV PER VERTICAL DIVISION GND REFERENCE GND REFERENCE INPUT INPUT 100ns PER HORIZONTAL DIVISION 500mV PER VERTICAL DIVISION 01084-005 500mV PER VERTICAL DIVISION Figure 10. Large-Signal RSSI Pulse Response with CL = 100 pF and RL = 100 , 154 , and 200 VOUT CURVES OVERLAP 100ns PER HORIZONTAL DIVISION 01084-007 500mV PER VERTICAL DIVISION Figure 13. Large-Signal RSSI Pulse Response with RL = 100 and CL = 33 pF, 68 pF, and 100 pF 100ns PER HORIZONTAL DIVISION VOUT 200mV PER VERTICAL DIVISION 500mV PER VERTICAL DIVISION 100ns PER HORIZONTAL DIVISION GND REFERENCE GND REFERENCE INPUT 20mV PER VERTICAL DIVISION Figure 11. RSSI Pulse Response with RL = 402 and CL = 68 pF, for Inputs Stepped from 0 dBV to -33 dBV, -23 dBV, -13 dBV, and -3 dBV Rev. F | Page 7 of 24 01084-008 500mV PER VERTICAL DIVISION 01084-006 -3dBV INPUT LEVEL SHOWN HERE INPUT Figure 14. Small-Signal RSSI Pulse Response with RL = 50 and Back Termination of 50 (Total Load = 100 ) AD8310 100 VOUT SUPPLY CURRENT (mA) 10 1 0.1 -3dBV 500mV PER VERTICAL DIVISION -23dBV -43dBV TA = +85C -63dBV -83dBV 0.01 TA = +25C ENABLE 01084-004 5V PER VERTICAL DIVISION 0.001 0.0001 TA = -40C 0.9 1.1 1.3 1.5 1.7 1.9 2.1 2.3 2.5 ENABLE VOLTAGE (V) Figure 18. Power-On/Off Response Time with RF Input of -83 dBV to -3 dBV -99 29 -101 28 -103 RSSI INTERCEPT (dBV) 30 27 26 25 24 23 -105 -107 -109 -111 -113 22 -115 21 -117 20 1 10 100 FREQUENCY (MHz) 1000 -119 01084-017 RSSI SLOPE (mV/dB) Figure 15. Supply Current vs. Enable Voltage at TA = -40C, +25C, and +85C 100 10 FREQUENCY (MHz) 1 1000 Figure 19. RSSI Intercept vs. Frequency Figure 16. RSSI Slope vs. Frequency 40 24 NORMAL (23.6584, 0.308728) 35 22 20 30 NORMAL (-107.6338, 2.36064) 18 16 COUNT 25 COUNT 01084-018 0.7 200ns PER HORIZONTAL DIVISION 01084-003 0.00001 0.5 20 15 14 12 10 8 10 6 4 5 22.5 23.0 23.5 SLOPE (mV/dB) 24.0 24.5 01084-019 22.0 0 -115 Figure 17. Transfer Slope Distribution, VS = 5 V, Frequency = 100 MHz, 25C Rev. F | Page 8 of 24 -113 -111 -109 -107 -105 -103 INTERCEPT (dBV) -101 -99 -97 01084-020 2 0 21.5 Figure 20. Intercept Distribution, VS = 5 V, Frequency = 100 MHz, 25C AD8310 THEORY OF OPERATION Logarithmic amplifiers perform a more complex operation than classical linear amplifiers, and their circuitry is significantly different. A good grasp of what log amps do and how they do it can help users avoid many pitfalls in their applications. For a complete discussion of the theory, see the AD8307 data sheet. The essential purpose of a log amp is not to amplify (though amplification is needed internally), but to compress a signal of wide dynamic range to its decibel equivalent. It is, therefore, a measurement device. An even better term might be logarithmic converter, because the function is to convert a signal from one domain of representation to another via a precise nonlinear transformation: V VOUT = VY log IN VX (1) where: VOUT is the output voltage. VY is the slope voltage. The logarithm is usually taken to base ten, in which case VY is also the volts-per-decade. VIN is the input voltage. VX is the intercept voltage. Log amps implicitly require two references (here VX and VY) that determine the scaling of the circuit. The accuracy of a log amp cannot be any better than the accuracy of its scaling references. In the AD8310, these are provided by a band gap reference. 4VY VSHIFT LOWER INTERCEPT 2VY VY LOG VIN VIN = 102VX +40dBc VIN = 104VX +80dBc 01084-021 VIN = VX 0dBc -2VY Figure 21. General Form of the Logarithmic Function While Equation 1, plotted in Figure 21, is fundamentally correct, a different formula is appropriate for specifying the calibration attributes or demodulating log amps like the AD8310, operating in RF applications with a sine wave input. (2) where: VOUT is the demodulated and filtered baseband (video or RSSI) output. VSLOPE is the logarithmic slope, now expressed in V/dB (25 mV/dB for the AD8310). PIN is the input power, expressed in dB relative to some reference power level. PO is the logarithmic intercept, expressed in dB relative to the same reference level. A widely used reference in RF systems is dB above 1 mW in 50 , a level of 0 dBm. Note that the quantity (PIN - PO) is dB. The logarithmic function disappears from the formula, because the conversion has already been implicitly performed in stating the input in decibels. This is strictly a concession to popular convention. Log amps manifestly do not respond to power (tacitly, power absorbed at the input), but rather to input voltage. The input is specified in dBV (decibels with respect to 1 V rms) throughout this data sheet. This is more precise, although still incomplete, because the signal waveform is also involved. Many users specify RF signals in terms of power (usually in dBm/50 ), and this convention is used in this data sheet when specifying the performance of the AD8310. High speed, high dynamic-range log amps use a cascade of nonlinear amplifier cells to generate the logarithmic function as a series of contiguous segments, a type of piecewise linear technique. The AD8310 employs six cells in its main signal path, each having a small-signal gain of 14.3 dB (x5.2) and a -3 dB bandwidth of about 900 MHz. The overall gain is about 20,000 (86 dB), and the overall bandwidth of the chain is approximately 500 MHz, resulting in a gain-bandwidth product (GBW) of 10,000 GHz, about a million times that of a typical op amp. This very high GBW is essential to accurate operation under small-signal conditions and at high frequencies. The AD8310 exhibits a logarithmic response down to inputs as small as 40 V at 440 MHz. 5VY VOUT = 0 VIN = 10-2VX -40dBc ) PROGRESSIVE COMPRESSION VOUT 3VY ( VOUT = VSLOPE PIN - PO Progressive compression log amps either provide a baseband video response or accept an RF input and demodulate this signal to develop an output that is essentially the envelope of the input represented on a logarithmic or decibel scale. The AD8310 is the latter kind. Demodulation is performed in a total of nine detector cells. Six are associated with the amplifier stages, and three are passive detectors that receive a progressively attenuated fraction of the full input. The maximum signal frequency can be 440 MHz, but, because all the gain stages are dc-coupled, operation at very low frequencies is possible. Rev. F | Page 9 of 24 AD8310 SLOPE AND INTERCEPT CALIBRATION OFFSET CONTROL All monolithic log amps from Analog Devices use precision design techniques to control the logarithmic slope and intercept. The primary source of this calibration is a pair of accurate voltage references that provide supply- and temperature-independent scaling. The slope is set to 24 mV/dB by the bias chosen for the detector cells and the subsequent gain of the postdetector output interface. With this slope, the full 95 dB dynamic range can be easily accommodated within the output swing capacity, when operating from a 2.7 V supply. Intercept positioning at -108 dBV (-95 dBm re 50 ) has likewise been chosen to provide an output centered in the available voltage range. In a monolithic log amp, direct coupling is used between the stages for several reasons. First, it avoids the need for coupling capacitors, which typically have a chip area at least as large as that of a basic gain cell, considerably increasing die size. Second, the capacitor values predetermine the lowest frequency at which the log amp can operate. For moderate values, this can be as high as 30 MHz, limiting the application range. Third, the parasitic back-plate capacitance lowers the bandwidth of the cell, further limiting the scope of applications. Precise control of the slope and intercept results in a log amp with stable scaling parameters, making it a true measurement device as, for example, a calibrated received signal strength indicator (RSSI). In this application, the input waveform is invariably sinusoidal. The input level is correctly specified in dBV. It can alternatively be stated as an equivalent power, in dBm, but in this case, it is necessary to specify the impedance in which this power is presumed to be measured. In RF practice, it is common to assume a reference impedance of 50 , in which 0 dBm (1 mW) corresponds to a sinusoidal amplitude of 316.2 mV (223.6 mV rms). However, the power metric is correct only when the input impedance is lowered to 50 , either by a termination resistor added across INHI and INLO, or by the use of a narrow-band matching network. Note that log amps do not inherently respond to power, but to the voltage applied to their input. The AD8310 presents a nominal input impedance much higher than 50 (typically 1 k at low frequencies). A simple input matching network can considerably improve the power sensitivity of this type of log amp. This increases the voltage applied to the input and, therefore, alters the intercept. For a 50 reactive match, the voltage gain is about 4.8, and the whole dynamic range moves down by 13.6 dB. The effective intercept is a function of waveform. For example, a square-wave input reads 6 dB higher than a sine wave of the same amplitude, and a Gaussian noise input reads 0.5 dB higher than a sine wave of the same rms value. However, the very high dc gain of a direct-coupled amplifier raises a practical issue. An offset voltage in the early stages of the chain is indistinguishable from a real signal. If it were as high as 400 V, it would be 18 dB larger than the smallest ac signal (50 V), potentially reducing the dynamic range by this amount. This problem can be averted by using a global feedback path from the last stage to the first, which corrects this offset in a similar fashion to the dc negative feedback applied around an op amp. The high frequency components of the feedback signal must, of course, be removed to prevent a reduction of the HF gain in the forward path. An on-chip filter capacitor of 33 pF provides sufficient suppression of HF feedback to allow operation above 1 MHz. The -3 dB point in the high-pass response is at 2 MHz, but the usable range extends well below this frequency. To further lower the frequency range, an external capacitor can be added at OFLT (Pin 3). For example, 300 pF lowers it by a factor of 10. Operation at low audio frequencies requires a capacitor of about 1 F. Note that this filter has no effect for input levels well above the offset voltage, where the frequency range would extend down to dc (for a signal applied directly to the input pins). The dc offset can optionally be nulled by adjusting the voltage on the OFLT pin (see the Applications Information section). Rev. F | Page 10 of 24 AD8310 PRODUCT OVERVIEW Similarly, capacitors labeled as C have a typical tolerance of 15% and essentially zero temperature or voltage sensitivity. Most interfaces have additional small junction capacitances associated with them, due to active devices or ESD protection, which might not be accurate or stable. Component numbering in these interface diagrams is local. The AD8310 has six main amplifier/limiter stages. These six cells and their and associated gm styled full-wave detectors handle the lower two-thirds of the dynamic range. Three topend detectors, placed at 14.3 dB taps on a passive attenuator, handle the upper third of the 95 dB range. The first amplifier stage provides a low noise spectral density (1.28 nV/Hz). Biasing for these cells is provided by two references: one determines their gain, and the other is a band gap circuit that determines the logarithmic slope and stabilizes it against supply and temperature variations. The AD8310 can be enabled or disabled by a CMOS-compatible level at ENBL (Pin 7). ENABLE INTERFACE The chip-enable interface is shown in Figure 23. The currents in the diode-connected transistors control the turn-on and turn-off states of the band gap reference and the bias generator. They are a maximum of 100 A when ENBL is taken to 5 V under worstcase conditions. For voltages below 1 V, the AD8310 is disabled and consumes a sleep current of less than 1 A. When tied to the supply or a voltage above 2 V, it is fully enabled. The internal bias circuitry is very fast (typically <100 ns for either off or on). In practice, however, the latency period before the log amp exhibits its full dynamic range is more likely to be limited by factors relating to the use of ac coupling at the input or the settling of the offset-control loop (see the following sections). The differential current-mode outputs of the nine detectors are summed and then converted to single-sided form, nominally scaled 2 A/dB. The output voltage is developed by applying this current to a 3 k load resistor followed by a high speed gain-of-four buffer amplifier, resulting in a logarithmic slope of 24 mV/dB (480 mV/decade) at VOUT (Pin 4). The unbuffered voltage can be accessed at BFIN (Pin 6), allowing certain functional modifications such as the addition of an external postdemodulation filter capacitor and the alteration or adjustment of slope and intercept. AD8310 40k ENBL 7 -INPUT SIX 14.3dB 900MHz AMPLIFIER STAGES INHI BFIN 1.0k 2 BUFFER INPUT COMM MIRROR INLO 2 A /dB 3 NINE DETECTOR CELLS SPACED 14.3dB 2 + 3k COMM COMMON ENABLE COMM INPUT-OFFSET COMPENSATION LOOP - VOUT Figure 23. Enable Interface OUTPUT 3k INPUT INTERFACE 1k COMM OFLT 33pF OFFSET FILTER COMM Figure 22. Main Features of the AD8310 The last gain stage also includes an offset-sensing cell. This generates a bipolarity output current, if the main signal path exhibits an imbalance due to accumulated dc offsets. This current is integrated by an on-chip capacitor that can be increased in value by an off-chip component at OFLT (Pin 3). The resulting voltage is used to null the offset at the output of the first stage. Because it does not involve the signal input connections, whose ac-coupling capacitors otherwise introduce a second pole into the feedback path, the stability of the offset correction loop is assured. The AD8310 is built on an advanced, dielectrically isolated, complementary bipolar process. In the following interface diagrams shown in Figure 23 to Figure 26, resistors labeled as R are thin-film resistors that have a low temperature coefficient of resistance (TCR) and high linearity under large-signal conditions. Their absolute tolerance is typically within 20%. 01084-022 +INPUT ENBL BAND GAP REFERENCE AND BIASING 01084-023 8mA SUPPLY TO BIAS STAGES AD8310 VPOS Figure 24 shows the essentials of the input interface. CP and CM are parasitic capacitances, and CD is the differential input capacitance, largely due to Q1 and Q2. In most applications, both input pins are ac-coupled. The S switches close when enable is asserted. When disabled, bias current IE is shut off and the inputs float; therefore, the coupling capacitors remain charged. If the log amp is disabled for long periods, small leakage currents discharge these capacitors. Then, if they are poorly matched, charging currents at power-up can generate a transient input voltage that can block the lower reaches of the dynamic range until it becomes much less than the signal. A single-sided signal can be applied via a blocking capacitor to either Pin 1 or Pin 8, with the other pin ac-coupled to ground. Under these conditions, the largest input signal that can be handled is 0 dBV (a sine amplitude of 1.4 V) when using a 3 V supply; a 5 dBV input (2.5 V amplitude) can be handled with a 5 V supply. When using a fully balanced drive, this maximum input level is permissible for supply voltages as low as 2.7 V. Above 10 MHz, this is easily achieved using an LC matching network. Such a network, having an inductor at the input, usefully eliminates the input transient noted above. Rev. F | Page 11 of 24 AD8310 5 VPOS 5 VPOS 125 125 MAIN GAIN STAGES 6k COM CP TO LAST DETECTOR Q1 2k Q2 6k 16A AT BALANCE S gm Q1 INHI 8 4k TOP-END DETECTORS BIAS, ~3k 1.2V Q2 INLO 1 TYP 2.2V FOR 3V SUPPLY, 3.2V AT 5V Q3 Q4 36k 3 COFLT 48k 33pF 2 COMM COM IE 2.4mA S Figure 25. Offset Interface and Offset-Nulling Path 01084-024 CM AVERAGE ERROR CURRENT OFLT 2 COMM In normal operation using an ac-coupled input signal, the OFLT pin should be left unconnected. The gm cell, which is gated off when the chip is disabled, converts a residual offset (sensed at a point near the end of the cascade of amplifiers) to a current. This is integrated by the on-chip capacitor, CHP, plus any added external capacitance, COFLT, to generate the voltage that is applied back to the input stage in the polarity needed to null the output offset. From a small-signal perspective, this feedback alters the response of the amplifier, which exhibits a zero in its ac transfer function, resulting in a closed-loop, highpass -3 dB corner at about 2 MHz. An external capacitor lowers the high-pass corner to arbitrarily low frequencies; using 1 F, the 3 dB corner is at 60 Hz. Figure 24. Signal Input Interface Occasionally, it might be desirable to use the dc-coupled potential of the AD8310 in baseband applications. The main challenge here is to present the signal at the elevated commonmode input level, which might require the use of low noise, low offset buffer amplifiers. In some cases, it might be possible to use dual supplies of 3 V, which allow the input pins to operate at ground potential. The output, which is internally referenced to the COMM pin (now at -3 V), can be positioned back to ground level, with essentially no sensitivity to the particular value of the negative supply. OUTPUT INTERFACE OFFSET INTERFACE The nine detectors generate differential currents, having an average value that is dependent on the signal input level, plus a fluctuation at twice the input frequency. These are summed at nodes LGP and LGN in Figure 26. Further currents are added at these nodes to position the intercept by slightly raising the output for zero input and to provide temperature compensation. The input-referred dc offsets in the signal path are nulled via the interface associated with Pin 3, shown in Figure 25. Q1 and Q2 are the first-stage input transistors, having slightly unbalanced load resistors, resulting in a deliberate offset voltage of about 1.5 mV referred to the input pins. Q3 generates a small current to null this error, dependent on the voltage at the OFLT pin. When Q1 and Q2 are perfectly matched, this voltage is about 1.75 V. In practice, it can range from approximately 1 V to 2.5 V for an input-referred offset of 1.5 mV. VPOS 5 0.4pF 1.25k 1.25k 1.25k 1.25k 0.4pF LGP FROM ALL DETECTORS LGN 4 0.2pF BIAS 2A/dB 60A R1 3k 3k VOUT BIAS 1k 4k 4k COMM 2 6 BFIN Figure 26. Simplified Output Interface Rev. F | Page 12 of 24 01084-026 CD 01084-025 INPUT STAGE S AD8310 For zero-signal conditions, all the detector output currents are equal. For a finite input of either polarity, their difference is converted by the output interface to a single-sided unipolar current, nominally scaled 2 A/dB (40 A/decade), at the output pin BFIN. An on-chip resistor of ~3 k, R1, converts this current to a voltage of 6 mV/dB. This is then amplified by a factor of 4 in the output buffer, which can drive a current of up to 25 mA in a grounded load resistor. The overall rise time of the AD8310 is less than 15 ns. There is also a delay time of about 6 ns when the log amp is driven by an RF burst, starting at zero amplitude. When driving capacitive loads, it is desirable to add a low value of load resistor to speed up the return to the baseline; the buffer is stable for loads of a least 100 pF. The output bandwidth can be lowered by adding a grounded capacitor at BFIN. The timeconstant of the resulting single-pole filter is formed with the 3 k internal load resistor (with a tolerance of 20%). Therefore, to set the -3 dB frequency to 20 kHz, use a capacitor of 2.7 nF. Using 2.7 F, the filter corner is at 20 Hz. Rev. F | Page 13 of 24 AD8310 USING THE AD8310 The coupling time constant, 50 x CC/2, forms a high-pass corner with a 3 dB attenuation at fHP = 1/( x 50 x CC), where C1 = C2 = CC. In high frequency applications, fHP should be as large as possible to minimize the coupling of unwanted low frequency signals. In low frequency applications, a simple RC network forming a low-pass filter should be added at the input for similar reasons. This should generally be placed at the generator side of the coupling capacitors, thereby lowering the required capacitance value for a given high-pass corner frequency. For applications in which the ground plane might not be an equipotential (possibly due to noise in the ground plane), the low input of an unbalanced source should generally be ac-coupled through a separate connection of the low associated with the source. Furthermore, it is good practice in such situations to break the ground loop by inserting a small resistance to ground in the low side of the input connector (see Figure 28). BASIC CONNECTIONS Figure 27 shows the connections needed for most applications. A supply voltage between 2.7 V and 5.5 V is applied to VPOS and is decoupled using a 0.01 F capacitor close to the pin. Optionally, a small series resistor can be placed in the power line to give additional filtering of power-supply noise. The ENBL input, which has a threshold of approximately 1.3 V (see Figure 15), should be tied to VPOS when this feature is not needed. 4.7 OPTIONAL C2 0.01F NC 7 6 5 3 AD8310 52.3 C1 0.01F INLO COMM OFLT VOUT 1 2 3 4 NC GENERATOR COMMON 4.7 VOUT (RSSI) NC = NO CONNECT BOARD-LEVEL GROUND 3.0 10MHz 50MHz 4 NC NC = NO CONNECT VOUT (RSSI) 01084-027 2 5 INHI ENBL BFIN VPOS SIGNAL INPUT INLO COMM OFLT VOUT 1 6 Figure 29 shows the output vs. the input level for sine inputs at 10 MHz, 50 MHz, and 100 MHz. Figure 30 shows the logarithmic conformance under the same conditions. C4 0.01F AD8310 C1 0.01F 7 Figure 28. Connections for Isolation of Source Ground from Device Ground INHI ENBL BFIN VPOS 52.3 C4 0.01F NC 8 2.5 100MHz 2.0 Figure 27. Basic Connections While the AD8310's input can be driven differentially, the input signal is, in general, single-ended. C1 is tied to ground, and the input signal is coupled in through C2. Capacitor C1 and Capacitor C2 should have the same value to minimize start-up transients when the enable feature is used; otherwise, their values need not be equal. The 52.3 resistor combines with the 1.1 k input impedance of the AD8310 to yield a simple broadband 50 input match. An input matching network can also be used (see the Input Matching section). Rev. F | Page 14 of 24 1.5 1.0 0.5 0 -120 -100 -80 (-87dBm) -60 -40 INPUT LEVEL (dBV) -20 0 (+13dBm) 20 01084-029 8 VS (2.7V-5.5V) C2 0.01F OUTPUT (V) SIGNAL INPUT VS (2.7V-5.5V) 4.7 OPTIONAL 01084-028 The AD8310 has very high gain and bandwidth. Consequently, it is susceptible to all signals that appear at the input terminals within a very broad frequency range. Without the benefit of filtering, these are indistinguishable from the desired signal and have the effect of raising the apparent noise floor (that is, lowering the useful dynamic range). For example, while the signal of interest has an IF of 50 MHz, any of the following can easily be larger than the IF signal at the lower extremities of its dynamic range: a few hundred mV of 60 Hz hum picked up due to poor grounding techniques, spurious coupling from a digital clock source on the same PC board, local radio stations, and so on. Careful shielding and supply decoupling is, therefore, essential. A ground plane should be used to provide a low impedance connection to the common pin COMM, for the decoupling capacitor(s) used at VPOS, and for the output ground. INTERCEPT Figure 29. Output vs. Input Level at 10 MHz, 50 MHz, and 100 MHz AD8310 5 dBV vs. dBm 4 The most widely used convention in RF systems is to specify power in dBm, decibels above 1 mW in 50 . Specification of the log amp input level in terms of power is strictly a concession to popular convention. As mentioned previously, log amps do not respond to power (power absorbed at the input), but to the input voltage. The use of dBV, defined as decibels with respect to a 1 V rms sine wave, is more precise. However, this is still ambiguous, because waveform is also involved in the response of a log amp, which, for a complex input such as a CDMA signal, does not follow the rms value exactly. Because most users specify RF signals in terms of power (more specifically, in dBm/50 ) both dBV and dBm are used to specify the performance of the AD8310, showing equivalent dBm levels for the special case of a 50 environment. Values in dBV are converted to dBm re 50 by adding 13 dB. 3dB DYNAMIC RANGE 3 ERROR (dB) 2 1dB DYNAMIC RANGE 1 10MHz 0 -1 -2 50MHz -3 -4 100MHz -100 (-87dBm) -80 -60 -40 INPUT LEVEL (dBV) -20 0 (+13dBm) 20 01084-030 -5 -120 Figure 30. Log Conformance Error vs. Input Level at 10 MHz, 50 MHz, and 100 MHz TRANSFER FUNCTION IN TERMS OF SLOPE AND INTERCEPT Table 4. Correction for Signals with Differing Crest Factors The transfer function of the AD8310 is characterized in terms of its slope and intercept. The logarithmic slope is defined as the change in the RSSI output voltage for a 1 dB change at the input. For the AD8310, slope is nominally 24 mV/dB. Therefore, a 10 dB change at the input results in a change at the output of approximately 240 mV. The plot of log conformance shows the range over which the device maintains its constant slope. The dynamic range of the log amp is defined as the range over which the slope remains within a certain error band, usually 1 dB or 3 dB. In Figure 30, for example, the 1 dB dynamic range is approximately 95 dB (from +4 dBV to -91 dBV). The intercept is the point at which the extrapolated linear response would intersect the horizontal axis (see Figure 29). For the AD8310, the intercept is calibrated to be -108 dBV (-95 dBm). Using the slope and intercept, the output voltage can be calculated for any input level within the specified input range using the following equation: VOUT = VSLOPE x (PIN - PO) (3) where: VOUT is the demodulated and filtered RSSI output. VSLOPE is the logarithmic slope expressed in V/dB. PIN is the input signal expressed in dB relative to some reference level (either dBm or dBV in this case). PO is the logarithmic intercept expressed in dB relative to the same reference level. Signal Type Sine wave Square wave or dc Triangular wave GSM channel (all time slots on) CDMA channel (forward link, nine channels on) CDMA channel (reverse link) PDC channel (all time slots on) 1 Correction Factor1 (dB) 0 -3.01 0.9 0.55 3.55 0.5 0.58 Add to the measured input level. INPUT MATCHING Where higher sensitivity is required, an input matching network is useful. Using a transformer to achieve the impedance transformation also eliminates the need for coupling capacitors, lowers the offset voltage generated directly at the input, and balances the drive amplitude to INLO and INHI. The choice of turns ratio depends somewhat on the frequency. At frequencies below 50 MHz, the reactance of the input capacitance is much higher than the real part of the input impedance. In this frequency range, a turns ratio of about 1:4.8 lowers the input impedance to 50 , while raising the input voltage lowers the effect of the short-circuit noise voltage by the same factor. The intercept is also lowered by the turns ratio; for a 50 match, it is reduced by 20 log10 (4.8) or 13.6 dB. The total noise is reduced by a somewhat smaller factor, because there is a small contribution from the input noise current. For example, for an input level of -33 dBV (-20 dBm), the output voltage is VOUT = 0.024 V/dB x (-33 dBV - (-108 dBV)) = 1.8 V (4) Rev. F | Page 15 of 24 AD8310 14 NARROW-BAND MATCHING 13 12 Transformer coupling is useful in broadband applications. However, a magnetically coupled transformer might not be convenient in some situations. Table 5 lists narrow-band matching values. 11 DECIBELS 9 Table 5. Narrow-Band Matching Values ZIN () 45 44 46 50 57 57 50 54 103 102 99 98 101 95 92 114 C1 (pF) 160 82 30 15 10 7.5 6.2 3.9 100 51 22 11 7.5 5.6 4.3 2.2 C2 (pF) 150 75 27 13 8.2 6.8 5.6 3.3 91 43 18 9.1 6.2 4.7 3.9 2.0 LM (nH) 3300 1600 680 270 220 150 100 39 5600 2700 1000 430 260 180 130 47 Voltage Gain (dB) 13.3 13.4 13.4 13.4 13.2 12.8 12.3 10.9 10.4 10.4 10.6 10.5 10.3 10.3 9.9 6.8 At high frequencies, it is often preferable to use a narrow-band matching network, as shown in Figure 31. This has several advantages. The same voltage gain is achieved, providing increased sensitivity, but a measure of selectivity is also introduced. The component count is low: two capacitors and an inexpensive chip inductor. Additionally, by making these capacitors unequal, the amplitudes at INP and INM can be equalized when driving from a single-sided source; that is, the network also serves as a balun. Figure 32 shows the response for a center frequency of 100 MHz; note the very high attenuation at low frequencies. The high frequency attenuation is due to the input capacitance of the log amp. SIGNAL INPUT C1 AD8310 6 5 4 3 INPUT 2 1 0 -1 60 80 70 100 110 90 120 FREQUENCY (MHz) 130 140 150 Figure 32. Response of 100 MHz Matching Network GENERAL MATCHING PROCEDURE For other center frequencies and source impedances, the following steps can be used to calculate the basic matching parameters. Step 1: Tune Out CIN At a center frequency, fC, the shunt impedance of the input capacitance, CIN, can be made to disappear by resonating with a temporary inductor, LIN, whose value is given by L IN = 1 (5) 2 C IN where CIN = 1.4 pF. For example, at fC = 100 MHz, LIN = 1.8 H. Step 2: Calculate CO and LO Now, having a purely resistive input impedance, calculate the nominal coupling elements, CO and LO, using CO = 2f C 1 ; R IN R M LO = (R IN R M ) 2 f C (6) Step 3: Split CO into Two Parts INLO 1 01084-031 C2 7 For the AD8310, RIN is 1 k. Therefore, if a match to 50 is needed, at fC = 100 MHz, CO must be 7.12 pF and LO must be 356 nH. 8 INHI LM 8 01084-032 fC (MHz) 10 20 50 100 150 200 250 500 10 20 50 100 150 200 250 500 GAIN 10 Figure 31. Reactive Matching Network To provide the desired fully balanced form of the network shown in Figure 31, two capacitors C1 and C2, each of nominally twice CO, can be used. This requires a value of 14.24 pF in this example. Under these conditions, the voltage amplitudes at INHI and INLO are similar. A somewhat better balance in the two drives can be achieved when C1 is made slightly larger than C2, which also allows a wider range of choices in selecting from standard values. For example, capacitors of C1 = 15 pF and C2 = 13 pF can be used, making CO = 6.96 pF. Rev. F | Page 16 of 24 AD8310 Step 4: Calculate LM 0.01F (7) C2 0.01F 8 7 6 AD8310 52.3 1 2 3 4 VOUT (RSSI) 10k VR1 10k NC = NO CONNECT 24mV/dB 10% Figure 33. Slope and Intercept Adjustments INCREASING THE SLOPE TO A FIXED VALUE (8) SLOPE AND INTERCEPT ADJUSTMENTS Where system (that is, software) calibration is not available, the adjustments shown in Figure 33 can be used, either singly or in combination, to trim the absolute accuracy of the AD8310. The log slope can be raised or lowered by VR1; the values shown provide a calibration range of 10% (22.6 mV/dB to 27.4 mV/dB), which includes full allowance for the variability in the value of the internal resistances. The adjustment can be made by alternately applying two fixed input levels, provided by an accurate signal generator, spaced over the central portion of the dynamic range, for example, -60 dBV and -20 dBV. Alternatively, an AM-modulated signal at about the center of the dynamic range can be used. For a modulation depth M, expressed as a fraction, the decibel range between the peaks and troughs over one cycle of the modulation period is given by 1+ M 1+ M 25k NC The nearest standard value of 270 nH can be used with only a slight loss of matching accuracy. The voltage gain at resonance depends only on the ratio of impedances, as given by dB = 20 log 10 FOR VPOS = 3V, RS = 500k FOR VPOS = 5V, RS = 850k INLO COMM OFLT VOUT C1 0.01F = 10 log R IN R S 5 INHI ENBL BFIN VPOS With LIN = 1.8 H and LO = 356 nH, the value of LM to complete this example of a match of 50 at 100 MHz is 297.2 nH. R IN GAIN = 20 log RS VR2 100k RS (9) It is also possible to increase the slope to a new fixed value and, therefore, to increase the change in output for each decibel of input change. A common example of this is the need to map the output swing of the AD8310 into the input range of an analogto-digital converter (ADC) with a rail-to-rail input swing. Alternatively, a situation might arise when only a part of the total dynamic range is required (for example, just 20 dB) in an application where the nominal input level is more tightly constrained, and a higher sensitivity to a change in this level is required. Of course, the maximum output is limited by either the load resistance and the maximum output current rating of 25 mA or by the supply voltage (see the Specifications section). The slope can easily be raised by adding a resistor from VOUT to BFIN, as shown in Figure 34. This alters the gain of the output buffer, by means of stable positive feedback, from its normal value of 4 to an effective value that can be as high as 16, corresponding to a slope of 100 mV/dB. 0.01F SIGNAL INPUT 4.7 VS (2.7V-5.5V) C2 0.01F 8 7 6 5 INHI ENBL BFIN VPOS RSLOPE 12.1k AD8310 52.3 For example, using a generator output of -40 dBm with a 70% modulation depth (M = 0.7), the decibel range is 15 dB, because the signal varies from -47.5 dBm to -32.5 dBm. C1 0.01F INLO COMM OFLT VOUT 1 2 3 4 NC VOUT 100mV/dB NC = NO CONNECT The log intercept is adjustable by VR2 over a -3 dB range with the component values shown. VR2 is adjusted while applying an accurately known CW signal, preferably near the lower end of the dynamic range, to minimize the effect of any residual uncertainty in the slope. For example, to position the intercept to -80 dBm, a test level of -65 dBm can be applied, and VR2 can be adjusted to produce a dc output of 15 dB above 0 at 24 mV/dB, which is 360 mV. 01084-034 LM L IN LO = (L IN + LO ) SIGNAL INPUT 01084-033 The matching inductor required to provide both LIN and LO is the parallel combination of these. +VS (2.7V-5.5V) 4.7 Figure 34. Raising the Slope to 100 mV/dB The resistor, RSLOPE, is set according to the equation Rev. F | Page 17 of 24 R SLOPE = 1- 9.22 k 24 mV/dB Slope (10) AD8310 OUTPUT FILTERING For applications in which maximum video bandwidth and, consequently, fast rise time are desired, it is essential that the BFIN pin be left unconnected and free of any stray capacitance. The nominal output video bandwidth of 25 MHz can be reduced by connecting a ground-referenced capacitor (CFILT) to the BFIN pin, as shown in Figure 35. This is generally done to reduce output ripple (at twice the input frequency for a symmetric input waveform such as sinusoidal signals). AD8310 LOWERING THE HIGH-PASS CORNER FREQUENCY OF THE OFFSET COMPENSATION LOOP In normal operation using an ac-coupled input signal, the OFLT pin should be left unconnected. Input-referred dc offsets of about 1.5 mV in the signal path are nulled via an internal offset control loop. This loop has a high-pass -3 dB corner at about 2 MHz. In low frequency ac-coupled applications, it is necessary to lower this corner frequency to prevent input signals from being misinterpreted as offsets. An external capacitor on OFLT lowers the high-pass corner to arbitrarily low frequencies (Figure 36). For example, by using a 1 F capacitor, the 3 dB corner is reduced to 60 Hz. 2A/dB +4 VOUT AD8310 3k BFIN OFLT COFLT (SEE TEXT) Figure 35. Lowering the Postdemodulation Video Bandwidth CFILT is selected using the following equation: C FILT = 1 (2 x 3 k x VideoBandwidth ) - 2.1 pF 01084-036 CFILT = 1/(2 x 3k x VIDEO BANDWIDTH) - 2.1pF 01084-035 CFILT Figure 36. Lowering the High-Pass Corner Frequency of the Offset Control Loop (11) The video bandwidth should typically be set at a frequency equal to about one-tenth the minimum input frequency. This ensures that the output ripple of the demodulated log output, which is at twice the input frequency, is well filtered. The corner frequency is set by the following equation: f CORNER = 1 (2 x 2625 x COFLT ) where COFLT is the capacitor connected to OFLT. In many log amp applications, it might be necessary to lower the corner frequency of the postdemodulation filtering to achieve low output ripple while maintaining a rapid response time to changes in signal level. An example of a 4-pole active filter is shown in the AD8307 data sheet. Rev. F | Page 18 of 24 (12) AD8310 APPLICATIONS INFORMATION 0.01F The AD8310 is highly versatile and easy to use. It needs only a few external components, most of which can be immediately accommodated using the simple connections shown in the Using the AD8310 section. 5V 499 5V NC 0.1F 8 7 6 5 INHI ENBL BFIN VPOS A few examples of more specialized applications are provided in the following sections. See the AD8307 data sheet for more applications (note the slightly different pin configuration). 499 SIGNAL INPUT AD8310 AD8138 5V INLO COMM OFLT VOUT 1 10k 2 3 4 VOUT 499 2.5V 10k AD8310 50 VOUT 01084-037 50 Figure 37. Output Response of Cable-Driver Application DC-COUPLED INPUT It might occasionally be necessary to provide response to dc inputs. Because the AD8310 is internally dc-coupled, there is no reason why this cannot be done. However, its differential inputs must be positioned at least 2 V above the COM potential for proper biasing of the first stage. Usually, the source is a singlesided ground-referenced signal, so level-shifting and a singleended-to-differential conversion must be provided to correctly drive the AD8310's inputs. 0.1F 499 5V 1.87k 3.01k 01084-038 50 NC = NO CONNECT Figure 38. DC-Coupled Log Amp In this application the offset voltage of the AD8138 must be trimmed. The internal offset compensation circuitry of the AD8310 is disabled by applying a nominal voltage of ~1.9 V to the OFLT pin, so the trim on the AD8138 is effectively trimming the offsets of both devices. The trim is done by grounding the circuit's input and slightly varying the gain resistors on the inverting input of the AD8138 (a 50 potentiometer is used in this example) until the voltage on the AD8310's output reaches a minimum. After trimming, the lower end of the dynamic range is limited by the broadband noise at the output of the AD8138, which is approximately 425 V p-p. A differential low-pass filter can be added between the AD8138 and the AD8310 when the very fast pulse response of the circuit is not required. Figure 38 shows how a level-shift to midsupply (2.5 V in this example) and a single-ended-to-differential conversion can be accomplished using the AD8138 differential amplifier. The four 499 resistors set up a gain of unity. An output common-mode (or bias) voltage of 2.5 is achieved by applying 2.5 V from a supplyreferenced resistive divider to the VOCM pin of the AD8138. The differential outputs of the AD8138 directly drive the 1.1 k input impedance of the AD8310. 2.7 2.5 2.3 2.1 RSSI OUTPUT (V) For a supply voltage of 3 V or greater, the AD8310 can drive a grounded 100 load to 2.5 V. If reverse-termination is required when driving a 50 cable, it should be included in series with the output, as shown in Figure 37. The slope at the load is then 12 mV/dB. In some cases, it might be permissible to operate the cable without a termination at the far end, in which case the slope is not lowered. Where a further increase in slope is desirable, the scheme shown in Figure 34 can be used. 1.9 1.7 1.5 1.3 1.1 0.9 0.7 0.1 1 10 INPUT LEVEL (mV) 100 1000 01084-039 CABLE-DRIVING Figure 39. Transfer Function of DC-Coupled Log Amp Application Rev. F | Page 19 of 24 AD8310 EVALUATION BOARD An evaluation board is available that has been carefully laid out and tested to demonstrate the specified high speed performance of the AD8310. Figure 40 shows the schematic of the evaluation board, which follows the basic connections schematic shown in Figure 27. 01084-041 Connectors INHI, INLO, and VOUT are of the SMA type. Supply and ground are connected to the TP1 and TP2 vector pins. The layout and silkscreen for the component side of the board are shown in Figure 41 and Figure 42. Switches and component settings for different setups are described in Table 6. For ordering information, see the Ordering Guide. TP1 R5 0 VPOS A B C3 OPEN C2 0.01F 8 R4 0 5 C1 0.01F R2 0 AD8310 INLO COMM OFLT VOUT 1 TP2 2 3 4 C7 OPEN R6 0 VOUT W1 W2 C6 OPEN R7 OPEN Figure 40. Evaluation Board Schematic 01084-042 R1 0 6 C5 OPEN INHI ENBL BFIN VPOS R3 52.3 INLO 7 C4 0.01F 01084-040 INHI Figure 41. Layout of the Component Side of the Evaluation Board SW1 Figure 42. Component Side Silkscreen of the Evaluation Board Rev. F | Page 20 of 24 AD8310 Table 6. Evaluation Board Setup Options Component TP1, TP2 SW1 R1/R4 C1, C2, R3 C3 C4, C5, R5 R6 W1, W2, C6, R7 C7 Function Supply and Ground Vector Pins. Device Enable. When in Position A, the ENBL pin is connected to +VS, and the AD8310 is in normal operating mode. When in Position B, the ENBL pin is connected to ground, putting the device into sleep mode. SMA Connector Grounds. Connects common of INHI and INLO SMA connectors to ground. They can be used to isolate the generator ground from the evaluation board ground. See Figure 28. Input Interface. R3 (52.3 ) combines with the AD8310's 1 k input impedance to give an overall broadband input impedance of 50 . C1, C2, and the AD8310's input impedance combine to set a high-pass input corner of 32 kHz. Alternatively, R3, C1, and C2 can be replaced by an inductor and matching capacitors to form an input matching network. See the Input Matching section for details. RSSI (Video) Bandwidth Adjust. The addition of C3 (farads) lowers the RSSI bandwidth of the AD8310's output according to the following equation: CFILT = 1/(2 x 3 k Video Bandwidth) - 2.1 pF Supply Decoupling. The normal supply decoupling of 0.01 F (C4) can be augmented by a larger capacitor in C5. An inductor or small resistor can be placed in R5 for additional decoupling. Output Source Impedance. In cable-driving applications, a resistor (typically 50 or 75 ) can be placed in R6 to give the circuit a back-terminated output impedance. Output Loading. Resistors and capacitors can be placed in C6 and R7 to load-test VOUT. Jumper W1 and Jumper W2 are used to connect or disconnect the loads. Offset Compensation Loop. A capacitor in C7 reduces the corner frequency of the offset control loop in low frequency applications. Rev. F | Page 21 of 24 Default Condition Not applicable SW1 = A R1 = R4 = 0 R3 = 52.3 , C1 = C2 = 0.01 F C3 = open C4 = 0.01 F, C5 = open, R5 = 0 R6 = 0 C6 = R7 = open, W1 = W2 = installed C7 = open AD8310 DIE INFORMATION X 1 2 8 7 Y 6 3 5B 5A BOND PAD STATISTICS ALL MEASUREMENTS IN MICRONS MINIMUM PASSIVATION OPENING: 92 x 92, MINIMUM PAD PITCH: 150 DIE SIZE CALCULATION ALL MEASUREMENTS IN MICRONS DIE X (WIDTH OF DIE IN X DIRECTION) = 745 DIE Y (WIDTH OF DIE IN Y DIRECTION) = 1390 DIE THICKNESS = 305 COORDINATES OF BOND PAD CENTERS: (1) -233, +540 (2) -250, +310 (3) -250, -273 (4) -250, -519 (5B) +250, -366 (5A) +250, -516 (6) +250, -218 (7) +249, +310 (8) +233, +540 01084-044 4 Figure 43. Die Outline Dimensions Table 7. Die Pad Function Descriptions Pin No. 1 2 3 4 5A, 5B 6 7 8 Mnemonic INLO COMM OFLT VOUT VPOS BFIN ENBL INHI Description One of Two Balanced Inputs. Biased roughly to VPOS/2. Common Pin. Usually grounded. Offset Filter Access. Nominally at about 1.75 V. Low Impedance Output Voltage. Carries a 25 mA maximum load. Positive Supply. 2.7 V to 5.5 V at 8 mA quiescent current. Buffer Input. Used to lower postdetection bandwidth. CMOS Compatible Chip Enable. Active when high. Second of Two Balanced Inputs. Biased roughly to VPOS/2. Rev. F | Page 22 of 24 AD8310 OUTLINE DIMENSIONS 3.20 3.00 2.80 8 3.20 3.00 2.80 1 5.15 4.90 4.65 5 4 PIN 1 IDENTIFIER 0.65 BSC 0.95 0.85 0.75 15 MAX 1.10 MAX 0.40 0.25 6 0 0.23 0.09 COMPLIANT TO JEDEC STANDARDS MO-187-AA 0.80 0.55 0.40 100709-B 0.15 0.05 COPLANARITY 0.10 Figure 44. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters ORDERING GUIDE Model 1 AD8310ARM AD8310ARM-REEL7 AD8310ARMZ AD8310ARMZ-REEL7 AD8310ACHIPS AD8310-EVAL 1 Temperature Range -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C Package Description 8-Lead MSOP, Tube 8-Lead MSOP, 7" Tape and Reel 8-Lead MSOP, Tube 8-Lead MSOP, 7" Tape and Reel Die Evaluation Board Z = RoHS Compliant Part. Rev. F | Page 23 of 24 Package Option RM-8 RM-8 RM-8 RM-8 Branding J6A J6A J6A J6A AD8310 NOTES (c) 2005-2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D01084-0-6/10(F) Rev. F | Page 24 of 24 Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Analog Devices Inc.: AD8310ARMZ AD8310ARM AD8310ARM-REEL7 AD8310ARMZ-REEL7 AD8310-EVALZ