a FEATURES AD5200--256-Position AD5201--33-Position 10 k, 50 k 3-Wire SPI-Compatible Serial Data Input Single Supply 2.7 V to 5.5 V or Dual Supply 2.7 V for AC or Bipolar Operations Internal Power-On Midscale Preset APPLICATIONS Mechanical Potentiometer Replacement Instrumentation: Gain, Offset Adjustment Programmable Voltage-to-Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching GENERAL DESCRIPTION The AD5200 and AD5201 are programmable resistor devices, with 256 positions and 33 positions respectively, that can be digitally controlled through a 3-wire SPI serial interface. The terms programmable resistor, variable resistor (VR), and RDAC are commonly used interchangeably to refer to digital potentiometers. These devices perform the same electronic adjustment function as a potentiometer or variable resistor. Both AD5200/AD5201 contain a single variable resistor in the compact MSOP package. Each device contains a fixed wiper resistance at the wiper contact that taps the programmable resistance at a point determined by a digital code. The code is loaded in the serial input register. The resistance between the wiper and either end point of the programmable resistor varies linearly with respect to the digital code transferred into the VR latch. Each variable resistor offers a completely programmable value of resistance, between the A terminal and the wiper, or the B terminal and the wiper. The fixed A-to-B terminal resistance of 10 k or 50 k 256-Position and 33-Position Digital Potentiometers AD5200/AD5201 FUNCTIONAL BLOCK DIAGRAM AD5200/AD5201 VDD VSS A CS CLK SDI W SER REG Dx B 8/6 RDAC REG SHDN GND PWR-ON PRESET has a nominal temperature coefficient of 500 ppm/C. The VR has a VR latch that holds its programmed resistance value. The VR latch is updated from an SPI-compatible serial-to-parallel shift register that is loaded from a standard 3-wire serial-input digital interface. Eight data bits for the AD5200 and six data bits for the AD5201 make up the data word that is clocked into the serial input register. The internal preset forces the wiper to the midscale position by loading 80H and 10H into AD5200 and AD5201 VR latches respectively. The SHDN pin forces the resistor to an end-to-end open-circuit condition on the A terminal and shorts the wiper to the B terminal, achieving a microwatt power shutdown state. When SHDN is returned to logic high, the previous latch setting puts the wiper in the same resistance setting prior to shutdown. The digital interface is still active during shutdown so that code changes can be made that will produce a new wiper position when the device is returned from shutdown. All parts are guaranteed to operate over the extended industrial temperature range of -40C to +85C. REV. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/461-3113 (c) Analog Devices, Inc., 2012 AD5200/AD5201-SPECIFICATIONS (VDD = 5 V 10%, or 3 V 10%, VSS = 0 V, VA = +VDD, VB = 0 V, AD5200 ELECTRICAL CHARACTERISTICS -40C < T < +85C unless otherwise noted.) A Parameter Symbol DC CHARACTERISTICS RHEOSTAT MODE Resistor Differential Nonlinearity 2 R-DNL R-INL Resistor Integral Nonlinearity 2 RAB Nominal Resistor Tolerance 3 Resistance Temperature Coefficient RAB/T Wiper Resistance RW Conditions Min Typ1 RWB, VA = No Connect RWB, VA = No Connect TA = 25C V AB = V DD, Wiper = No Connect V DD = 5 V -1 -2 -30 DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (Specifications apply to all VRs.) Resolution N DNL Differential Nonlinearity 4 Integral Nonlinearity 4 INL Code = 80 H Voltage Divider Temperature Coefficient VW/T Code = FF H Full-Scale Error V WFSE Zero-Scale Error V WZSE Code = 00 H RESISTOR TERMINALS Voltage Range 5 Capacitance 6 A, B Capacitance 6 W Shutdown Supply Current Common-Mode Leakage V A, B, W C A, B CW IDD_SD ICM 7 DIGITAL INPUTS AND OUTPUTS Input Logic High Input Logic Low Input Logic High Input Logic Low Input Current Input Capacitance 6 VIH VIL VIH VIL IIL C IL POWER SUPPLIES Logic Supply Power Single-Supply Range Power Dual-Supply Range Positive Supply Current Negative Supply Current Power Dissipation 8 Power Supply Sensitivity V LOGIC V DD RANGE VDD/SS RANGE IDD ISS PDISS PSS DYNAMIC CHARACTERISTICS Bandwidth -3 dB Total Harmonic Distortion V W Settling Time (10 k/50 k) Resistor Noise Voltage Density f = 1 MHz, Measured to GND, Code = 80 f = 1 MHz, Measured to GND, Code = 80 V DD = 5.5 V V A = V B = V DD/2 Max 0.25 +1 0.5 +2 +30 500 50 100 8 -1 -2 1/4 1/2 5 -1.5 -0.5 0 +0.5 +1 +2 VSS VDD 45 60 0.01 1 H H 0 +1.5 5 2.4 0.8 V DD = 3 V, VSS = 0 V V DD = 3 V, VSS = 0 V V IN = 0 V or 5 V 2.1 0.6 1 5 V IH = +5 V or V IL = 0 V V SS = -5 V V IH = +5 V or V IL = 0 V, VDD = +5 V, VSS = 0 V VDD = +5 V 10%, Code = Midscale 5.5 5.5 2.7 15 40 15 40 0.2 -0.01 0.001 +0.01 RAB = 10 k, Code = 80 H RAB = 50 k, Code = 80 H V A = 1 V rms, V B = 0 V, f = 1 kHz, R AB = 10 k V A = 5 V, VB = 0 V, 1 LSB Error Band RWB = 5 k, RS = 0 600 100 0.003 2/9 9 V SS = 0 V 2.7 -0.3 2.3 Unit LSB LSB % ppm/C Bits LSB LSB ppm/C LSB LSB V pF pF A nA V V V V A pF V V V A A mW %/% 6, 9 BW_10 k BW_50 k THD W tS e N_WB kHz kHz % s nVHz NOTES 1 Typicals represent average readings at 25C and VDD = 5 V, VSS = 0 V. 2 Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I W = VDD/R for both V DD = +2.7 V, V SS = -2.7 V. 3 VAB = VDD, Wiper (VW) = No connect. 4 INL and DNL are measured at V W with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V A = VDD and VB = 0 V. DNL specification limits of 1 LSB maximum are Guaranteed Monotonic operating conditions. 5 Resistor Terminals A, B, W have no limitations on polarity with respect to each other. 6 Guaranteed by design and not subject to production test. 7 Measured at the A terminal. A terminal is open-circuited in shutdown mode. 8 PDISS is calculated from (I DD x VDD). CMOS logic level inputs result in minimum power dissipation. 9 All dynamic characteristics use V DD = 5 V, VSS = 0 V. Specifications subject to change without notice. -2- REV. C AD5200/AD5201 (VDD = 5 V 10%, or 3 V 10%, VSS = 0 V, VA = +VDD, VB = 0 V, AD5201 ELECTRICAL CHARACTERISTICS -40C < T < +85C unless otherwise noted.) A Parameter Symbol DC CHARACTERISTICS RHEOSTAT MODE Resistor Differential Nonlinearity 2 R-DNL R-INL Resistor Integral Nonlinearity 2 RAB Nominal Resistor Tolerance 3 Resistance Temperature Coefficient RAB/T Wiper Resistance RW Conditions Min Typ1 Max Unit RWB, VA = No Connect RWB, VA = No Connect TA = 25C VAB = V DD, Wiper = No Connect VDD = 5 V -0.5 0.05 -1 0.1 -30 500 50 +0.5 +1 +30 LSB LSB % ppm/C DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (Specifications apply to all VRs.) N Resolution 4 DNL Differential Nonlinearity 5 Integral Nonlinearity 5 INL Code = 10 H Voltage Divider Temperature Coefficient VW/T Code = 20 H Full-Scale Error VWFSE Zero-Scale Error VWZSE Code = 00 H RESISTOR TERMINALS Voltage Range 6 Capacitance 7 A, B Capacitance 7 W Shutdown Supply Current Common-Mode Leakage VA, B, W C A, B CW IDD_SD ICM 8 DIGITAL INPUTS AND OUTPUTS Input Logic High Input Logic Low Input Logic High Input Logic Low Input Current Input Capacitance 7 VIH VIL VIH VIL IIL C IL POWER SUPPLIES Logic Supply Power Single-Supply Range Power Dual-Supply Range Positive Supply Current Negative Supply Current Power Dissipation 9 Power Supply Sensitivity VLOGIC VDD RANGE VDD/SS RANGE IDD ISS PDISS PSS DYNAMIC CHARACTERISTICS Bandwidth -3 dB Total Harmonic Distortion VW Settling Time (10 k/50 k) Resistor Noise Voltage Density 6 -0.5 0.01 -1 0.02 5 -1/2 -1/4 0 +1/4 VSS f = 1 MHz, Measured to GND, Code = 10 f = 1 MHz, Measured to GND, Code = 10 VDD = 5.5 V VA = V B = V DD/2 H +0.5 +1 0 +1/2 VDD 45 60 0.01 1 H 100 5 2.4 0.8 VDD = 3 V, VSS = 0 V VDD = 3 V, VSS = 0 V VIN = 0 V or 5 V 2.1 0.6 1 5 VIH = +5 V or V IL = 0 V VSS = -5 V VIH = +5 V or V IL = 0 V, VDD = +5 V, VSS = -5 V VDD = +5 V 10% 5.5 5.5 2.7 15 40 15 40 0.2 -0.01 0.001 +0.01 RAB = 10 k, Code = 10 H RAB = 50 k, Code = 10 H VA = 1 V rms, V B = 0 V, f = 1 kHz, R AB = 10 k VA = 5 V, VB = 0 V, 1 LSB Error Band RWB = 5 k, RS = 0 600 100 0.003 2/9 9 VSS = 0 V 2.7 -0.3 2.3 Bits LSB LSB ppm/C LSB LSB V pF pF A nA V V V V A pF V V V A A mW %/% 7, 10 BW_10 k BW_50 k THD W tS e N_WB kHz kHz % s nVHz NOTES 1 Typicals represent average readings at 25C and V DD = 5 V, VSS = 0 V. 2 Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I W = VDD/R for both VDD = +2.7 V, VSS = -2.7 V. 3 VAB = VDD, Wiper (VW) = No connect. 4 Six bits are needed for 33 positions even though it is not a 64-position device. 5 INL and DNL are measured at V W with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V A = VDD and VB = 0 V. DNL specification limits of 1 LSB maximum are Guaranteed Monotonic operating conditions. 6 Resistor Terminals A, B, W have no limitations on polarity with respect to each other. 7 Guaranteed by design and not subject to production test. 8 Measured at the A terminal. A terminal is open-circuited in shutdown mode. 9 PDISS is calculated from (IDD x VDD). CMOS logic level inputs result in minimum power dissipation. 10 All dynamic characteristics use V DD = 5 V, VSS = 0 V. Specifications subject to change without notice. REV. C -3- AD5200/AD5201-SPECIFICATIONS ELECTRICAL CHARACTERISTICS Parameter (VDD = 5 V 10%, or 3 V 10%, VSS = 0 V, VA = +VDD, VB = 0 V, -40C < TA < +85C unless otherwise noted.) Symbol Conditions Min INTERFACE TIMING CHARACTERISTICS (Applies to All Parts [Notes 2, 3]) Input Clock Pulsewidth tCH, tCL Clock Level High or Low Data Setup Time tDS Data Hold Time tDH CS Setup Time tCSS CS High Pulsewidth tCSW CLK Fall to CS Fall Hold Time tCSH0 CLK Fall to CS Rise Hold Time tCSH1 CS Rise to Clock Rise Setup tCS1 20 5 5 15 40 0 0 10 Typ1 Max Unit ns ns ns ns ns ns ns ns NOTES 1 Typicals represent average readings at 25C and VDD = 5 V, VSS = 0 V. 2 Guaranteed by design and not subject to production test. 3 See timing diagram for location of measured values. All input control voltages are specified with t R = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using V LOGIC = 5 V. Specifications subject to change without notice. 1 SDI D7 D6 D5 D4 D3 D2 D1 D0 0 1 CLK 0 1 DAC REGISTER LOAD CS VOUT 0 1 0 Figure 1a. AD5200 Timing Diagram 1 SDI D5 D4 D3 D2 D1 D0 0 1 CLK 0 1 CS DAC REGISTER LOAD 0 1 VOUT 0 Figure 1b. AD5201 Timing Diagram SDI (DATA IN) 1 Dx Dx 0 tCH 1 tDS tDH tCS1 CLK 0 1 CS tCSH0 tCL tCSH1 tCSS 0 tCSW tS VDD VOUT 0 1LSB Figure 1c. Detail Timing Diagram -4- REV. C AD5200/AD5201 ABSOLUTE MAXIMUM RATINGS 1 (TA = 25C, unless otherwise noted) VDD to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3, +7 V VSS to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V, -7 V VA, VB, VW to GND . . . . . . . . . . . . . . . . . . . . . . . . . VSS, VDD IMAX . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA2 Digital Inputs and Output Voltage to GND . . . . . . . 0 V, 7 V Operating Temperature Range . . . . . . . . . . . -40C to +85C Maximum Junction Temperature (TJ Max) . . . . . . . . . 150C Storage Temperature . . . . . . . . . . . . . . . . . . -65C to +150C Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . 300C Thermal Resistance JA, MSOP . . . . . . . . . . . . . 200C/W Package Power Dissipation = (TJ Max - TA)/JA NOTES 1 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2 Max current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance. Please refer to TPC 31 and TPC 32 for detail. PIN FUNCTION DESCRIPTIONS Pin Name Description 1 2 B VSS 3 4 GND CS 5 6 7 SDI CLK SHDN 8 VDD 9 10 W A B Terminal. Negative Power Supply, specified for operation from 0 V to -2.7 V. Ground. Chip Select Input, Active Low. When CS returns high, data will be loaded into the DAC register. Serial Data Input. Serial Clock Input, positive edge triggered. Active Low Input. Terminal A open circuit. Shutdown controls Variable Resistors of RDAC to temporary infinite. Positive Power Supply (Sum of VDD + VSS 5.5 V). Wiper Terminal. A Terminal. PIN CONFIGURATION B 1 10 A VSS 2 9 W 8 VDD GND 3 AD5200/ AD5201 TOP VIEW 7 SHDN (Not to Scale) 6 CLK SDI 5 CS 4 CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5200/AD5201 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. C -5- WARNING! ESD SENSITIVE DEVICE AD5200/AD5201-Typical Performance Characteristics 0.20 0.12 VDD = 2.7V, VSS = 0V 0.15 0.10 VDD = 5.5V, VSS = 0V 0.10 RINL - LSB RDNL - LSB 0.08 0.05 0.00 0.05 VDD = +2.7V VSS = -2.7V 0.06 0.04 0.02 0.10 VDD = +2.7V, VSS = -2.7V VDD = 2.7V, VSS = 0V 0.15 0.00 VDD = 5.5V, VSS = 0V 0.20 0 32 64 96 128 160 CODE - Decimal 192 224 -0.02 256 0 TPC 1. AD5200 10 k RDNL vs. Code 4 8 24 28 32 TPC 4. AD5201 10 k RINL vs. Code 0.10 0.03 VDD = 5.5V, VSS = 0V VDD = 2.7V, VSS = 0V 0.05 VDD = 2.7V, VSS = 0V 0.02 12 16 20 CODE - Decimal 0.00 -0.05 DNL - LSB RDNL - LSB 0.01 0.00 -0.10 -0.15 -0.01 -0.20 VDD = +2.7V, VSS = -2.7V -0.02 VDD = 5.5V, VSS = 0V -0.25 VDD = +2.7V, VSS = -2.7V -0.03 0 4 8 12 16 20 CODE - Decimal 24 28 -0.30 32 0 TPC 2. AD5201 10 k RDNL vs. Code 32 64 96 128 160 CODE - Decimal 192 224 256 TPC 5. AD5200 10 k DNL vs. Code 0.020 0.7 0.6 0.015 VDD = 2.7V, VSS = 0V 0.5 DNL - LSB RINL - LSB 0.010 0.4 0.3 VDD = 5.5V, VSS = 0V 0.2 VDD = 5.5V, VSS = 0V VDD = +2.7V, VSS = -2.7V 0.005 0.000 0.1 -0.005 0.0 VDD = +2.7V, VSS = -2.7V -0.1 0 32 64 96 128 160 CODE - Decimal VDD = 2.7V, VSS = 0V -0.010 192 224 0 256 4 8 12 16 20 CODE - Decimal 24 28 32 TPC 6. AD5201 10 k DNL vs. Code TPC 3. AD5200 10 k RINL vs. Code -6- REV. C AD5200/AD5201 0.3 20 0.2 IDD SUPPLY CURRENT - A VDD = 5.5V, VSS = 0V 0.1 0.0 INL - LSB VIL = VSS VIH = VDD 18 -0.1 -0.2 -0.3 14 12 10 VDD = 2.7V 8 6 4 VDD = +2.7V, VSS = -2.7V -0.4 VDD = 5.5V 16 2 VDD = 2.7V, VSS = 0V -0.5 0 32 64 96 128 160 CODE - Decimal 192 224 0 -40 256 TPC 7. AD5200 10 k INL vs. Code -20 0 20 40 60 TEMPERATURE - C 80 100 TPC 10. Supply Current vs. Temperature 0.020 14 VDD = +2.7V, VSS = -2.7V VDD = 5.5V 12 IA SHUTDOWN CURRENT - nA 0.015 VDD = 5.5V, VSS = 0V INL - LSB 0.010 0.005 0.000 -0.005 0 4 8 12 16 20 CODE - Decimal 24 28 6 4 2 -2 -40 32 TPC 8. AD5201 10 k INL vs. Code 0 20 40 60 TEMPERATURE - C 80 100 160 IDD @ VDD/VSS = 5V/0V SEE TEST CIRCUIT 13 TA = 25C 140 120 1.0 IDD @ VDD/VSS = 2.5V VDD = 2.7V RON - 100 0.1 80 60 ISS @ VDD/VSS = 2.5V VDD = 5.5V 40 0.01 IDD @ VDD/VSS = 3V/0V 0.001 0.0 -20 TPC 11. Shutdown Current vs. Temperature 10 IDD/ISS - mA 8 0 VDD = 2.7V, VSS = 0V -0.010 1.0 2.0 20 3.0 4.0 0 0 5.0 VIH - V 1 2 3 VSUPPLY - V 4 5 TPC 12. Wiper ON Resistance vs. V SUPPLY TPC 9. Supply Current vs. Logic Input Voltage REV. C 10 -7- 6 AD5200/AD5201 6 500 CODE FFH 450 0 400 -6 350 -12 300 -18 250 GAIN - dB IDD/ISS - A 80H ISS @ VDD/VSS = 2.5V 200 IDD @ VDD/VSS = 2.5V -30 20H 10H 08H 04H -36 150 02H IDD @ VDD/VSS = 5V/0V 100 -42 IDD @ VDD/VSS = 3V/0V 50 0 10k 01H -48 1M 100k FREQUENCY - Hz -54 1k 10M TPC 13. AD5200 10 k Supply Current vs. Clock Frequency 10k 100k FREQUENCY - Hz 1M TPC 16. AD5200 10 k Gain vs. Frequency vs. Code 500 6 CODE 55H 450 0 400 -6 350 -12 300 GAIN - dB IDD/ISS - A -24 40H ISS @ VDD/VSS = 2.5V 250 IDD @ VDD/VSS = 2.5V 200 150 -18 -24 -30 -36 IDD @ VDD/VSS = 5V/0V 100 -42 IDD @ VDD/VSS = 3V/0V 50 -48 0 10k 1M 100k FREQUENCY - Hz -54 1k 10M TPC 14. AD5200 10 k Supply Current vs. Clock Frequency 80H 40H 20H 10H 08H 04H 02H 01H 10k 100k FREQUENCY - Hz 1M TPC 17. AD5200 50 k Gain vs. Frequency vs. Code 80 6 CODE = 80H, VA = VDD, VB = 0V 0 +PSRR @ VDD = 5V DC 10% p-p AC 60 -6 GAIN - dB PSRR - dB -12 40 +PSRR @ VDD = 3V DC 10% p-p AC -18 -24 -30 10H 8H 4H 2H 1H -36 20 -42 -PSRR @ VDD = 3V DC 10% p-p AC -48 0 100 1k 10k FREQUENCY - Hz 100k -54 1k 1M TPC 15. Power Supply Rejection Ratio vs. Frequency 10k 100k FREQUENCY - Hz 1M TPC 18. AD5201 10 k Gain vs. Frequency vs. Code -8- REV. C AD5200/AD5201 6 NORMALIZED GAIN FLATNESS - 0.1dB/DIV 12 0 -6 GAIN - dB -12 -18 -24 -30 10H 8H 4H 2H 1H -36 -42 -48 -54 1k 0 TPC 19. AD5201 50 k Gain vs. Frequency vs. Code -18 -24 -30 -36 -42 NORMALIZED GAIN FLATNESS - 0.1dB/DIV 10k -6 50k GAIN - dB 1k 10k FREQUENCY - Hz 1M 100k 12 0 -12 -18 -24 -30 -48 1k 100 TPC 22. Normalized Gain Flatness vs. Frequency 6 -42 10k 50k -12 12 -36 SEE TEST CIRCUIT 10 CODE = 80H VDD = 5V TA = 25C -6 -48 10 1M 10k 100k FREQUENCY - Hz 6 VIN = 100mV rms VDD = 5V RL = 1M 0 SEE TEST CIRCUIT 10 CODE = 10H VDD = 5V TA = 25C -6 10k -12 50k -18 -24 -30 -36 -42 -48 10 1M 10k 100k FREQUENCY - Hz 6 100 1k 10k FREQUENCY - Hz 100k 1M TPC 23. AD5201 Normalized Gain Flatness vs. Frequency TPC 20. AD5200 -3 dB Bandwidth 12 6 10k 0 GAIN - dB -6 50k VW (20mV/DIV) -12 -18 -24 -30 -36 -42 -48 1k VIN = 100mV rms VDD = 5V RL = 1M 10k 100k FREQUENCY - Hz CS (5V/DIV) 1M TPC 21. AD5201 -3 dB Bandwidth REV. C TPC 24. One Position Step Change at Half Scale -9- AD5200/AD5201 3500 RHEOSTAT MODE TEMPCO - ppm/C 3000 OUTPUT (2V/DIV) INPUT (5V/DIV) 2500 2000 1500 1000 500 0 500 0 32 64 96 128 160 CODE - Decimal 192 224 256 TPC 28. AD5200 R WB/T Rheostat Mode Temperature Coefficient TPC 25. Large Signal Settling Time VOUT (20mV/DIV) POTENTIOMETER MODE TEMPCO - ppm/C 3000 2500 2000 1500 1000 500 0 -500 0 TPC 26. Digital Feedthrough vs. Time 4 8 12 16 20 CODE - Decimal 24 28 32 TPC 29. AD5201 Potentiometer Mode Temperature Coefficient 50 3500 POTENTIOMETER MODE TEMPCO - ppm/C POTENTIOMETER MODE TEMPCO - ppm/C 4000 3000 2500 2000 1500 1000 500 0 500 0 32 64 96 128 160 CODE - Decimal 192 224 40 30 20 10 0 -10 256 -20 TPC 27. AD5200 V WB /T Potentiometer Mode Temperature Coefficient 0 4 8 12 16 20 CODE - Decimal 24 28 32 TPC 30. AD5201 V WB/T Potentiometer Mode Tempco -10- REV. C AD5200/AD5201 Table I. AD5200 Serial-Data Word Format THEORETICAL IMAX - mA 100.0 10.0 RAB = 10k B7 B6 B5 B4 B3 B2 B1 B0 D7 D6 D5 D4 D3 D2 D1 D0 MSB LSB 27 20 1.0 Table II. AD5201 Serial-Data Word Format RAB = 50k 0.1 0 32 64 96 128 160 CODE - Decimal 192 224 256 TPC 31. AD5200 I MAX vs. Code THEORETICAL IMAX - mA 100.0 B4 B3 B2 B1 B0 D5* D4 D3 D2 D1 D0 MSB LSB 25 20 *Six data bits are needed for 33 positions. PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation 10.0 RAB = 10k 1.0 RAB = 50k 0.1 0 4 8 16 12 20 CODE - Decimal 24 28 32 TPC 32. AD5201 I MAX vs. Code OPERATION The AD5200/AD5201 provide 255 and 33 positions digitallycontrolled variable resistor (VR) devices. Changing the programmed VR settings is accomplished by clocking in an 8-bit serial data word for AD5200, and a 6-bit serial data word for AD5201, into the SDI (Serial Data Input) pins. Table I provides the serial register data word format. The AD5200/AD5201 are preset to a midscale internally during power-on condition. In addition, the AD5200/AD5201 contain power shutdown SHDN pins that place the RDAC in a zero power consumption state where the immediate switches next to Terminals A and B are open-circuited. Meanwhile, the wiper W is connected to B terminal, resulting in only leakage current consumption in the VR structure. During shutdown, the VR latch contents are maintained when the RDAC is inactive. When the part is returned from shutdown, the stored VR setting will be applied to the RDAC. REV. C B5* The nominal resistance of the RDAC between Terminals A and B are available with values of 10 k and 50 k. The final two digits of the part number determine the nominal resistance value, e.g., 10 k = 10 and 50 k = 50. The nominal resistance (RAB) of AD5200 has 256 contact points accessed by the wiper terminal. The 8-bit data word in the RDAC latch of AD5200 is decoded to select one of the 256 possible settings. In both parts, the wiper's first connection starts at the B terminal for data 00H. This B-terminal connection has a wiper contact resistance of 50 as long as valid VDD/VSS is applied, regardless of the nominal resistance. For a 10 k part, the second connection of AD5200 is the first tap point with 89 [RWB = RAB/255 + RW = 39 + 50 ] for data 01H. The third connection is the next tap point representing 78 + 50 = 128 for data 02H. Due to its unique internal structure, AD5201 has 5-bit + 1 resolution, but needs a 6-bit data word to achieve the full 33 steps resolution. The 6-bit data word in the RDAC latch is decoded to select one of the 33 possible settings. Data 34 to 63 will automatically be equal to Position 33. The wiper 00H connection of AD5201 gives 50 . Similarly, for a 10 k part, the first tap point of AD5201 yields 363 for data 01H, 675 for data 02H. For both AD5200 and AD5201, each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached. Figures 2a and 2b show the simplified diagrams of the equivalent RDAC circuits. -11- AD5200/AD5201 Note D in AD5200 is between 0 to 255 for 256 positions. On the other hand, D in AD5201 is between 0 to 32 so that 33 positions can be achieved due to the slight internal structure difference, Figure 2b. A SHDN D7 D6 D5 D4 D3 D2 D1 D0 SWSHDN SW2N1 R Again if RAB = 10 k and A terminal can be opened or tied to W, the following output resistance between W to B will be set for the following RDAC latch codes: SW2N2 AD5200 Wiper-to-B Resistance W RDAC LATCH & DECODER R SW1 R SW0 RAB R 2N-1 B DIGITAL CIRCUITRY OMITTED FOR CLARITY Figure 2a. AD5200 Equivalent RDAC Circuit. 255 positions can be achieved up to Switch SW 2N-1. D (DEC) RWB () Output State 255 128 1 0 10050 5070 89 50 Full-Scale (RAB + RW) Midscale 1 LSB Zero-Scale (Wiper Contact Resistance) AD5201 Wiper-to-B Resistance A SWSHDN SHDN SW2N D5 D4 D3 D2 D1 D0 RDAC LATCH & DECODER R SW2N1 R SW2N2 R SW1 R SW0 B RAB 2N DIGITAL CIRCUITRY OMITTED FOR CLARITY The general equation determining the digitally programmed output resistance between W and B is: ( ) RWB D = D RAB + 50 255 for AD5200 D RAB + 50 32 for AD5201 32 16 1 0 10050 5050 363 50 Full-Scale (RAB + RW) Midscale 1 LSB Zero-Scale (Wiper Contact Resistance) RWA (D) = (1) (2) ( ) RWA D = where: D Output State Like the mechanical potentiometer the RDAC replaces, it is totally symmetrical. The resistance between the wiper W and Terminal A also produces a digitally controlled resistance RWA. When these terminals are used, the B terminal should be tied to the wiper. Setting the resistance value for RWA starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general equation for this operation is: Figure 2b. AD5201 Equivalent RDAC Circuit. Unlike AD5200, 33 positions can be achieved all the way to Switch SW 2N. RWB (D) = RWB () Note that in the zero-scale condition a finite wiper resistance of 50 is present. Care should be taken to limit the current flow between W and B in this state to no more than 20 mA to avoid degradation or possible destruction of the internal switch contact. W R D (DEC) is the decimal equivalent of the data contained in RDAC latch. RAB is the nominal end-to-end resistance. RW is the wiper resistance contributed by the on-resistance of the internal switch. (255 - D) R 255 AB + 50 for AD5200 (3) (32 - D) R for AD5201 (4) AB + 50 32 Similarly, D in AD5200 is between 0 to 255, whereas D in AD5201 is between 0 to 32. For RAB = 10 k and B terminal is opened or tied to the wiper W, the following output resistance between W and A will be set for the following RDAC latch codes: -12- REV. C AD5200/AD5201 AD5200 Wiper-to-A Resistance Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors and not the absolute values; therefore, the drift reduces to 15 ppm/C. D (DEC) RWA () Output State 255 128 1 0 50 5030 10011 10050 Full-Scale (RW) Midscale 1 LSB Zero-Scale (RAB + RW) AD5201 Wiper-to-A Resistance D (DEC) RWA () Output State 32 16 1 0 50 5050 9738 10050 Full-Scale (RW) Midscale 1 LSB Zero-Scale (RAB + RW) DIGITAL INTERFACING The AD5200/AD5201 contain a standard three-wire serial input control interface. The three inputs are clock (CLK), CS, and serial data input (SDI). The positive-edge-sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. Figure 3 shows more detail of the internal digital circuitry. When CS is low, the clock loads data into the serial register on each positive clock edge (see Table III). VDD The tolerance of the nominal resistance can be 30% due to process lot dependance. If users apply the RDAC in rheostat (variable resistance) mode, they should be aware of such specification of tolerance. The change in RAB with temperature has a 500 ppm/C temperature coefficient. AD5200/AD5201 A CS W CLK SER REG 8/6 Dx SDI PWR-ON PRESET Figure 3. Block Diagram The digital potentiometer easily generates output voltages at wiper-to-B and wiper-to-A to be proportional to the input voltage at A to B. Unlike the polarity of VDD - VSS, which must be positive, voltage across A-B, W-A, and W-B can be at either polarity. If ignoring the effects of the wiper resistance for an approximation, connecting A terminal to 5 V and B terminal to ground produces an output voltage at the wiper which can be any value starting at almost zero to almost full scale with the minor deviation contributed by the wiper resistance. Each LSB of voltage is equal to the voltage applied across Terminal AB divided by the 2N-1 and 2N position resolution of the potentiometer divider for AD5200 and AD5201 respectively. The general equation defining the output voltage with respect to ground for any valid input voltage applied to Terminals A and B is: D VAB + VB 255 VW (D) = D VAB + VB 32 for AD5200 for AD5201 Table III. Input Logic Control Truth Table CLK CS SHDN Register Activity L P X X X L L P H H H H H H L No SR effect. Shift one bit in from the SDI pin. Load SR data into RDAC latch. No operation. Open circuit on A terminal and short circuit between W to B terminals. NOTE P = positive edge, X = don't care, SR = shift register. All digital inputs are protected with a series input resistor and parallel Zener ESD structure shown in Figure 4. Applies to digital input pins CS, SDI, SHDN, CLK. 340 (5) Figure 4. ESD Protection of Digital Pins A,B,W For more accurate calculation, including the effects of wiper resistance, VW can be found as: ( ) ( )V RWB D RAB A + ( )V RWA D RAB B VSS Figure 5. ESD Protection of Resistor Terminals (7) where RWB(D) and RWA(D) can be obtained from Equations 1 to 4. REV. C LOGIC VSS (6) where D in AD5200 is between 0 to 255 and D in AD5201 is between 0 to 32. VW D = B RDAC REG SHDN GND PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation VW (D) = VSS -13- AD5200/AD5201 TEST CIRCUITS 5V Figures 6 to 14 define the test conditions used in the product specification table. OP279 DUT VIN V+ = VDD 1 LSB = V+/2N A OFFSET GND W V+ B W A VMS VOUT DUT B OFFSET BIAS Figure 6. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL) Figure 11. Noninverting Gain Test Circuit NO CONNECT DUT W VIN W 2.5V VMS Figure 7. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL) DUT VW W VOUT -15V Figure 12. Gain vs. Frequency Test Circuit RSW = DUT A OP42 B OFFSET GND B VMS2 +15V A IW A CODE = OOH W IW = VDD/RNOMINAL B 0.1V ISW + ISW 0.1V - B VMS1 VSS TO VDD RW = [VMS1 - VMS2]/IW Figure 8. Wiper Resistance Test Circuit Figure 13. Incremental ON Resistance Test Circuit NC VA VDD VDD DUT A V+ V+ = VDD 10% W PSRR (dB) = 20 LOG B VMS PSS (%/%) = VMS% VDD% VMS VSS VDD W GND B ICM VCM NC NC = NO CONNECT Figure 9. Power Supply Sensitivity Test Circuit (PSS, PSRR) A A Figure 14. Common-Mode Leakage Current Test Circuit DUT B 5V W VIN OP279 OFFSET GND VOUT OFFSET BIAS Figure 10. Inverting Gain Test Circuit -14- REV. C AD5200/AD5201 OUTLINE DIMENSIONS 3.10 3.00 2.90 10 3.10 3.00 2.90 1 5.15 4.90 4.65 6 5 PIN 1 IDENTIFIER 0.50 BSC 0.95 0.85 0.75 15 MAX 1.10 MAX 6 0 0.30 0.15 0.23 0.13 COMPLIANT TO JEDEC STANDARDS MO-187-BA 0.70 0.55 0.40 091709-A 0.15 0.05 COPLANARITY 0.10 Figure 15. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters ORDERING GUIDE Model1 AD5200BRMZ10 AD5200BRMZ10-REEL7 AD5200BRMZ50 AD5200BRMZ50-REEL7 AD5201BRMZ10 AD5201BRMZ10-REEL7 AD5201BRMZ50 AD5201BRMZ50-REEL7 1 RES 256 256 256 256 33 33 33 33 k 10 10 50 50 10 10 50 50 Temperature Range -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C Package Description 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP 10-Lead MSOP Z = RoHS Compliant Part. REVISION HISTORY 6/12--Rev. B to Rev. C Removed Digital Potentiometer Selection Guide .......................15 Updated Outline Dimensions ........................................................15 Changes to Ordering Guide ...........................................................15 8/01--Rev. A to Rev. B Edits to ORDERING GUIDE .......................................................... 5 2/01--Rev. 0 to Rev. A Edits to ORDERING GUIDE .......................................................... 5 Edits to ABSOLUTE MAXIMUM RATINGS ............................... 5 TPCs 31 and 32 added ....................................................................11 (c)2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02188-0-6/12(C) REV. C -15- Package Option RM-10 RM-10 RM-10 RM-10 RM-10 RM-10 RM-10 RM-10 Full Reel Qty. 50 1,000 50 1,000 50 1,000 50 1,000 Branding Information DLA DLA DLB DLB DMA DMA DMB DMB