–2–
AD5200/AD5201–SPECIFICATIONS
AD5200 ELECTRICAL CHARACTERISTICS
Parameter Symbol Conditions Min Typ1Max Unit
DC CHARACTERISTICS RHEOSTAT MODE
Resistor Differential Nonlinearity 2R-DNL RWB, VA = No Connect –1 ±0.25 +1 LSB
Resistor Integral Nonlinearity 2R-INL RWB, VA = No Connect –2 ±0.5 +2 LSB
Nominal Resistor Tolerance 3∆RAB TA = 25°C –30 +30 %
Resistance Temperature Coefficient RAB/∆TV
AB = VDD, Wiper = No Connect 500 ppm/ °C
Wiper Resistance RWVDD = 5 V 50 100 Ω
DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (Specifications apply to all VRs.)
Resolution N 8 Bits
Differential Nonlinearity 4DNL –1 ±1/4 +1 LSB
Integral Nonlinearity 4INL –2 ±1/2 +2 LSB
Voltage Divider Temperature Coefficient ∆VW/∆T Code = 80 H5 ppm/ °C
Full-Scale Error VWFSE Code = FF H–1.5 –0.5 0 LSB
Zero-Scale Error VWZSE Code = 00 H0 +0.5 +1.5 LSB
RESISTOR TERMINALS
Voltage Range 5VA, B, WVSS VDD V
Capacitance 6 A, B CA, Bf = 1 MHz, Measured to GND, Code = 80 H45 pF
Capacitance 6 WC
Wf = 1 MHz, Measured to GND, Code = 80 H60 pF
Shutdown Supply Current 7IDD_SD VDD = 5.5 V 0.01 5 µA
Common-Mode Leakage ICM VA = VB = VDD/2 1 nA
DIGITAL INPUTS AND OUTPUTS
Input Logic High VIH 2.4 V
Input Logic Low VIL 0.8 V
Input Logic High VIH VDD = 3 V, VSS = 0 V 2.1 V
Input Logic Low VIL VDD = 3 V, VSS = 0 V 0.6 V
Input Current IIL VIN = 0 V or 5 V ±1µA
Input Capacitance 6CIL 5pF
POWER SUPPLIES
Logic Supply VLOGIC 2.7 5.5 V
Power Single-Supply Range VDD RANGE VSS = 0 V –0.3 5.5 V
Power Dual-Supply Range VDD/SS RANGE ±2.3 ±2.7 V
Positive Supply Current IDD VIH = +5 V or VIL = 0 V 15 40 µA
Negative Supply Current ISS VSS = –5 V 15 40 µA
Power Dissipation 8PDISS VIH = +5 V or VIL = 0 V, VDD = +5 V, VSS = 0 V 0.2 mW
Power Supply Sensitivity PSS ∆VDD = +5 V ± 10%, Code = Midscale –0.01 0.001 +0.01 %/%
DYNAMIC CHARACTERISTICS 6, 9
Bandwidth –3 dB BW_10 kΩRAB = 10 kΩ, Code = 80 H600 kHz
BW_50 kΩRAB = 50 kΩ, Code = 80 H100 kHz
Total Harmonic Distortion THDWVA = 1 V rms, VB = 0 V, f = 1 kHz, R AB = 10 kΩ0.003 %
VW Settling Time (10 kΩ/50 kΩ)t
SVA = 5 V, VB = 0 V, ± 1 LSB Error Band 2/9 µs
Resistor Noise Voltage Density eN_WB RWB = 5 kΩ, RS = 0 9 nV√Hz
NOTES
1
Typicals represent average readings at 25°C and V
DD
= 5 V, V
SS
= 0 V.
2
Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper posi-
tions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I
W
= V
DD
/R for both V
DD
= +2.7 V,
V
SS
= –2.7 V.
3
V
AB
= V
DD
, Wiper (V
W
) = No connect.
4
INL and DNL are measured at V
W
with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. V
A
= V
DD
and V
B
= 0 V. DNL
specification limits of ±1 LSB maximum are Guaranteed Monotonic operating conditions.
5
Resistor Terminals A, B, W have no limitations on polarity with respect to each other.
6
Guaranteed by design and not subject to production test.
7
Measured at the A terminal. A terminal is open-circuited in shutdown mode.
8
P
DISS
is calculated from (I
DD
× V
DD
). CMOS logic level inputs result in minimum power dissipation.
9
All dynamic characteristics use V
DD
= 5 V, V
SS
= 0 V.
Specifications subject to change without notice.
(VDD = 5 V 10%, or 3 V 10%, VSS = 0 V, VA = +VDD, VB = 0 V,
–40C < TA < +85C unless otherwise noted.)