CX86810 DFX214/DFX209 14400/9600 bps Fax Modem Design Guide
102366B Conexant 3-3
3.1.2 Interface Memory Bit Definitions
The interface memory bits are defined in Table 3-2.
Table 3-2. Interface Memory Bit Definitions
Mnemonic Location Default Name/Description
12TH 08:4 0 Select 12th Order. When control bit 12TH is a 1, the tone detectors operate as one 12th
order filter (uses FR3).When 12TH is a 0, the tone detectors operate as three parallel
independent 4th order filters (FR1, FR2, FR3).The 12TH bit is valid in all reception modes.
ABIDL 09:3 – Abort/Idle. In HDLC mode, when the modem is configured as a transmitter and
control/status bit ABIDL is a 1, the modem will finish sending the current DBUFF byte. The
modem will then send continuous ones if ZEROC is a 0, or continuous zeros if ZEROC is a
1. When ABIDL is a 0, the modem will not send continuous ones or zeros. If ABIDL is reset
one DCLK cycle after being set, the modem will transmit eight continuous ones if ZEROC is
a 0, or eight continuous zeros if ZEROC is a 1. ABIDL is also set by the modem when the
underrun condition occurs (bit OVRUN is a 1) and the modem will send at least eight
continuous ones (if ZEROC is a 0) or eight continuous zeros (if ZEROC is a 1).To stop
continuous ones or zeros transmission, ABIDL must be reset by the host.
In HDLC mode, when the modem is configured as a receiver and status bit ABIDL is a 1,
the modem has received a minimum of seven consecutive ones. To recognize further
occurrences of this abort condition, ABIDL must be reset by the host.
ACC 05:7 1 RAM Access. When control bit ACC is a 1, the modem accesses the RAM associated with
the address in ADD, and the AREX and CR bits. WRT determines if a read or write is
performed.
ADD 04:7-0 17 RAM Address. ADD, in conjunction with AREX, contains the RAM address used to access
the modem’s X and Y Data RAM (CR = 0) or X and Y Coefficient RAM (CR = 1) via the X
RAM Data least significant byte (LSB) and most significant byte (MSB) words ($02:7-0 and
$03:7-0, respectively) and the Y RAM Data LSB and MSB words ($00:7-0 and $01:7-0,
respectively).
AEOF 15:5 0 Automatic End of Frame. When the modem is configured as an HDLC transmitter and
AEOF control bit is a 1, the modem interprets an underrun condition as an end of frame and
outputs the FCS and at least one ending flag. (HDLC mode.)
ANDOR 0A:5 0 AND/OR Bit Mask Function. When control bit ANDOR is a 1 and the programmable
interrupt is enabled (PIE bit = 1), the modem will assert IRQn if all the bits in the register
specified by ITADRS and masked by ITBMSK trigger the interrupt and control bit PIREQ
has been previously reset by the host. When ANDOR is a 0 and the programmable interrupt
is enabled, the modem will assert IRQn if any one of the bits in the register specified by
ITADRS and masked by ITBMSK trigger the interrupt and control bit PIREQ has been
previously reset by the host.
ANIDET 1C:5 0 Russian Caller ID Detected. When configured as RCID detector, the modem sets status
bit ANIDET when a valid RCID digit is detected. The modem resets ANIDET when the
RCID digit is no longer detected.
ANIDETC 17:5 0 Russian Caller ID Detected Copy. Copy of ANIDET bit for programmable interrupt control
(RCID detector).
ANIDROP 1C:4 0 Russian Caller ID Silence Detected. When configured as RCID detector, the modem will
set status bit ANIDROP when silence is detected. The silence interval is host
programmable. The host resets ANIDROP.
ANIDROPC 17:4 0 Russian Caller ID Silence Detected Copy. Copy of ANIDROPC bit for programmable
interrupt control (RCID detector).
ANS 15:2 0 Answer. When configuration bit ANS is set, the modem is in answer mode; when reset, the
modem is in originate mode. If the modem is in Answer Mode (ANS= 1), then the transmit
data rate is 1200 bps, and the receive data rate is 75 bps. If the modem is in Originate
mode, the transmit data rate is normally 75 bps, and the receive data rate is 1200 bps.
(V.23). When V.23 Half Duplex mode is selected (V23HDX = 1), ANS should be set to 0 to
configure 1200 bps transmit and receive data rates. Since this is a configuration bit, the
SETUP bit ($1F:0) must be set after any change in the ANS bit.
AREX 05:6 0 RAM Access Code Extension Select. When control bit AREX is a 1, the upper part (80h-
FFh) of the RAM is selected. When AREX is a 0, the lower part (00-7Fh) is selected.