# 32/64-Channel Infinite Sample-and-Hold # **Preliminary Technical Data** AD5532/64 #### **FEATURES** Infinite Hold Capability with No Droop Single Input, 32/64 channels of Output Input/Output Transfer Function Linearity of ±0.012% max Per-Channel Acquisition time of 16 μs max Input Voltage: 0 to +3V Output Voltage Span: 10.5V e.g. -3V to +7.5V -2.5V to +7V #### APPLICATIONS **Power-On Reset** Level Setting Instrumentation Automatic Test Equipment Control Systems Data Acquisition Low Cost I/O Datash #### **GENERAL DESCRIPTION** The AD5532/64 combines a 32/64 channel voltage translation function with an infinite output hold capability. An analog input voltage on the common input pin, $V_{\rm IN}$ , is sampled and its digital representation transferred to a chosen DAC register. The output of this DAC is updated to reflect the new contents of the DAC register. Channel selection is accomplished via the parallel address inputs A5-A0 or via the serial input port. The device is operated from +5V, $\pm$ 12V to $\pm$ 15V supplies and requires a stable +3V reference on REF IN pins as well as an offset voltage on OFFS\_IN. The AD5532/64 is available in a 119-lead BGA package. #### PRODUCT HIGHLIGHTS - 1. No Droop; Infinite Hold Capability - 2. Typically ±0.006% transfer function linearity betwen Input and Output. - 3. 32/64 14-bit DACs in one package, guaranteed monotonic with 9-bit linearity. - 3. The AD5532/64 is available in a 119-lead BGA package with a bump pitch of 1.27mm and a body size of 14mm by 22mm. #### FUNCTIONAL BLOCK DIAGRAM Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood. MA 02062-9106,USA Tel: 781/329-4700 World Wide Web: www.analog.com Fax: 781/326-8703 Prelim D3 7/98 # Mode 1 - SHA Mode | Parameter <sup>1</sup> | B Version <sup>2</sup> | Units | Conditions/Comments | |-----------------------------------------|---------------------------|------------|------------------------------------------------------| | ANALOG CHANNEL | | | | | $V_{\rm IN}$ to $V_{\rm OUT}$ Linearity | ± 0.012 | % max | Typically ±0.006% (after gain and offset adjustment) | | Offset Error | ± 60 | mV max | See Figure 1 (page 8) | | Gain Error | ± 3 | % max | | | Channel-to-Channel Matching | TBD | % typ | | | ANALOG INPUT (V <sub>IN</sub> ) | | | | | Input Voltage Range | 0 to +3 | V | Nominal Input Range | | Input Current | 100 | nA max | V <sub>IN</sub> being acquired on one channel | | - | 6.4 | μA max | V <sub>IN</sub> being acquired on all 64 channels | | Input Capacitance | 50 | pF typ | simultaneously - Cal Mode | | | | 1 31 | | | ANALOG INPUT (OFFS_IN) Input Current | 100 | nA max | | | | 100 | IIA IIIax | | | REFERENCE INPUTS | | | | | Nominal Input Voltage | +3.0 | V | | | Input Voltage Range | +2.85/+3.15 | V min/max | | | Input Current | 50 | nA max | | | ANALOG OUTPUTS (V <sub>OUT</sub> 1-64) | | | | | Output Temp Coeff | 25 | ppm/°C typ | | | Output Impedance | 750 | Ω typ | | | Output Range | $V_{SS} + 3 / V_{DD} - 3$ | V min/max | | | Maximum Output Current | 500 | μA typ | | | Maximum Capacitive Load | 15 | nF max | | | Output Noise | 250 | μV rms | 1MHz Bandwidth | | Short-Circuit Current | 10 | mA typ | | | Output PSRR | -70 | dB | $V_{DD}$ varied $\pm 5\%$ . | | | <u>-70</u> | dB | V <sub>ss</sub> varied ±5% | | DC Crosstalk | TBD | μV typ | | | ANALOG OUTPUT (OFFS_OUT) | | | | | Output Temp Coeff | 20 | ppm/°C typ | | | Output Impedance | 1.0 | kΩ typ | | | Output Range | 0 / +REF IN | V_min/max | | | Output Noise | 100 | μV rms | 1MHz Bandwidth | | Maximum Output Current | 10 | μA typ | Source Current | | Maximum Capacitive Load | 100 | pF typ | | | Short-Circuit Current | 10 | mA typ | Sink Current | | Output PSRR | -70 | dB typ | AV <sub>CC</sub> varied ±5% | | DC Crosstalk | TBD | μV typ | | | DIGITAL INPUTS | | | | | Input Current | ±10 | μA max | | | Input Low Voltage | 0.8 | V max | $DV_{CC} = 5V\pm5\%$ | | | 0.4 | V max | $DV_{CC} = 3V \pm 10\%$ | | Input High Voltage | 2.0 | V min | | | Input Hysteresis (SCLK only) | 200 | mV typ | | | Input Capacitance | 10 | pF max | | # AD5532/64-SPECIFICATIONS $V_{DD}=+10.8V$ to +16.5V, $V_{ss}=-10.8V$ to -16.5V; $AV_{cc}=+4.75V$ to +5.25V; $DV_{cc}=+2.7V$ to +5.25V; $AGND=DGND=DAC\_GND=0V$ ; All specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted. # Mode 1 - SHA Mode (cont.) | Parameter <sup>1</sup> | B Version <sup>2</sup> | Units | Conditions/Comments | |-----------------------------------------------|------------------------|-----------|----------------------------------------------| | DIGITAL OUTPUTS (BUSY, D <sub>OUT</sub> ) | | | | | Output Low Voltage | 0.4 | V max | DV <sub>CC</sub> = 5V. Sinking TBD mA | | Output High Voltage | 4.0 | V min | $DV_{CC} = 5V$ . Sourcing TBD $\mu A$ | | Output Low Voltage | 0.4 | V max | DV <sub>CC</sub> = 3V. Sinking TBD mA | | Output High Voltage | 2.4 | V min | $DV_{CC} = 3V$ . Sourcing TBD $\mu A$ | | Floating-State Leakage Current <sup>4</sup> | TBD | μA max | | | Floating-State Input Capacitance <sup>4</sup> | TBD | pF max | | | POWER REQUIREMENTS | | | | | Power-Supply Voltages | | | | | $ m V_{DD}$ | +10.8/+16.5 | V min/max | | | $V_{ss}$ | -10.8/-16.5 | V min/max | | | $AV_{CC}$ | +4.75/+5.25 | V min/max | | | $\mathrm{DV}_{\mathrm{cc}}^{\mathrm{cc}}$ | +2.7/+5.25 | V min/max | | | Power-Supply Currents <sup>5</sup> | | | | | $I_{DD}$ | 22 | mA typ | | | $I_{SS}$ | 22 | mA typ | | | $ ilde{ ext{AI}}_{ ext{CC}}$ | 44 | mA typ | | | $\mathrm{DI}_{\mathrm{CC}}$ | < 1 | mA max | | | Power Dissipation <sup>5</sup> | 880 | mW typ | | | AC CHARACTERISTICS | | | | | AC Crosstalk | TBD | nV-s typ | | | Output Settling Time | 1 | μs typ | Low Capacitive load | | Acquisition Time | 16 | μs max | Acquire V <sub>IN</sub> to ± 0.012% accuracy | | Slew Rate | 1 | V/μs typ | | | Digital Feedthrough | TBD | nV-s typ | | | Digital Crosstalk | TBD | nV-s typ | | | TRACK MODE | | | | | Output PSRR | TBD | dB | $V_{DD}$ varied $\pm 5\%$ . | | | TBD | dB | $V_{ss}$ varied $\pm 5\%$ | | Bandwidth | TBD | kHz typ | | NOTES: <sup>&</sup>lt;sup>1</sup>See Terminology <sup>&</sup>lt;sup>2</sup>B Version: Industrial temperature range -40°C. to +85°C. <sup>&</sup>lt;sup>3</sup>Guaranteed by design and characterisation, not production tested <sup>&</sup>lt;sup>4</sup>D<sub>OUT</sub> only Outputs Unloaded. All figures are for the AD5564. The numbers for AD5532 are approx 50% of these. Specifications subject to change without notice # AD5532/64-SPECIFICATIONS $V_{DD}=+10.8V$ to $+16.5V,\,V_{SS}=-10.8V$ to $-16.5V;\,AV_{CC}=+4.75V$ to $+5.25V;\,DV_{CC}=+2.7V$ to $+5.25V;\,AGND=DGND=DAC\_GND=0V;\,AII$ specifications $T_{MIN}$ to $T_{MAX}$ unless otherwise noted. ### Mode 2 - DAC Mode | Parameter <sup>1</sup> | B Version <sup>2</sup> | Units | Conditions/Comments | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------|----------------------| | DC PERFORMANCE Resolution Integral Nonlinearity (INL) Differential Nonlinearity (DNL) Offset Error | 14<br>TBD<br>±1<br>TBD | Bits<br>% of FSR typ<br>LSB max<br>mV max | Guaranteed Monotonic | | Gain Error Full-Scale Error Offset Error Temp Coeff Gain Error Temp Coeff Channel-to-Channel Matching | TBD<br>TBD<br>TBD<br>TBD<br>TBD<br>TBD | % max mV max μV/°C typ μV/°C typ % max | | | AC CHARACTERISTICS Output Settling Time OFFS_IN Settling Time Digital-to-Analog Glitch Impulse Digital Crosstalk Analog Crosstalk Total Harmonic Distortion (THD) Output Noise Spectral Density | TBD<br>TBD<br>TBD<br>TBD<br>TBD<br>TBD<br>TBD | μs typ<br>μs typ<br>nV-s typ<br>nV-s typ<br>nV-s typ<br>dB typ<br>nV/(Hz) <sup>1/2</sup> typ | | NOTES: # Timing Characteristics Serial Interface | Parameter <sup>1</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (B Version) | Units | Conditions/Comments | |--------------------------|----------------------------------------------------------|--------|------------------------------------------------------| | $t_1$ | 25 | ns min | SCLK High Pulse Width | | $t_2$ | 25 | ns min | SCLK Low Pulse Width | | $t_3$ | 5 | ns min | SYNC Falling Edge to SCLK Falling Edge Setup Time | | $t_4$ | TBD | ns min | SYNC Low Time | | <b>t</b> <sub>5</sub> | 10 | ns min | D <sub>IN</sub> Setup Time | | $t_{\acute{\mathbf{o}}}$ | 5 | ns min | D <sub>IN</sub> Hold Time | | $t_7$ | 5 | ns min | SYNC Falling Edge to SCLK Rising Edge Setup Time | | $t_8^2$ | 10 | ns max | SCLK Rising Edge to D <sub>OUT</sub> Valid | | $t_9^2$ | 20 | ns max | SCLK Falling Edge to D <sub>OUT</sub> High Impedance | NOTES: <sup>&</sup>lt;sup>1</sup>See Terminology <sup>&</sup>lt;sup>2</sup>B version: Industrial temperature range -40°C. to +85°C. <sup>&</sup>lt;sup>3</sup>Guaranteed by design and characterisation, not production tested Specifications subject to change without notice <sup>&</sup>lt;sup>1</sup>See Interface Timing Diagrams on following pages <sup>&</sup>lt;sup>2</sup>These numbers are measured with the load circuit of Figure x # **Parallel Interface** | Parameter <sup>1</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (B Version) | Units | Conditions/Comments | |--------------------------|----------------------------------------------------------|--------|---------------------------------------| | t <sub>1</sub> | 0 | ns min | CS to WR Setup Time | | $t_2$ | 0 | ns min | CS to WR Hold Time | | $t_3$ | 50 | ns min | CS Pulse Width Low | | $t_4$ | 50 | ns min | <u>WR</u> Pulse Width Low | | $t_5$ | 20 | ns min | A5-A0, CAL, OFFS_SEL to WR Setup Time | | $t_{\acute{\mathrm{o}}}$ | 0 | ns min | A5-A0, CAL, OFFS_SEL to WR Hold Time | NOTES: # **Parallel Interface Timing Diagram** # **Serial Interface Timing Diagrams** 10-Bit Write (SHA Mode and Both Readback Modes) <sup>&</sup>lt;sup>1</sup>See Interface Timing Diagrams below # **Serial Interface Timing Diagrams** 14-Bit Read(Both Readback Modes) | ABSOLUTE MAXIMUM RATINGS* | |---------------------------| |---------------------------| | 0.3V to +17V | |------------------------------------| | +0.3V to -17V | | 0.3V to +7V | | 0.3V to +7V | | 0.3V to DV <sub>CC</sub> +0.3V | | 0.3V to DV <sub>CC</sub> +0.3V | | D0.3V to +7V | | 0.3V to +7V | | $NDV_{SS}$ -0.3V to $V_{DD}$ +0.3V | | TBD | | | | Short-Circuit CurrentTBD mA | |----------------------------------------------------------| | Operating Temperature Range | | Industrial (B Version)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature (T <sub>J</sub> max)+150°C | | BGA Package, | | Power Dissipation( $T_J$ max - $T_A$ )/ $\theta_{JA}$ mW | | θ <sub>IA</sub> Thermal ImpedanceTBD°C /W | | θ <sub>JC</sub> Thermal ImpedanceTBD°C /W | | Solder Ball Temperature, SolderingTBD °C. | | NOTES: | <sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Transient currents of up to 100mA will not cause SCR latch-up #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5532/64 devices feature proprietary ESD protection circuitry, permanent damage may still occur on these devices if they are subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. # Terminology SHA Mode #### VIN to VOUT Linearity This is a measure of the maximum deviation from a straight line passing through the endpoints of the $V_{\rm IN}$ vs. $V_{\rm OUT}$ transfer function. It is expressed as a percent of the full-scale span. #### Offset Error This is a measure of the output error when $V_{IN} = 100 \text{mV}$ . Ideally, with $V_{IN}=100 \text{mV}$ : $V_{OUT}$ = 350mV-2.5\* $V_{OFFSET}$ Offset error is a measure of the difference between $V_{\rm OUT}$ (actual) and $V_{\rm OUT}$ (ideal). It is expressed in mV. #### Full-Scale Error This is a measure of the output error when $V_{\rm IN}$ = $V_{\rm REF}$ . Ideally, with $V_{\rm IN}$ = $V_{\rm REF}$ : $V_{OUT} = 3.5 * V_{REF} - 2.5 * V_{OFFSET}$ Full-scale error is a measure of the difference between $V_{\rm OUT}$ (actual) and $V_{\rm OUT}$ (ideal). It is expressed in mV. #### **Gain Error** This is a measure of the span error of the analog channel. It is the deviation in slope of the transfer function expressed as a percent of the full-scale span. It is calculated as: #### Channel-to-Channel Matching This is a measure of the difference between $V_{\text{OUT}}$ on any two channels if they acquire the same $V_{\text{IN}}$ . It is expressed as a percent of the Full-scale span. #### **Output Temp Coefficient** This is a measure of the change in output with changes in temperature. It is expressed in $\mu V/^{\circ}C$ . #### **Output PSRR** Power-Supply Rejection Ratio (PSRR) is a measure of the change in output for a change in supply voltage ( $V_{DD}$ and $V_{SS}$ ). It is expressed as percent change of output per percent change of supply. $V_{DD}$ and $V_{SS}$ are varied $\pm$ 5%. For the PSRR measurement of OFFS\_OUT, the AV<sub>CC</sub> supply is varied $\pm$ 5%. #### DC Crosstalk This the DC change in the output level of one channel in response to a full-scale change in the output of another channel. It is expressed in $\mu V$ . #### **AC Crosstalk** This is the glitch that occurs on the output of one channel while another channel is acquiring. It is expressed in nV-secs. #### **Output Settling Time** This is the time taken from when <u>BUSY</u> goes high to when the output has settled to $\pm$ 0.012% ( $\pm$ 0.5 LSB at 12 bits). #### **Acquisition Time** This is the time taken for the $V_{\rm IN}$ input to be acquired. It is the length of time that <u>BUSY</u> stays low. #### Digital Feeedthrough This is a measure of the impulse injected into the analog outputs from the digital control inputs when the part is not being written to, i.e. <u>CS/SYNC</u> is high. The digital inputs are toggled between all 0s and all 1s. The area of the glitch is expressed in nV-secs. #### Digital Crosstalk This is the glitch impulse transferred to the analog output while a digital word is being written to the part. The area of the glitch is expressed in nV-secs. #### TRACK Mode Bandwidth When <u>TRACK</u> input is brought low, the input is not acquired. It is connected to the output buffer and the output voltage is: $$V_{OUT}$$ = 3.5\* $V_{IN}$ -2.5\* $V_{OFFSET}$ $V_{\rm IN}$ can, of course, be an AC waveform in which case the $\overline{TRACK}$ mode has a finite bandwidth. The bandwidth is the frequency at which the sinusoidal component at the output falls to 3dB below the sine wave at the input (ignoring the gain factor). ### **DAC Mode** #### Integral Nonlinearity (INL) This is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is expressed as a percentage of Full-Scale span. #### Differential Nonlinearity (DNL) Differential Nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of ±1 LSB maximum ensures monotonicity. #### Offset Error This is a measure of the output error with all zeroes loaded to the DAC. Ideally the output should be: $$V_{OUT}$$ = 350mV-2.5\* $V_{OFFSET}$ Offset error is ameasure of the difference between $V_{\rm OUT}$ (actual) and $V_{\rm OUT}$ (ideal). It is expressed in mV. #### Full-Scale Error This is a measure of the output error with all ones loaded to the DAC. Ideally, the output should be: $$V_{OUT}$$ = 3.5\* $V_{REF}$ -2.5\* $V_{OFFSET}$ Full-scale error is a measure of the difference between $V_{\rm OUT}$ (actual) and $V_{\rm OUT}$ (ideal). It is expressed in mV. #### Gain Error -7- This is a measure of the span error of the DAC. It is the deviation in slope of the transfer function expressed as a percent of the full-scale span. It is calculated as: Prelim D3 7/98 #### Channel-to-Channel Matching This is a measure of the difference between $V_{\text{OUT}}$ on any two DACs if they have the same coded loaded to them. It is expressed as a percent of the Full-scale span. #### Output Settling Time This is the time taken from when the last data bit is clocked into the DAC until the output has settled to within $\pm$ 0.012% ( $\pm$ 0.5 LSB at 12 bits). #### OFFS\_IN Settling Time This is the time taken from a step change in input voltage on OFFS\_IN until the output has settled to within $\pm$ 0.012% ( $\pm$ 0.5 LSB at 12 bits). #### Digital-to-Analog Glitch Impulse This is the impulse injected into the analog output when the code in the DAC register changes state. It is specified as the area of the glitch in nV-secs when the digital code is changed by 1 LSB at the major carry transition (01 1111 1111 1111 to 10 0000 0000 0000). #### Digital Crosstalk This is the glitch impulse transferred to the analog output while a DAC code is being written to the part. The area of the glitch is expressed in nV-secs. #### **Analog Crosstalk** This the glitch impulse transferred to the output of one DAC due to a full-scale change in the output of another DAC. The area of the glitch is expressed in nV-secs. #### **Total Harmonic Distortion** This is the difference between an ideal sine-wave and a digitally constructed one using the DAC. The THD is a measure of the harmonics and noise present on the DAC output. It is measured in dBs. Figure 1. SHA Transfer Function #### PIN FUNCTION DESCRIPTION #### PIN NUMBERS | Pin<br>No. | Mnemonic | Function | |----------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | AGND (1-4) | 4 Analog GND pins. | | | AV <sub>CC</sub> (1-4) | 4 Analog supply pins. Voltage range from +4.75V to +5.25V. | | | $V_{DD}$ (1-8) | 8 V <sub>DD</sub> supply pins. Voltage range from +10.8V to +16.5V. | | | V <sub>ss</sub> (1-8) | 8 V <sub>ss</sub> supply pins. Voltage range from +10.8V to +16.5V. | | | DGND (1-2) | 2 Digital GND pins | | | DV <sub>CC</sub> (1-2) | 2 Digital supply pins. Voltage range from +2.7V to +5.25V. | | | DAC_GND (1-4) | Reference GND supply for all the DACs. | | | REF IN 1 | Reference voltage for channels 1-32 | | REF IN 2 Reference voltage for channels 33-64 | | | | | V <sub>OUT</sub> (1-64) | Analog output voltages from the 64 channels. | | | V <sub>IN</sub> | Analog input voltage | | | A5-A0 | Parallel Interface: 6 address pins for the 64 channels. A5=MSB of channel address, A0=LSB. | | | CAL<br>CS / SYNC | Parallel Interface: Control input which allows all 64 channels to acquire V <sub>IN</sub> simultaneously | | | CS / SINC | This pin is both the active low Chip Select pin for the parallel interface and the Frame Synchronisation pin for the serial interface. | | | <u>WR</u> | Parallel Interface. Write pin. Active low. This is used in conjunction with the <u>CS</u> pin to | | | WIX | address the device using the parallel interface. | | | OFFSET_SEL | Offset Select pin. This is activated when writing to the DAC which will provide its output at OFFS_OUT pin. | | SCLK Serial Clock input for serial interface D <sub>IN</sub> Data input for serial interface | | | | | | | | | $D_{OUT}$ | Output from the DAC registers for readback. | | | SER/ <u>PAR</u> | This pin allows the user to select whether the serial or parallel interface will be used. If the pin is tied low, the parallel interface will be used. | | | OFFS_IN | Offset input. The user can supply a voltage here to offset the output span. OFFS_OUT can also be tied to this pin if the user wants to drive this pin with the Offset Channel. | | | OFFS_OUT | Offset output. This is the acquired offset voltage which can be tied to OFFS_IN to offset the span. | | | BUSY | This output tells the user when the input voltage is being acquired. It goes low during acquisition and returns high when the acquisition operation is complete. | | | <u>TRACK</u> | If this input is held high, V <sub>IN</sub> is acquired once the channel is addressed. While it | | | | is held low, the input to the gain/offset stage is switched directly to V <sub>IN</sub> . The addressed channel | | | | begins to acquire V <sub>IN</sub> on the rising edge of <u>TRACK</u> . See <u>TRACK</u> Input section for further infor mation. | -9- #### Circuit Description The AD5532/64 can be thought of as consisting of an ADC and 64 DACs in a single package. The input voltage $V_{\rm IN}$ is sampled and converted into a digital word. The digital result is loaded into one of the DAC registers and is converted (after the gain and offset in the output buffer) into an analog output voltage ( $V_{\rm OUT}1$ - $V_{\rm OUT}$ 64). Since the channel output voltage is effectively the output of a DAC there is no droop associated with it. As long as power is maintained to the device the output voltage will remain constant until this channel is addressed again. To update a single channel's output voltage the required new voltage level is set up on the common input pin, V<sub>IN</sub>. The desired channel is then addressed via the parallel port or the serial port. When the channel address has been loaded, provided TRACK is high, the circuit begins to acquire the correct code to load to the DAC in order that the DAC output matches the voltage on V<sub>IN</sub>. At this stage the BUSY pin goes low and remains so until the acquistion is complete. The non-inverting input to the output buffer (gain and offset stage) is tied to V<sub>IN</sub> during the acquisition period to avoid spurious outputs while the DAC acquires the correct code. This is completed in 16 us max. The **BUSY** pin goes high at this stage. Also at this time the updated DAC output assumes control of the output voltage. The output voltage of the DAC is connected to the non-inverting input of the output buffer. The held voltage will remain on the output pin indefinitely, without drooping, as long as power is maintained to the device. On power-on, all the DACs, including the offset channel, are loaded with zeroes. The outputs of the DACs are at 0V and the outputs of the output buffers are at negative full-scale. If the OFFS\_IN pin is driven by the on-board offset channel, the outputs $V_{\rm OUT}1$ to $V_{\rm OUT}64$ are also at 0V on power-on since OFFS IN is 0V. #### TRACK Input In normal mode of operation, $\overline{TRACK}$ is held high and the channel begins to acquire when it is addressed. However, if $\overline{TRACK}$ is low when the channel is addressed then $V_{IN}$ is switched to the output buffer and an acquisition on the channel will not occur until a rising edge of $\overline{TRACK}$ . At this stage the $\overline{BUSY}$ pin will go low until the acquisition is complete at which point the DAC assumes control of the voltage to the output buffer and $V_{\rm IN}$ is free to change again without affecting this output value. This is useful in an application where the user wants to ramp up $V_{\rm IN}$ until $V_{\rm OUT}$ reaches a particular level (Figure 1). $V_{\rm IN}$ doesn't need to be acquired continuously while it is ramping up. $\underline{TRACK}$ can be kept low and only when $V_{\rm OUT}$ has reached its desired voltage is $\underline{TRACK}$ brought high. At this stage, the acquisition of $V_{\rm IN}$ begins. In the example shown, a desired voltage is required on the output of the pin driver. This voltage is represented by one input to a comparator. The microcontroller/microprocessor ramps up the input voltage on $V_{\rm IN}$ through a DAC. TRACK is kept low while the voltage on $V_{\rm IN}$ ramps up so that $V_{\rm IN}$ is not continually acquired. When the desired voltage is reached on the output of the pin driver, the comparator output switches. The $\mu C/\mu P$ then knows what code is required to be input in order to get the desired voltage at the DUT. The TRACK input is now brought high and the part begins to acquire $V_{\rm IN}$ . At this stage BUSY goes low until $V_{\rm IN}$ has been acquired. Then the output buffer is switched from $V_{\rm IN}$ to the output of the DAC. #### Output Buffer Stage - Gain and Offset The function of the output buffer stage is to translate the 0-3V output of the DAC to a useful range for ATE applications. This is done by gaining up the DAC output by 3.5 and offsetting the voltage by the voltage on OFFS\_IN pin. The following table shows how the output range relates to the Offset voltage supplied by the user. $$V_{OUT} = 3.5 * V_{DAC} - 2.5 * V_{OFFSET}$$ $V_{\text{DAC}}$ is the output of the DAC and its range is 0-V\_{\text{REF}}. V\_{\text{OFFSET}} is the voltage at the OFFS\_IN pin. #### SAMPLE OUTPUT RANGES | $V_{OFFSET}(V)$ | $V_{DAC}(V)$ | $V_{OUT}(V)$ | |-----------------|--------------|---------------| | 1 | 0 to 3 | -2.5 to 8 | | 0.5 | 0 to 3 | -1.25 to 9.25 | $\ensuremath{V_{\text{OUT}}}$ is limited only by the headroom of the output amplifiers. #### Offset Voltage Channel The offset voltage can be supplied externally by the user or it can be supplied by an additional DAC on the part. The offset voltage channel is used just like any other channel. The required offset voltage is set up on $V_{\rm IN}$ and it is acquired by the DAC. The DAC output is connected directly to OFFS\_OUT. This offset voltage is used as the offset voltage for the 64 output amplifiers. #### Serial Interface The serial interface is controlled by 4 pins. $\underline{SYNC}$ , $D_{IN}$ , SCLK: Standard 3-wire SPI interface pins. The $\underline{SYNC}$ pin is shared with the $\underline{CS}$ function of the parallel interface. $D_{\text{OUT}}$ : Data Out pin for reading back the contents of the DAC registers. The SER/<u>PAR</u> pin must also be tied high to enable the serial interface and to disable the parallel interface. Mode bits: There are 4 different modes of operation. See below for descriptions. Cal bit: This is used as a calibration instruction. When this is active, all 64 channels acquire $V_{\rm IN}$ simultaneously. Offset\_Sel bit: Used to address the offset voltage control channel A5-A0: Used to address any one of the 64 channels (A5 = MSB of address, A0=LSB). DB13-DB0: These are used to write a 14-bit word into the addressed DAC register. Clearly, this is only valid when in DAC mode. The AD5532/64 can be used in 4 different modes of operation. These modes are set by two Mode bits, the first 2 bits in the serial word. #### MODES OF OPERATION | Mode | Bit 1 | Mode Bit 2 | Operating Mode | |------|-------|------------|----------------------| | 0 | | 0 | SHA Mode | | 0 | | 1 | DAC Mode | | 1 | | 0 | Acquire and Readback | | 1 | | 1 | Readback | #### 1) SHA Mode: Standard mode where a channel is addressed and that channel acquires the voltage on $V_{\rm IN}$ . This mode requires a 10-bit write (see figure below) to address the relevant channel ( $V_{\rm OUT}1-V_{\rm OUT}64$ , Offset Channel or all channels). #### 2) DAC Mode: In this mode, a particular DAC register can be written to directly. This mode requires the 10-bit write from the SHA mode plus an extra 14 bits to write to the 14-bit register of the DAC. Any one of the 64 DAC registers may be written to individually or they can all be loaded simultaneously. #### 3)Acquire and Readback Mode: This mode allows the user to read back the data in a particular DAC register. The relevant DAC is addressed (10-bit write as with SHA mode) and $V_{\rm IN}$ is acquired. However, on the next falling edge of <u>SYNC</u>, the data in the relevant DAC register is clocked out onto the $D_{OUT}$ line in a 14-bit serial format. #### 4) Readback Again, this is a readback mode but no acquisition is performed. The relevant DAC is addressed (10-bit write) and on the next falling edge of $\underline{SYNC}$ , the data in the relevant DAC register is clocked out onto the $D_{OUT}$ line in a 14-bit serial format. The serial write and read words can be seen in the figures below. #### Digital Readback This feature allows the user to readback the DAC register code of any of the DACs. This is useful if the system has been calibrated and the user wants to know what code in the DAC corresponds to a desired voltage on $V_{\rm OUT}$ . If the user requires this voltage again, all he needs to do is to input the code directly to the DAC register without going through the acquisition sequence. The user can readback the DAC register contents through the serial interface and can write directly to the DAC, again through the serial interface. #### Parallel Interface The parallel interface is controlled by 10 pins. <u>CS</u>: Active low package select pin. This pin is shared with the <u>SYNC</u> function for the serial interface. WR: Active low Write pin. The values on the address pins are latched on a rising edge of WR. A5-A0: 6 Address pins (A5=MSB of address, A0=LSB). These are used to address the relevant channel (out of a possible 64). Offset\_Sel: Offset select pin. This has the same function as the Offset\_Sel bit in the serial interface. When it is activated, the offset voltage control channel is addressed. The address on A5-A0 is ignored in this case. Cal:Same functionality as the Cal bit in the serial interface (calibration instruction). When this pin is active, all 64 channels acquire $V_{\rm IN}$ simultaneously. The SER/PAR bit must be tied low to enable the parallel interface and disable the serial interface. 10-Bit Input Serial Write Word (SHA Mode) 24-Bit Input Serial Write Word (DAC Mode) Input Serial Interface (Acquire and Readback Mode) Input Serial Interface (Readback Mode)