M34D64 64 Kbit Serial IC Bus EEPROM With Hardware Write Control on Top Quarter of Memory FEATURES SUMMARY 2 Two Wire I C Serial Interface Supports 400 kHz Protocol Figure 1. Packages Single Supply Voltage: - 2.5V to 5.5V for M34D64-W - 1.8V to 5.5V for M34D64-R Hardware Write Control of the top quarter of memory BYTE and PAGE WRITE (up to 32 Bytes) RANDOM and SEQUENTIAL READ Modes Self-Timed Programming Cycle Automatic Address Incrementing Enhanced ESD/Latch-Up Behavior More than 1M Erase/Write Cycles More than 40 Year Data Retention 8 1 SO8 (MN) 150 mil width TSSOP8 (DW) 169 mil width April 2003 1/21 M34D64 SUMMARY DESCRIPTION These I2C-compatible electrically erasable programmable memory (EEPROM) devices are organized as 8192 x 8. Table 1. Signal Names E0, E1, E2 Chip Enable SDA Serial Data SCL Serial Clock WC Write Control VCC Supply Voltage VSS Ground Figure 2. Logic Diagram VCC 3 E0-E2 SDA M34D64 SCL WC VSS AI02850B These devices are compatible with the I2C memory protocol. This is a two wire serial interface that uses a bi-directional data bus and serial clock. The devices carry a built-in 4-bit Device Type Identifier code (1010) in accordance with the I2C bus definition. The device behaves as a slave in the I2C protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a Start condition, generated by the bus master. The Start condition is followed by a Device Select Code and RW bit (as described in Table 2), terminated by an acknowledge bit. When writing data to the memory, the device inserts an acknowledge bit during the 9th bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read. 2/21 Power On Reset: V CC Lock-Out Write Protect In order to prevent data corruption and inadvertent Write operations during Power-up, a Power On Reset (POR) circuit is included. The internal reset is held active until VCC has reached the POR threshold value, and all operations are disabled - the device will not respond to any command. In the same way, when VCC drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable and valid V CC must be applied before applying any logic signal. Figure 3. SO and TSSOP Connections M34D64 E0 E1 E2 VSS 1 2 3 4 8 7 6 5 VCC WC SCL SDA AI02851C Note: 1. See page 17 (onwards) for package dimensions, and how to identify pin-1. M34D64 SIGNAL DESCRIPTION Serial Clock (SCL) This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor must be connected from Serial Clock (SCL) to VCC. (Figure 5 indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output. Serial Data (SDA) This bi-directional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to V CC. (Figure 5 indicates how the value of the pull-up resistor can be calculated). Chip Enable (E0, E1, E2) These input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit Device Select Code. These inputs must be tied to V CC or VSS, to establish the Device Select Code. Write Control (WC) The hardware Write Control pin (WC) is useful for protecting the top quarter of the memory (as shown in Figure 4) from inadvertent erase or write. The Write Control signal is used to enable (WC=VIL) or disable (WC=VIH) write instructions to the top quarter of the memory area. When unconnected, the WC input is internally read as VIL, and write operations are allowed. Figure 4. Memory Map showing Write Control Area 1FFFh Write Controlled Area 1800h 1000h 0800h 0000h AI03114C Figure 5. Maximum R L Value versus Bus Capacitance (CBUS) for an I2C Bus VCC Maximum RP value (k) 20 16 RL 12 RL SDA MASTER 8 fc = 100kHz 4 fc = 400kHz CBUS SCL CBUS 0 10 100 1000 CBUS (pF) AI01665 3/21 M34D64 Figure 6. I2C Bus Protocol SCL SDA SDA Input START Condition SCL 1 2 SDA MSB SDA Change STOP Condition 3 7 8 9 ACK START Condition SCL 1 SDA MSB 2 3 7 8 9 ACK STOP Condition AI00792B Table 2. Device Select Code Device Type Identifier1 Device Select Code Chip Enable Address2 RW b7 b6 b5 b4 b3 b2 b1 b0 1 0 1 0 E2 E1 E0 RW Note: 1. The most significant bit, b7, is sent first. 2. E0, E1 and E2 are compared against the respective external pins on the memory device. Table 3. Most Significant Byte b15 4/21 b14 b13 b12 b11 Table 4. Least Significant Byte b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 M34D64 DEVICE OPERATION The device supports the I2C protocol. This is summarized in Figure 6. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The M34D64 device is always a slave in all communication. Start Condition Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the High state. A Start condition must precede any data transfer command. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition, and will not respond unless one is given. Stop Condition Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven High. A Stop condition terminates communication between the device and the bus master. A Read command that is followed by NoAck can be followed by a Stop condition to force the device into the Stand-by mode. A Stop condition at the end of a Write command triggers the internal EEPROM Write cycle. Acknowledge Bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9th clock pulse period, the receiver pulls Serial Data (SDA) Low to acknowledge the receipt of the eight data bits. Data Input During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock (SCL) is driven Low. Memory Addressing To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the Device Select Code, shown in Table 2 (on Serial Data (SDA), most significant bit first). The Device Select Code consists of a 4-bit Device Type Identifier, and a 3-bit Chip Enable "Address" (E2, E1, E0). To address the memory array, the 4bit Device Type Identifier is 1010b. Up to eight memory devices can be connected on a single I2C bus. Each one is given a unique 3-bit code on the Chip Enable (E0, E1, E2) inputs. When the Device Select Code is received on Serial Data (SDA), the device only responds if the Chip Enable Address is the same as the value on the Chip Enable (E0, E1, E2) inputs. The 8th bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations. If a match occurs on the Device Select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9th bit time. If the device does not match the Device Select code, it deselects itself from the bus, and goes into Standby mode. Table 5. Operating Modes Mode Current Address Read RW bit WC 1 Bytes 1 X 1 0 X Random Address Read Initial Sequence START, Device Select, RW = 1 START, Device Select, RW = 0, Address 1 reSTART, Device Select, RW = 1 1 X Sequential Read 1 X 1 Byte Write 0 VIL 1 START, Device Select, RW = 0 Page Write 0 VIL 32 START, Device Select, RW = 0 Similar to Current or Random Address Read Note: 1. X = VIH or VIL. 5/21 M34D64 Figure 7. Write Mode Sequences with WC=0 (data write enabled) WC ACK BYTE ADDR ACK BYTE ADDR ACK DATA IN STOP DEV SEL START BYTE WRITE ACK R/W WC ACK DEV SEL START PAGE WRITE ACK BYTE ADDR ACK BYTE ADDR ACK DATA IN 1 DATA IN 2 R/W WC (cont'd) ACK DATA IN N STOP PAGE WRITE (cont'd) ACK AI01106C Write Operations Following a Start condition the bus master sends a Device Select Code with the RW bit reset to 0. The device acknowledges this, as shown in Figure 7, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte(s). Writing to the memory may be inhibited if Write Control (WC) is driven High. Any Write instruction with Write Control (WC) driven High (during a period of time from the Start condition until the end of the two address bytes) will not modify the contents of the top quarter of the memory. Each data byte in the memory has a 16-bit (two byte wide) address. The Most Significant Byte (Table 3) is sent first, followed by the Least Significant Byte (Table 4). Bits b15 to b0 form the address of the byte in memory. When the bus master generates a Stop condition immediately after the Ack bit (in the "10 th bit" time slot), either at the end of a Byte Write or a Page 6/21 Write, the internal memory Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle. During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests. Byte Write After the Device Select code and the address bytes, the bus master sends one data byte. If the addressed location is Write-protected (top quarter of the memory), by Write Control (WC) being driven High, the location is not modified. The bus master terminates the transfer by generating a Stop condition, as shown in Figure 7. Page Write The Page Write mode allows up to 32 bytes to be written in a single Write cycle, provided that they are all located in the same 'row' in the memory: that is, the most significant memory address bits (b12-b5) are the same. If more bytes are sent than will fit up to the end of the row, a condition known as `roll-over' occurs. This should be avoided, as M34D64 data starts to become overwritten in an implementation dependent way. The bus master sends from 1 to 32 bytes of data. If Write Control (WC) is High, the contents of the addressed top quarter of the memory location are not modified. After each byte is transferred, the internal byte address counter (the 5 least significant address bits only) is incremented. The transfer is terminated by the bus master generating a Stop condition. Figure 8. Write Cycle Polling Flowchart using ACK WRITE Cycle in Progress START Condition DEVICE SELECT with RW = 0 NO First byte of instruction with RW = 0 already decoded by the device ACK Returned YES NO Next Operation is Addressing the Memory YES Send Address and Receive ACK ReSTART NO STOP START Condition YES DATA for the WRITE Operation DEVICE SELECT with RW = 1 Continue the WRITE Operation Continue the Random READ Operation Minimizing System Delays by Polling On ACK During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time (tw) is shown in Tables 13 and 14, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 8, is: - Initial condition: a Write cycle is in progress. AI01847C - Step 1: the bus master issues a Start condition followed by a Device Select Code (the first byte of the new instruction). - Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). 7/21 M34D64 Figure 9. Read Mode Sequences ACK DATA OUT STOP START DEV SEL NO ACK R/W ACK START DEV SEL * ACK BYTE ADDR ACK DEV SEL * ACK DATA OUT 1 ACK ACK NO ACK DATA OUT N BYTE ADDR ACK BYTE ADDR ACK DEV SEL * START START ACK R/W ACK DATA OUT R/W R/W DEV SEL * NO ACK STOP START DEV SEL SEQUENTIAL RANDOM READ BYTE ADDR R/W ACK SEQUENTIAL CURRENT READ ACK START RANDOM ADDRESS READ STOP CURRENT ADDRESS READ ACK DATA OUT 1 R/W NO ACK STOP DATA OUT N AI01105C Note: 1. The seven most significant bits of the Device Select Code of a Random Read (in the 1 st and 4th bytes) must be identical. Read Operations Read operations are performed independently of the state of the Write Control (WC) signal. Random Address Read A dummy Write is performed to load the address into the address counter (as shown in Figure 9) but without sending a Stop condition. Then, the bus master sends another Start condition, and repeats the Device Select Code, with the RW bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master 8/21 must not acknowledge the byte, and terminates the transfer with a Stop condition. Current Address Read The device has an internal address counter which is incremented each time a byte is read. For the Current Address Read operation, following a Start condition, the bus master only sends a Device Select Code with the RW bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in Figure 9, without acknowledging the byte. M34D64 Sequential Read This operation can be used after a Current Address Read or a Random Address Read. The bus master does acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must not acknowledge the last byte, and must generate a Stop condition, as shown in Figure 9. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter `rolls-over', and the device continues to output data from memory address 00h. Acknowledge in Read Mode For all Read commands, the device waits, after each byte read, for an acknowledgment during the 9th bit time. If the bus master does not drive Serial Data (SDA) Low during this time, the device terminates the data transfer and switches to its Stand-by mode. 9/21 M34D64 MAXIMUM RATING Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 6. Absolute Maximum Ratings Symbol Parameter TSTG Storage Temperature TLEAD Lead Temperature during Soldering Max. Unit -65 150 C 235 235 C SO: 20 seconds (max) 1 TSSOP: 20 seconds (max) 1 VIO Input or Output range -0.6 6.5 V VCC Supply Voltage -0.3 6.5 V VESD Electrostatic Discharge Voltage (Human Body model) 2 -4000 4000 V Note: 1. IPC/JEDEC J-STD-020A 2. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 , R2=500 ) 10/21 Min. M34D64 DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 7. Operating Conditions (M34D64-W) Symbol VCC TA Parameter Min. Max. Unit Supply Voltage 2.5 5.5 V Ambient Operating Temperature -40 85 C Min. Max. Unit Supply Voltage 1.8 5.5 V Ambient Operating Temperature -40 85 C Table 8. Operating Conditions (M34D64-R) Symbol VCC TA Parameter 11/21 M34D64 Table 9. AC Measurement Conditions Symbol CL Parameter Min. Load Capacitance Max. 100 Input Rise and Fall Times Unit pF 50 ns Input Levels 0.2VCC to 0.8VCC V Input and Output Timing Reference Levels 0.3VCC to 0.7VCC V Figure 10. AC Measurement I/O Waveform Input Levels Input and Output Timing Reference Levels 0.8VCC 0.7VCC 0.3VCC 0.2VCC AI00825B Table 10. Input Parameters Symbol Parameter1,2 Test Condition Min. Unit CIN Input Capacitance (SDA) 8 pF CIN Input Capacitance (other pins) 6 pF 300 k ZWCL WC Input Impedance VIN < 0.5 V 50 ZWCH WC Input Impedance VIN > 0.7VCC 500 Pulse width ignored (Input Filter on SCL and SDA) Single glitch tNS Note: 1. TA = 25 C, f = 400 kHz 2. Sampled only, not 100% tested. 12/21 Max. k 100 ns M34D64 Table 11. DC Characteristics (M34D64-W) Symbol Test Condition (in addition to those in Table 7) Parameter Max. Unit VIN = VSS or VCC device in Stand-by mode 2 A VOUT = VSS or VCC, SDA in Hi-Z 2 A VCC =2.5V, fc=400kHz (rise/fall time < 30ns) 1 mA VIN = VSS or VCC , VCC = 5 V 10 A VIN = VSS or VCC , VCC = 2.5 V 2 A Min. ILI Input Leakage Current (SCL, SDA) ILO Output Leakage Current ICC Supply Current ICC1 Stand-by Supply Current -0.3 0.3VCC V VIL Input Low Voltage (E2, E1, E0, SCL, SDA) Input Low Voltage (WC) -0.3 0.5 V 0.7VCC VCC+1 V 0.4 V Max. Unit VIN = VSS or VCC device in Stand-by mode 2 A VOUT = VSS or VCC, SDA in Hi-Z 2 A VCC =1.8V, fc=100kHz (rise/fall time < 30ns) 0.8 mA VIN = VSS or VCC , VCC = 1.8 V 0.2 A VIH Input High Voltage (E2, E1, E0, SCL, SDA, WC) VOL Output Low Voltage IOL = 2.1 mA, VCC = 2.5 V Table 12. DC Characteristics (M34D64-R) Symbol Parameter Test Condition (in addition to those in Table 8) Min. ILI Input Leakage Current (SCL, SDA) ILO Output Leakage Current ICC Supply Current ICC1 Stand-by Supply Current - 0.3 0.3 VCC V VIL Input Low Voltage (E2, E1, E0, SCL, SDA) Input Low Voltage (WC) -0.3 0.5 V 0.7VCC VCC+1 V 0.2 V VIH Input High Voltage (E2, E1, E0, SCL, SDA, WC) VOL Output Low Voltage IOL = 0.7 mA, VCC = 1.8 V 13/21 M34D64 Table 13. AC Characteristics (M34D64-W) Test conditions specified in Table 9 and Table 7 Symbol Alt. Parameter Min. Max. Unit fC fSCL Clock Frequency 400 kHz tCHCL tHIGH Clock Pulse Width High 600 ns tCLCH tLOW Clock Pulse Width Low 1300 ns tCH1CH2 tR Clock Rise Time 300 ns tCL1CL2 tF Clock Fall Time 300 ns tDH1DH2 2 tR SDA Rise Time 20 300 ns tDL1DL2 2 tF SDA Fall Time 20 300 ns tDXCX tSU:DAT Data In Set Up Time tCLDX tHD:DAT Data In Hold Time tCLQX tDH tCLQV 3 tAA tCHDX 1 100 ns 0 ns Data Out Hold Time 200 ns Clock Low to Next Data Valid (Access Time) 200 tSU:STA Start Condition Set Up Time 600 ns tDLCL tHD:STA Start Condition Hold Time 600 ns tCHDH tSU:STO Stop Condition Set Up Time 600 ns tDHDL tBUF Time between Stop Condition and Next Start Condition 1300 ns tW tWR Write Time Note: 1. 2. 3. 4. 14/21 900 5 or4 10 ns ms For a reSTART condition, or following a Write cycle. Sampled only, not 100% tested. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. The Write Time of 5 ms only applies to devices bearing the process identification letter "B" in the package marking (on the t op side of the pack-age), otherwise (for devices bearing the process identification letter "N") the Write Time is 10 ms. For further de tails, please contact your nearest ST sales office. M34D64 Table 14. AC Characteristics (M34D64-R) Test conditions specified in Table 9 and Table 8 Symbol Alt. Parameter fC fSCL Clock Frequency tCHCL tHIGH Clock Pulse Width High 600 ns tCLCH tLOW Clock Pulse Width Low 1300 ns tDL1DL2 2 tF tDXCX Min. Max. Unit 400 kHz SDA Fall Time 20 tSU:DAT Data In Set Up Time 100 ns tCLDX tHD:DAT Data In Hold Time 0 ns tCLQX tDH Data Out Hold Time 200 ns tAA Clock Low to Next Data Valid (Access Time) 200 tCLQV 3 300 900 ns ns tCHDX 1 tSU:STA Start Condition Set Up Time 600 ns tDLCL tHD:STA Start Condition Hold Time 600 ns tCHDH tSU:STO Stop Condition Set Up Time 600 ns tDHDL tBUF Time between Stop Condition and Next Start Condition 1300 ns tW tWR Write Time 10 ms Note: 1. For a reSTART condition, or following a Write cycle. 2. Sampled only, not 100% tested. 3. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. 15/21 M34D64 Figure 11. AC Waveforms tCHCL tCLCH SCL tDLCL SDA In tCHDX tCLDX START Condition SDA Input SDA tDXCX Change tCHDH tDHDL START STOP Condition Condition SCL SDA In tCHDH tW STOP Condition Write Cycle tCHDX START Condition SCL tCLQV SDA Out tCLQX Data Valid AI00795C 16/21 M34D64 PACKAGE MECHANICAL SO8 narrow - 8 lead Plastic Small Outline, 150 mils body width, Package Outline h x 45 A C B CP e D N E H 1 A1 L SO-a Note: Drawing is not to scale. SO8 narrow - 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Data mm inches Symb. Typ. Min. Max. A 1.35 A1 Min. Max. 1.75 0.053 0.069 0.10 0.25 0.004 0.010 B 0.33 0.51 0.013 0.020 C 0.19 0.25 0.007 0.010 D 4.80 5.00 0.189 0.197 E 3.80 4.00 0.150 0.157 - - - - H 5.80 6.20 0.228 0.244 h 0.25 0.50 0.010 0.020 L 0.40 0.90 0.016 0.035 0 8 0 8 N 8 e CP 1.27 Typ. 0.050 8 0.10 0.004 17/21 M34D64 TSSOP8 - 8 lead Thin Shrink Small Outline, Package Outline D 8 5 c E1 1 E 4 L A1 A A2 L1 CP b e TSSOP8AM Notes: 1. Drawing is not to scale. TSSOP8 - 8 lead Thin Shrink Small Outline, Package Mechanical Data mm inches Symbol Typ. Min. A 0.050 0.150 0.800 1.050 b 0.190 c 0.090 A2 Typ. Min. 1.200 A1 1.000 CP Max. 0.0472 0.0020 0.0059 0.0315 0.0413 0.300 0.0075 0.0118 0.200 0.0035 0.0079 0.0394 0.100 0.0039 D 3.000 2.900 3.100 0.1181 0.1142 0.1220 e 0.650 - - 0.0256 - - E 6.400 6.200 6.600 0.2520 0.2441 0.2598 E1 4.400 4.300 4.500 0.1732 0.1693 0.1772 L 0.600 0.450 0.750 0.0236 0.0177 0.0295 L1 1.000 0 8 18/21 Max. 0.0394 0 8 M34D64 PART NUMBERING Table 15. Ordering Information Scheme Example: M34D64 - W MN 6 T Device Type M34 = I2C Application Specific Standard Product serial access EEPROM Device Function 64 = 64 Kbit (8192 x 8) Operating Voltage W = VCC = 2.5 to 5.5V R = VCC = 1.8 to 5.5V Package MN = SO8 (150 mil width) DW = TSSOP8 (169 mil width) Temperature Range 6 = -40 to 85 C Option T = Tape & Reel Packing Devices are shipped from the factory with the memory content set at all 1s (FFh). For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office. 19/21 M34D64 REVISION HISTORY Table 16. Document Revision History Date Rev. 23-Mar-1999 1.0 Document written 09-Jun-1999 1.1 Memory Map illustration added. Line removed from Tab-2 16-Nov-2000 1.2 M34D32 removed; PSDIP8 package removed; 4.5 to 5.5V and 1.8 to 3.6V ranges removed; 0 to 70C and -20 to 85C ranges removed 13-Sep-2002 2.0 New edition. TSSOP8 package added 04-Apr-2003 2.1 Addresses on Memory Map figure corrected. tW of 5ms offered on certain versions of the device (bearing process identification letter "B") 20/21 Description of Revision M34D64 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners (c) 2003 STMicroelectronics - All Rights Reserved STMicroelectronics group of companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. www.st.com 21/21