INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: * The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications * The IC06 74HC/HCT/HCU/HCMOS Logic Package Information * The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines 74HC/HCT273 Octal D-type flip-flop with reset; positive-edge trigger Product specification File under Integrated Circuits, IC06 September 1993 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 FEATURES GENERAL DESCRIPTION * Ideal buffer for MOS microprocessor or memory The 74HC/HCT273 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. * Common clock and master reset * Eight positive edge-triggered D-type flip-flops * See "377" for clock enable version The 74HC/HCT273 have eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the flip-flop. * See "373" for transparent latch version * See "374" for 3-state version * Output capability; standard * ICC category: MSI All outputs will be forced LOW independently of clock or data inputs by a LOW voltage level on the MR input. The device is useful for applications where the true output only is required and the clock and master reset are common to all storage elements. QUICK REFERENCE DATA GND = 0 V; Tamb = 25 C; tr = tf = 6 ns TYPICAL SYMBOL tPHL/ tPLH PARAMETER CONDITIONS UNIT HC HCT CP to Qn 15 15 ns MR to Qn propagation delay CL = 15 pF; VCC = 5 V 15 20 ns fmax maximum clock frequency 66 36 MHz CI input capacitance 3.5 3.5 pF CPD power dissipation capacitance per flip-flop 20 23 pF notes 1 and 2 Notes 1. CPD is used to determine the dynamic power dissipation (PD in W): PD = CPD x VCC2 x fi + (CL x VCC2 x fo) where: fi = input frequency in MHz fo = output frequency in MHz (CL x VCC2 x fo) = sum of outputs CL = output load capacitance in pF VCC = supply voltage in V 2. For HC the condition is VI = GND to VCC For HCT the condition is VI = GND to VCC - 1.5 V ORDERING INFORMATION See "74HC/HCT/HCU/HCMOS Logic Package Information". September 1993 2 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 PIN DESCRIPTION PIN NO. SYMBOL NAME AND FUNCTION 1 MR master reset input (active LOW) 2, 5, 6, 9, 12, 15, 16, 19 Q0 to Q7 flip-flop outputs 3, 4, 7, 8, 13, 14, 17, 18 D0 to D7 data inputs 10 GND ground (0 V) 11 CP clock input (LOW-to-HIGH, edge-triggered) 20 VCC positive supply voltage Fig.1 Pin configuration. September 1993 Fig.2 Logic symbol. 3 Fig.3 IEC logic symbol. Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 FUNCTION TABLE INPUTS OUTPUTS OPERATING MODES MR CP Dn Qn reset (clear) L X X L load "1" H h H load "0" H I L Note 1. H = HIGH voltage level h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition L = LOW voltage level I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition = LOW-to-HIGH transition X = don't care Fig.4 Functional diagram. Fig.5 Logic diagram. September 1993 4 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 DC CHARACTERISTICS FOR 74HC For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard ICC category: MSI AC CHARACTERISTICS FOR 74HC GND = 0 V; tr = tf = 6 ns; CL = 50 pF Tamb (C) TEST CONDITIONS 74HC SYMBOL PARAMETER +25 min. -40 to +85 typ. max. min. max. -40 to +125 min. UNIT V WAVEFORMS CC (V) max. tPHL/ tPLH propagation delay CP to Qn 41 15 13 150 30 26 185 37 31 225 45 38 ns 2.0 4.5 6.0 Fig.6 tPHL propagation delay MR to Qn 44 16 14 150 30 26 185 37 31 225 45 38 ns 2.0 4.5 6.0 Fig.7 tTHL/ tTLH output transition time 19 7 6 75 15 13 95 19 15 110 22 19 ns 2.0 4.5 6.0 Fig.6 tW clock pulse width HIGH or LOW 80 16 14 14 5 4 100 20 17 120 24 20 ns 2.0 4.5 6.0 Fig.6 tW master reset pulse width 60 LOW 12 10 17 6 5 75 15 13 90 18 15 ns 2.0 4.5 6.0 Fig.7 trem removal time MR to CP 50 10 9 -6 -2 -2 65 13 11 75 15 13 ns 2.0 4.5 6.0 Fig.7 tsu set-up time Dn to CP 60 12 10 11 4 3 75 15 13 90 18 15 ns 2.0 4.5 6.0 Fig.8 th hold time Dn to CP 3 3 3 -6 -2 -2 3 3 3 3 3 3 ns 2.0 4.5 6.0 Fig.8 fmax maximum clock pulse frequency 6.0 30 35 20.6 103 122 4.8 24 28 4.0 20 24 MHz 2.0 4.5 6.0 Fig.6 September 1993 5 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 DC CHARACTERISTICS FOR 74HCT For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications". Output capability: standard ICC category: MSI Note to HCT types The value of additional quiescent supply current (ICC) for a unit load of 1 is given in the family specifications. To determine ICC per input, multiply this value by the unit load coefficient shown in the table below. INPUT UNIT LOAD COEFFICIENT MR CP Dn 1.00 1.75 0.15 AC CHARACTERISTICS FOR 74HCT GND = 0 V; tr = tf = 6 ns; CL = 50 pF Tamb (C) TEST CONDITIONS 74HCT SYMBOL PARAMETER +25 min. -40 to +85 typ. max. min. max. -40 to +125 min. UNIT V WAVEFORMS CC (V) max. tPHL/ tPLH propagation delay CP to Qn 16 30 38 45 ns 4.5 Fig.6 tPHL propagation delay MR to Qn 23 34 43 51 ns 4.5 Fig.7 tTHL/ tTLH output transition time 7 15 19 22 ns 4.5 Fig.6 tW clock pulse width HIGH or LOW 16 9 20 24 ns 4.5 Fig.6 tW master reset pulse width 16 LOW 8 20 24 ns 4.5 Fig.7 trem removal time MR to CP 10 -2 13 15 ns 4.5 Fig.7 tsu set-up time Dn to CP 12 5 15 18 ns 4.5 Fig.8 th hold time Dn to CP 3 -4 3 3 ns 4.5 Fig.8 fmax maximum clock pulse frequency 30 56 24 20 MHz 4.5 Fig.6 September 1993 6 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 AC WAVEFORMS (1) HC : VM = 50%; VI = GND to VCC. HCT: VM = 1.3 V; VI = GND to 3 V. Fig.6 Waveforms showing the clock (CP) to output (Qn) propagation delays, the clock pulse width output transition times and the maximum clock pulse frequency. (1) HC : VM = 50%; VI = GND to VCC. HCT: VM = 1.3 V; VI = GND to 3 V. Fig.7 Waveforms showing the master reset (MR) pulse width, the master reset to output (Qn) propagation delays and the master reset to clock (CP) removal time. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) HC : VM = 50%; VI = GND to VCC. HCT: VM = 1.3 V; VI = GND to 3 V. Fig.8 Waveforms showing the data set-up and hold times for the data input (Dn). September 1993 7 Philips Semiconductors Product specification Octal D-type flip-flop with reset; positive-edge trigger 74HC/HCT273 PACKAGE OUTLINES See "74HC/HCT/HCU/HCMOS Logic Package Outlines". September 1993 8