a FEATURES User Programmed Gains of 1 to 10,000 Low Gain Error: 0.02% Max Low Gain TC: 5 ppm/C Max Low Nonlinearity: 0.001% Max Low Offset Voltage: 25 V Low Noise 4 nV/Hz (at 1 kHz) RTI Gain Bandwidth Product: 25 MHz 16-Lead Ceramic or Plastic DIP Package, 20-Terminal LCC Package Standard Military Drawing Available MlL-Standard Parts Available Low Cost Programmable Gain Instrumentation Amplifier AD625 FUNCTIONAL BLOCK DIAGRAM 50 -INPUT - + - AD625 + -GAIN SENSE 10k SENSE -GAIN DRIVE 10k VB +GAIN DRIVE - OUTPUT + 10k REFERENCE +GAIN SENSE 50 +INPUT 10k - + - + PRODUCT DESCRIPTION PRODUCT HIGHLIGHTS The AD625 is a precision instrumentation amplifier specifically designed to fulfill two major areas of application: 1) Circuits requiring nonstandard gains (i.e., gains not easily achievable with devices such as the AD524 and AD624). 2) Circuits requiring a low cost, precision software programmable gain amplifier. 1. The AD625 affords up to 16-bit precision for user selected fixed gains from 1 to 10,000. Any gain in this range can be programmed by 3 external resistors. For low noise, high CMRR, and low drift the AD625JN is the most cost effective instrumentation amplifier solution available. An additional three resistors allow the user to set any gain from 1 to 10,000. The error contribution of the AD625JN is less than 0.05% gain error and under 5 ppm/C gain TC; performance limitations are primarily determined by the external resistors. Common-mode rejection is independent of the feedback resistor matching. A software programmable gain amplifier (SPGA) can be configured with the addition of a CMOS multiplexer (or other switch network), and a suitable resistor network. Because the ON resistance of the switches is removed from the signal path, an AD625 based SPGA will deliver 12-bit precision, and can be programmed for any set of gains between 1 and 10,000, with completely user selected gain steps. 2. A 12-bit software programmable gain amplifier can be configured using the AD625, a CMOS multiplexer and a resistor network. Unlike previous instrumentation amplifier designs, the ON resistance of a CMOS switch does not affect the gain accuracy. 3. The gain accuracy and gain temperature coefficient of the amplifier circuit are primarily dependent on the user selected external resistors. 4. The AD625 provides totally independent input and output offset nulling terminals for high precision applications. This minimizes the effects of offset voltage in gain-ranging applications. 5. The proprietary design of the AD625 provides input voltage noise of 4 nV/Hz at 1 kHz. 6. External resistor matching is not required to maintain high common-mode rejection. For the highest precision the AD625C offers an input offset voltage drift of less than 0.25 V/C, output offset drift below 15 V/C, and a maximum nonlinearity of 0.001% at G = 1. All grades exhibit excellent ac performance; a 25 MHz gain bandwidth product, 5 V/s slew rate and 15 s settling time. The AD625 is available in three accuracy grades (A, B, C) for industrial (-40C to +85C) temperature range, two grades (J, K) for commercial (0C to +70C) temperature range, and one (S) grade rated over the extended (-55C to +125C) temperature range. REV. D Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 2000 AD625-SPECIFICATIONS Model GAIN Gain Equation Gain Range Gain Error1 Nonlinearity, Gain = 1-256 Gain>256 Gain vs. Temp. Gain<1000 1 AD625A/J/S Min Typ Max 1 GAIN SENSE INPUT Gain Sense Current vs. Temperature Gain Sense Offset Current vs. Temperature VOLTAGE OFFSET (May be Nulled) Input Offset Voltage vs. Temperature Output Offset Voltage vs. Temperature Offset Referred to the Input vs. Supply G=1 G = 10 G = 100 G = 1000 70 85 95 100 INPUT CURRENT Input Bias Current vs. Temperature Input Offset Current vs. Temperature Common-Mode Rejection Ratio dc to 60 Hz with 1 k Source Imbalance G=1 G = 10 G = 100 G = 1000 OUTPUT RATING DYNAMIC RESPONSE Small Signal -3 dB G = 1 (RF = 20 k) G = 10 G = 100 G = 1000 Slew Rate Settling Time to 0.01%, 20 V Step G = 1 to 200 G = 500 G = 1000 2 RF +1 RG 10,000 .035 0.05 0.005 0.01 5 AD625B/K Min Typ Max 2 RF +1 RG 10,000 0.02 0.03 0.002 0.008 5 1 1 AD625C Typ Max Unit 2 RF +1 RG 110,000 0.01 0.02 0.001 0.005 5 % % % ppm/C 500 20 500 15 150 2 75 1 250 15 250 10 50 2 50 2 100 10 100 10 nA nA/C nA nA/C 50 1 4 20 200 2/2 5 50/50 25 0.25 2 10 50 0.50/1 3 25/40 10 0.1 1 10 25 0.25 2 15 V V/C mV V/C 75 95 100 110 75 90 105 110 50 85 100 110 120 20 50 1 20 35 1 4 1 4 80 95 110 115 25 ( 10 15 75 95 105 115 10 12 V - G xVD 2 75 90 105 110 dB dB dB dB 15 5 1 4 1 4 ( ) 90 105 120 140 10 50 1 20 1 4 1 4 12 V - G xVD 2 70 90 100 110 Min 300 5 150 2 30 50 2 20 INPUT Input Impedance Differential Resistance Differential Capacitance Common-Mode Resistance Common-Mode Capacitance Input Voltage Range Differ. Input Linear (VDL)2 Common-Mode Linear (V CM) (typical @ VS = 15 V, RL = 2 k and TA = + 25C, unless otherwise noted) 85 105 115 125 G pF G pF ( ) 10 12 V - G xVD 2 80 100 110 120 nA pA/C nA pA/C 90 115 125 140 ) V dB dB dB dB 10 V @ 5 mA 10 V @ 5 mA 10 V @ 5 mA 650 400 150 25 5.0 650 400 150 25 5.0 650 400 150 25 5.0 kHz kHz kHz kHz V/s 15 35 75 15 35 75 15 35 75 s s s -2- REV. D AD625 Model Min NOISE Voltage Noise, 1 kHz R.T.I. R.T.O. R.T.I., 0.1 Hz to 10 Hz G=1 G = 10 G = 100 G = 1000 Current Noise 0.1 Hz to 10 Hz SENSE INPUT RIN IIN Voltage Range Gain to Output REFERENCE INPUT RIN IIN Voltage Range Gain to Output TEMPERATURE RANGE Specified Performance J/K Grades A/B/C Grades S Grade Storage POWER SUPPLY Power Supply Range Quiescent Current 10 AD625A/J/S Typ Max Min 0 -40 -55 -65 Min AD625C Typ Max Unit 4 75 4 75 4 75 nV/Hz nV/Hz 10 1.0 0.3 0.2 10 1.0 0.3 0.2 10 1.0 0.3 0.2 V p-p V p-p V p-p V p-p 60 60 60 pA p-p 10 30 10 30 10 30 k A V % 10 1 0.01 20 30 10 AD625B/K Typ Max 10 1 0.01 20 30 10 1 0.01 +70 +85 +125 +150 1 0.01 20 30 10 1 0.01 k A V % 1 0.01 0 -40 +70 +85 -40 +85 -65 +150 -65 +150 6 to 18 3.5 5 6 to 18 3.5 5 6 to 18 3.5 5 C C C C V mA NOTES 1 Gain Error and Gain TC are for the AD625 only. Resistor Network errors will add to the specified errors. 2 VDL is the maximum differential input voltage at G = 1 for specified nonlinearity. V DL at other gains = 10 V/G. V D = actual differential input voltage. Example: G = 10, V D = 0.50; VCM = 12 V - (10/2 x 0.50 V) = 9.5 V. Specifications subject to change without notice. All min and max specifications are guaranteed. Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. REV. D -3- AD625 ABSOLUTE MAXIMUM RATINGS* Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V Internal Power Dissipation . . . . . . . . . . . . . . . . . . . . . . 450 mW Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VS Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . VS Output Short Circuit Duration . . . . . . . . . . . . . . . . Indefinite Storage Temperature Range (D, E) . . . . . . . . -65C to +150C Storage Temperature Range (N) . . . . . . . . . . -65C to +125C Operating Temperature Range AD625J/K . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0C to +70C AD625A/B/C . . . . . . . . . . . . . . . . . . . . . . . . -40C to +85C AD625S . . . . . . . . . . . . . . . . . . . . . . . . . . . -55C to +125C Lead Temperature Range (Soldering 10 sec) . . . . . . . . +300C *Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ORDERING GUIDE Model Temperature Range Package Description Package Option AD625AD AD625BD AD625BD/+ AD625CD AD625SD AD625SD/883B AD625SE/883B AD625JN AD625KN AD625ACHIPS AD625SCHIPS 5962-87719012A* 5962-8771901EA* -40C to +85C -40C to +85C -40C to +85C -40C to +85C -55C to +125C -55C to +125C -55C to +125C 0C to +70C 0C to +70C -40C to +85C -55C to +125C -55C to +125C -55C to +125C 16-Lead Ceramic DIP 16-Lead Ceramic DIP 16-Lead Ceramic DIP 16-Lead Ceramic DIP 16-Lead Ceramic DIP 16-Lead Ceramic DIP 20-Terminal Leadless Chip Carrier 16-Lead Plastic DIP 16-Lead Plastic DIP Die Die 20-Terminal Leadless Chip Carrier 16-Lead Ceramic DIP D-16 D-16 D-16 D-16 D-16 D-16 E-20A N-16 N-16 E-20A D-16 *Standard Military Drawing Available CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD625 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. WARNING! ESD SENSITIVE DEVICE PIN CONNECTIONS AD625 3 2 RTO NULL TOP VIEW +GAIN DRIVE 5 (Not to Scale) 12 -GAIN DRIVE NC 6 -VS 8 1 20 19 18 RTO NULL RTI NULL 4 RTI NULL 5 11 SENSE NC 6 REFERENCE 7 -GAIN SENSE -VS 13 NC 10k 4 10 VOUT +GAIN DRIVE 7 17 RTO NULL AD625 TOP VIEW (Not to Scale) NC = NO CONNECT 15 -GAIN NULL 14 SENSE NC 8 9 +VS 16 NC REFERENCE -VS 9 10 11 12 13 VOUT RTI NULL RTO NULL +VS 14 10k NC +VS 15 -GAIN SENSE 3 -INPUT 16 -INPUT +GAIN SENSE 2 RTI NULL +GAIN SENSE +INPUT 1 +INPUT Leadless Chip Carrier (E) Package Ceramic DIP (D) and Plastic DIP (N) Packages NC = NO CONNECT -4- REV. D Typical Performance Characteristics-AD625 10 25C 5 0 5 10 15 SUPPLY VOLTAGE - V 5 0 5 10 15 SUPPLY VOLTAGE - V 20 10 0 10 20 Figure 2. Output Voltage Swing vs. Supply Voltage 100 1k LOAD RESISTANCE - 10k Figure 3. Output Voltage Swing vs. Load Resistance 30 G = 1000 -120 G = 100 G = 10 -100 G=1 -80 -60 -40 -20 0 10 100 1k 10k FREQUENCY - Hz 100k 20 BANDWIDTH LIMITED G = 500 100 10 10 G = 100 0 1k 10M 1000 G = 1, 100 GAIN -140 FULL POWER RESPONSE - V p-p -160 1 G = 1000 10k 100k FREQUENCY - Hz 1M 100 Figure 5. Large Signal Frequency Response Figure 4. CMRR vs. Frequency RTI, Zero to 1 k Source Imbalance 160 POWER SUPPLY REJECTION - dB -1 0 1 2 3 4 5 6 140 0 1.0 2.0 3.0 4.0 5.0 6.0 WARM-UP TIME - Minutes 7.0 8.0 Figure 7. Offset Voltage, RTI, Turn On Drift REV. D G = 500 G = 100 100 G=1 60 40 20 0 10k 100k FREQUENCY - Hz 1M 10M 160 -VS = -15V dc+ 1V p-p SINEWAVE 120 80 1k Figure 6. Gain vs. Frequency POWER SUPPLY REJECTION - dB CMRR - dM 10 20 Figure 1. Input Voltage Range vs. Supply Voltage, G = 1 VOS FROM FINAL VALUE - V 15 0 0 7 OUTPUT VOLTAGE SWING - V p-p 15 0 30 20 OUTPUT VOLTAGE SWING - V INPUT VOLTAGE RANGE - V 20 10 100 1k 10k FREQUENCY - Hz 100k Figure 8. Negative PSRR vs. Frequency -5- 140 G = 500 +VS = +15V dc+ 1V p-p SINEWAVE 120 G = 100 100 80 G=1 60 40 20 0 10 100 1k 10k FREQUENCY - Hz Figure 9. Positive PSRR vs. Frequency 100k AD625 40 +VS INPUT CURRENT - nA 30 20 10 VOUT 0 AD625 10V -10 -20 -30 -VS -75 -25 25 75 TEMPERATURE - C 125 Figure 10. Input Bias Current vs. Temperature Figure 11. Overrange and Gain Switching Test Circuit (G = 8, G = 1) 1000 6.0 VOLT NSD - nV/ Hz AMPLIFIER QUIESCENT CURRENT - A 8.0 4.0 100 G=1 G = 10 10 G = 100, 1000 G = 1000 2.0 1 0 0.1 0 5 10 15 SUPPLY VOLTAGE - V 20 Figure 13. Quiescent Current vs. Supply Voltage 1 10 100 1k FREQUENCY - Hz 10k 100k Figure 12. Gain Overrange Recovery CURRENT NOISE SPECTRAL DENSITY - fA/ Hz -40 -125 100k 10k 1k 100 10 1 10 100 1k FREQUENCY - Hz 10k 100k Figure 15. Input Current Noise Figure 14. RTI Noise Spectral Density vs. Gain +VS -VS AD625 DUT 16.2k 1F +VS 1F AD712 1/2 AD712 1/2 9.09k G = 1, 10, 100 G = 1000 100 Figure 16. Low Frequency Voltage Noise, G = 1 (System Gain = 1000) 1k 1F 1.62M 1.82k Figure 17. Noise Test Circuit -6- 16.2k -VS Figure 18. Low Frequency Voltage Noise, G = 1000 (System Gain = 100,000) REV. D AD625 -12 TO 12 G=1 -8 TO 8 G = 1000 G = 100 -4 TO 4 OUTPUT STEP - V 4 TO -4 G = 100 8 TO -8 12 TO -12 Figure 19. Large Signal Pulse Response and Settling Time, G = 1 G = 1000 G=1 0 10 20 30 40 50 SETTLING TIME - S 60 70 Figure 20. Settling Time to 0.01% Figure 21. Large Signal Pulse Response and Settling Time, G = 100 10k 1k 10k 1% 10T 1% INPUT 20V p-p VOUT +VS 100k 0.1% AD625 1k 500 0.1% 0.1% 200 0.1% -VS Figure 22. Large Signal Pulse Response and Settling Time, G = 10 REV. D Figure 23. Settling Time Test Circuit -7- Figure 24. Large Signal Pulse Response and Settling Time, G = 1000 AD625 THEORY OF OPERATION The AD625 is a monolithic instrumentation amplifier based on a modification of the classic three-op-amp approach. Monolithic construction and laser-wafer-trimming allow the tight matching and tracking of circuit components. This insures the high level of performance inherent in this circuit architecture. A preamp section (Q1-Q4) provides additional gain to A1 and A2. Feedback from the outputs of A1 and A2 forces the collector currents of Q1-Q4 to be constant, thereby, impressing the input voltage across RG. This creates a differential voltage at the outputs of A1 and A2 which is given by the gain (2RF/RG + 1) times the differential portion of the input voltage. The unity gain subtracter, A3, removes any common-mode signal from the output voltage yielding a single ended output, VOUT, referred to the potential at the reference pin. The value of RG is the determining factor of the transconductance of the input preamp stage. As RG is reduced for larger gains the transconductance increases. This has three important advantages. First, this approach allows the circuit to achieve a very high open-loop gain of (3 x 108 at programmed gains 500) thus reducing gain related errors. Second, the gain-bandwidth product, which is determined by C3, C4, and the input transconductance, increases with gain, thereby, optimizing frequency response. Third, the input voltage noise is reduced to a value determined by the collector current of the input transistors (4 nV/Hz). The diodes to the supplies are only necessary if input voltages outside of the range of the supplies are encountered. In higher gain applications where differential voltages are small, back-toback Zener diodes and smaller resistors, as shown in Figure 26b, provides adequate protection. Figure 26c shows low cost FETs with a maximum ON resistance of 300 configured to offer input protection with minimal degradation to noise, (5.2 nV/Hz compared to normal noise performance of 4 nV/Hz). During differential overload conditions, excess current will flow through the gain sense lines (Pins 2 and 15). This will have no effect in fixed gain applications. However, if the AD625 is being used in an SPGA application with a CMOS multiplexer, this current should be taken into consideration. The current capabilities of the multiplexer may be the limiting factor in allowable overflow current. The ON resistance of the switch should be included as part of RG when calculating the necessary input protection resistance. +VS FD333 1.4k FD333 +IN RF RG AD625 VOUT RF 1.4k -IN FD333 FD333 -VS INPUT PROTECTION Differential input amplifiers frequently encounter input voltages outside of their linear range of operation. There are two considerations when applying input protection for the AD625; 1) that continuous input current must be limited to less than 10 mA and 2) that input voltages must not exceed either supply by more than one diode drop (approximately 0.6 V @ 25C). Figure 26a. Input Protection Circuit +VS FD333 500 FD333 +IN Under differential overload conditions there is (RG + 100) in series with two diode drops (approximately 1.2 V) between the plus and minus inputs, in either direction. With no external protection and RG very small (i.e., 40 ), the maximum overload voltage the AD625 can withstand, continuously, is approximately 2.5 V. Figure 26a shows the external components necessary to protect the AD625 under all overload conditions at any gain. 1N5837A RF RG AD625 VOUT 1N5837A RF 500 -IN FD333 FD333 -VS +VS Figure 26b. Input Protection Circuit for G > 5 + VB - 50A 50A +VS FD333 A1 A2 C3 10k C4 FD333 SENSE +IN 2k 10k GAIN DRIVE 50 Q1, Q3 -IN 50A GAIN DRIVE RF RF RG GAIN SENSE 10k 50 Q2, Q4 GAIN SENSE 10k RF 2N5952 VO RG REF AD625 VOUT RF +IN -IN 2k FD333 2N5952 50A FD333 -VS -VS Figure 26c. Input Protection Circuit Figure 25. Simplified Circuit of the AD625 -8- REV. D AD625 Any resistors in series with the inputs of the AD625 will degrade the noise performance. For this reason the circuit in Figure 26b should be used if the gains are all greater than 5. For gains less than 5, either the circuit in Figure 26a or in Figure 26c can be used. The two 1.4 k resistors in Figure 26a will degrade the noise performance to: 4 kTRext +(4 nV/ Hz )2 = 7.9 nV / Hz 300 200 100 10k 20k 30k 40k 50k 60k FEEDBACK RESISTANCE - RESISTOR PROGRAMMABLE GAIN AMPLIFIER In the resistor-programmed mode (Figure 27), only three external resistors are needed to select any gain from 1 to 10,000. Depending on the application, discrete components or a pretrimmed network can be used. The gain accuracy and gain TC are primarily determined by the external resistors since the AD625C contributes less than 0.02% to gain error and under 5 ppm/C gain TC. The gain sense current is insensitive to common-mode voltage, making the CMRR of the resistor programmed AD625 independent of the match of the two feedback resistors, RF. RTO OFFSET VOLTAGE DRIFT RG +GAIN SENSE RTI NULL 1 16 2 15 3 RTO 14 NULL 4 13 +VS RTI NULL +GAIN DRIVE A1 5 A2 NC 6 REF -VS 8 10k AD625 A3 10k RTO NULL -GAIN DRIVE VOUT 10 9 +VS Figure 27. AD625 in Fixed Gain Configuration A list of standard resistors which can be used to set some common gains is shown in Table I. 20k 50k 10k 1 10 100 1k FEEDBACK RESISTANCE - RF RG 20 k 19.6 k 20 k 20 k 20 k 19.6 k 20 k 20.5 k 19.6 k 19.6 k 20 k 19.6 k 20 k 19.6 k 20 k 20 k 19.6 k 19.6 k 19.6 k 39.2 k 10 k 4.42 k 2.1 k 806 402 205 78.7 39.2 13.3 k 5.62 k 2.67 k 1.27 k 634 316 154 76.8 38.3 SENSE TERMINAL The sense terminal is the feedback point for the AD625 output amplifier. Normally it is connected directly to the output. If heavy load currents are to be drawn through long leads, voltage drops through lead resistance can cause errors. In these instances the sense terminal can be wired to the load thus putting For single gain applications, only one offset null adjust is necessary; in these cases the RTI null should be used. REV. D FREQUENCY - Hz MULTIPLYING FACTOR 1 2 5 10 20 50 100 200 500 1000 4 8 16 32 64 128 256 512 1024 -GAIN SENSE 10k 2 GAIN 11 10k 7 12 3 10k Table I. Common Gains Nominally Within 0.5% Error Using Standard 1% Resistors RF -INPUT 100k 4 BANDWIDTH Figure 28. RTO Noise, Offset, Drift and Bandwidth vs. Feedback Resistance Normalized to 20 k 2RF +1 RG +INPUT 2 1M 1 10k 20k 30k 40k 50k 60k FEEDBACK RESISTANCE - As previously stated each RF provides feedback to the input stage and sets the unity gain transconductance. These feedback resistors are provided by the user. The AD625 is tested and specified with a value of 20 k for RF. Since the magnitude of RTO errors increases with increasing feedback resistance, values much above 20 k are not recommended (values below 10 k for RF may lead to instability). Refer to the graph of RTO noise, offset, drift, and bandwidth (Figure 28) when selecting the feedback resistors. The gain resistor (RG) is determined by the formula RG = 2 RF/(G - l). RF 5 3 10k 20k 30k 40k 50k 60k FEEDBACK RESISTANCE - 6 Selecting Resistor Values G= RTO OFFSET VOLTAGE MULTIPLYING FACTOR VOLTAGE NOISE - nV Hz RTO NOISE -9- AD625 the I x R drops "inside the loop" and virtually eliminating this error source. GND VDD VSS Typically, IC instrumentation amplifiers are rated for a full 10 volt output swing into 2 k. In some applications, however, the need exists to drive more current into heavier loads. Figure 29 shows how a high-current booster may be connected "inside the loop" of an instrumentation amplifier. By using an external power boosting circuit, the power dissipated by the AD625 will remain low, thereby, minimizing the errors induced by selfheating. The effects of nonlinearities, offset and gain inaccuracies of the buffer are reduced by the loop gain of the AD625's output amplifier. +VS A1 EN SENSE AD7502 VS 39k SENSE AD589 VOUT -VS REFERENCE VREF +VS 1.2V RF RG AD625 -IN +VS VIN+ +IN A0 0.01F R3 20k RFB AD625 X1 RF DATA INPUTS RI VIN- MSB LSB OUT 1 OUT 2 AD7524 8-BIT DAC CS REFERENCE +VS C1 1/2 AD712 R4 10k 1/2 AD712 WR -VS R5 2k 5k -VS Figure 29. AD625 /Instrumentation Amplifier with Output Current Booster Figure 30. Software Controllable Offset REFERENCE TERMINAL An instrumentation amplifier can be turned into a voltage-tocurrent converter by taking advantage of the sense and reference terminals as shown in Figure 31. The reference terminal may be used to offset the output by up to 10 V. This is useful when the load is "floating" or does not share a ground with the rest of the system. It also provides a direct means of injecting a precise offset. However, it must be remembered that the total output swing is 10 volts, from ground, to be shared between signal and reference offset. VIN+ SENSE RF The AD625 reference terminal must be presented with nearly zero impedance. Any significant resistance, including those caused by PC layouts or other connection techniques, will increase the gain of the noninverting signal path, thereby, upsetting the common-mode rejection of the in-amp. Inadvertent thermocouple connections created in the sense and reference lines should also be avoided as they will directly affect the output offset voltage and output offset voltage drift. RG AD625 +VX- R1 RF VIN- IL AD711 LOAD Figure 31. Voltage-to-Current Converter In the AD625 a reference source resistance will unbalance the CMR trim by the ratio of 10 k/RREF. For example, if the reference source impedance is 1 , CMR will be reduced to 80 dB (10 k/1 = 80 dB). An operational amplifier may be used to provide the low impedance reference point as shown in Figure 30. The input offset voltage characteristics of that amplifier will add directly to the output offset voltage performance of the instrumentation amplifier. By establishing a reference at the "low" side of a current setting resistor, an output current may be defined as a function of input voltage, gain and the value of that resistor. Since only a small current is demanded at the input of the buffer amplifier A1, the forced current IL will largely flow through the load. Offset and drift specifications of A2 must be added to the output offset and drift specifications of the In-Amp. The circuit of Figure 30 also shows a CMOS DAC operating in the bipolar mode and connected to the reference terminal to provide software controllable offset adjustments. The total offset range is equal to (VREF/2 x R5/R4), however, to be symmetrical about 0 V R3 = 2 x R4. The offset per bit is equal to the total offset range divided by 2N, where N = number of bits of the DAC. The range of offset for Figure 30 is 120 mV, and the offset is incremented in steps of 0.9375 mV/LSB. INPUT AND OUTPUT OFFSET VOLTAGE Offset voltage specifications are often considered a figure of merit for instrumentation amplifiers. While initial offset may be adjusted to zero, shifts in offset voltage due to temperature variations will cause errors. Intelligent systems can often correct for this factor with an autozero cycle, but this requires extra circuitry. -10- REV. D AD625 Offset voltage and offset voltage drift each have two components: input and output. Input offset is that component of offset that is generated at the input stage. Measured at the output it is directly proportional to gain, i.e., input offset as measured at the output at G = 100 is 100 times greater than that measured at G = 1. Output offset is generated at the output and is constant for all gains. in distributed stray capacitances. In many applications shielded cables are used to minimize noise. This technique can create +VS +INPUT SENSE RF 100 AD711 The input offset and drift are multiplied by the gain, while the output terms are independent of gain, therefore, input errors dominate at high gains and output errors dominate at low gains. The output offset voltage (and drift) is normally specified at G = 1 (where input effects are insignificant), while input offset (and drift) is given at a high gain (where output effects are negligible). All input-related parameters are specified referred to the input (RTI) which is to say that the effect on the output is "G" times larger. Offset voltage vs. power supply is also specified as an RTI error. RF -INPUT REFERENCE -VS Figure 32. Common-Mode Shield Driver common-mode rejection errors unless the shield is properly driven. Figures 32 and 33 show active data guards which are configured to improve ac common-mode rejection by "bootstrapping" the capacitances of the input cabling, thus minimizing differential phase shift. By separating these errors, one can evaluate the total error independent of the gain. For a given gain, both errors can be combined to give a total error referred to the input (RTI) or output (RTO) by the following formula: +INPUT +VS AD712 100 SENSE RF Total Error RTI = input error + (output error/gain) AD625 RG Total Error RTO = (Gain x input error) + output error 100 The AD625 provides for both input and output offset voltage adjustment. This simplifies nulling in very high precision applications and minimizes offset voltage effects in switched gain applications. In such applications the input offset is adjusted first at the highest programmed gain, then the output offset is adjusted at G = 1. If only a single null is desired, the input offset null should be used. The most additional drift when using only the input offset null is 0.9 V/C, RTO. COMMON-MODE REJECTION Common-mode rejection is a measure of the change in output voltage when both inputs are changed by equal amounts. These specifications are usually given for a full-range input voltage change and a specified source imbalance. In an instrumentation amplifier, degradation of common-mode rejection is caused by a differential phase shift due to differences RF -VS -VS Figure 33. Differential Shield Driver GROUNDING In order to isolate low level analog signals from a noisy digital environment, many data-acquisition components have two or more ground pins. These grounds must eventually be tied together at one point. It would be convenient to use a single ground line, however, current through ground wires and pc runs of the circuit card can cause hundreds of millivolts of error. Therefore, separate ground returns should be provided to minimize the current flow from the sensitive points to the system ground (see Figure 34). Since the AD625 output voltage is developed with respect to the potential on the reference terminal, it can solve many grounding problems. STATUS AD583 SAMPLE AND HOLD AD625 -VS -VS +VS ANALOG OUT AD574A +VS HOLD CAP A/D CONVERTER VLOGIC +VS -VS +VS -VS DIGITAL COMMON ANALOG POWER GROUND Figure 34. Basic Grounding Practice for a Data Acquisition System REV. D VOUT REFERENCE -INPUT AD7502 INPUT SIGNAL VOUT AD625 RG -11- AD625 GROUND RETURNS FOR BIAS CURRENTS Input bias currents are those currents necessary to bias the input transistors of a dc amplifier. There must be a direct return path for these currents, otherwise they will charge external capacitances, causing the output to drift uncontrollably or saturate. Therefore, when amplifying "floating" input sources such as transformers, or ac-coupled sources, there must be a dc path from each input to ground as shown in Figure 35. high thermoelectric potential (about 35 VC). This means that care must be taken to insure that all connections (especially those in the input circuit of the AD625) remain isothermal. This includes the input leads (1, 16) and the gain sense lines (2, 15). These pins were chosen for symmetry, helping to desensitize the input circuit to thermal gradients. In addition, the user should also avoid air currents over the circuitry since slowly fluctuating GND VDD VSS +VS SENSE RF RG AD625 +VS VOUT 15 RF 16 LOAD AD7502 REFERENCE TO POWER SUPPLY GROUND -VS Figure 35a. Ground Returns for Bias Currents with Transformer Coupled Inputs 10 VOUT AD625 9 14 + VIN - 0.1F LOW LEAKAGE 13 1k -VS 11 12 AD711 +VS SENSE RF RG AD625 VDD VOUT VSS RF LOAD AD7510DIKD GND REFERENCE 200s TO POWER SUPPLY GROUND -VS ZERO PULSE A1 A2 A3 A4 Figure 36. Auto-Zero Circuit Figure 35b. Ground Returns for Bias Currents with Thermocouple Input +VS SENSE RF RG AD625 VOUT RF LOAD REFERENCE 100k 100k -VS TO POWER SUPPLY GROUND Figure 35c. Ground Returns for Bias Currents with AC Coupled Inputs thermocouple voltages will appear as "flicker" noise. In SPGA applications relay contacts and CMOS mux leads are both potential sources of additional thermocouple errors. The base emitter junction of an input transistor can rectify out of band signals (i.e., RF interference). When amplifying small signals, these rectified voltages act as small dc offset errors. The AD625 allows direct access to the input transistors' bases and emitters enabling the user to apply some first order filtering to these unwanted signals. In Figure 37, the RC time constant should be chosen for desired attenuation of the interfering signals. In the case of a resistive transducer, the capacitance alone working against the internal resistance of the transducer may suffice. RG RF R FILTER CAP AUTOZERO CIRCUITS In many applications it is necessary to maintain high accuracy. At room temperature, offset effects can be nulled by the use of offset trimpots. Over the operating temperature range, however, offset nulling becomes a problem. For these applications the autozero circuit of Figure 36 provides a hardware solution. C +IN +GAIN SENSE RTI NULL RF R +IN OTHER CONSIDERATIONS +GAIN DRIVE One of the more overlooked problems in designing ultralowdrift dc amplifiers is thermocouple induced offset. In a circuit comprised of two dissimilar conductors (i.e., copper, kovar), a current flows when the two junctions are at different temperatures. When this circuit is broken, a voltage known as the "Seebeck" or thermocouple emf can be measured. Standard IC lead material (kovar) and copper form a thermocouple with a 16 2 15 3 RTO 14 NULL 4 13 A1 5 A2 NC 6 REF C -IN -GAIN SENSE 1 +V RTI NULL FILTER CAP -IN 11 10k 7 -VS 8 12 10k AD625 RTO NULL -GAIN DRIVE SENSE 10k A3 10k VOUT 10 VOUT 9 +VS Figure 37. Circuit to Attenuate RF Interference -12- REV. D AD625 These capacitances may also be incorporated as part of the external input protection circuit (see section on Input Protection). As a general practice every effort should be made to match the extraneous capacitance at Pins 15 and 2, and Pins 1 and 16, to preserve high ac CMR. -GAIN SENSE 20k CS-OUT COUT An SPGA provides the ability to externally program precision gains from digital inputs. Historically, the problem in systems requiring electronic switching of gains has been the ON resistance (RON) of the multiplexer, which appears in series with the gain setting resistor RG. This can result in substantial gain errors and gain drifts. The AD625 eliminates this problem by making the gain drive and gain sense pins available (Pins 2, 15, 5, 12; see Figure 39). Consequently the multiplexer's ON resistance is removed from the signal current path. This transforms the ON resistance error into a small nullable offset error. To clarify this point, an error budget analysis has been performed in Table II based on the SPGA configuration shown in Figure 39. AD7502 TTL/DTL TO CMOS LEVEL TRANSLATOR A0 DECODER/DRIVER VDD A1 GND IOUT - VIN + 3.9k 975k 12-BIT DAS VS 650k 975k RON IOUT 10k 10k IS CS CS-OUT COUT -GAIN DRIVE 15.6k RON SOFTWARE PROGRAMMABLE GAIN AMPLIFIER VSS AD625 -INPUT 10k IS CS 3.9k 15.6k +GAIN DRIVE 10k 20k +GAIN SENSE +INPUT Figure 39. SPGA with Multiplexer Error Sources Figure 39 shows a complete SPGA feeding a 12-bit DAS with a 0 V-10 V input range. This configuration was used in the error budget analysis shown in Table II. The gain used for the RTI calculations is set at 16. As the gain is changed, the ON resistance of the multiplexer and the feedback resistance will change, which will slightly alter the values in the table. EN Table II. Errors Induced by Multiplexer to an SPGA 3.9k 975 20k 650 975 3.9k 15.6k 15.6k +INPUT +GAIN SENSE RTI NULL 20k -INPUT 1 16 2 15 3 14 4 13 -GAIN SENSE RTO NULL Specifications AD625C AD7520KN Calculation RTI Offset Voltage Gain Sense Switch Offset Resistance Current 170 40 nA 40 nA x 170 = 6.8 V 6.8 V RTI Offset Voltage Gain Sense Differential Current Switch 60 nA Resistance 6.8 60 nA x 6.8 = 0.41 V 0.41 V -VS +VS RTI NULL +GAIN DRIVE A1 5 A2 NC 6 REF 12 RTO NULL -GAIN DRIVE 11 10k 7 -VS 8 10k AD625 10k 10k VOUT A3 9 RG +1= Differential 2 (0.2 nA x 20 k) Leakage = 8 V/16 Current (IS)2 +0.2 nA -0.2 nA RTO Offset Feedback Voltage Resistance 20 k1 Differential Leakage Current (IOUT)2 +1 nA -1 nA +VS Figure 38 shows an AD625 based SPGA with possible gains of 1, 4, 16, 64. RG equals the resistance between the gain sense lines (Pins 2 and 15) of the AD625. In Figure 38, RG equals the sum of the two 975 resistors and the 650 resistor, or 2600 . RF equals the resistance between the gain sense and the gain drive pins (Pins 12 and 15, or Pins 2 and 5), that is RF equals the 15.6 k resistor plus the 3.9 k resistor, or 19.5 k. The gain, therefore equals: 2RF RTO Offset Feedback Voltage Resistance 20 k1 10 Figure 38. SPGA in a Gain of 16 2(19.5 k) +1=16 (2.6 k) As the switches of the differential multiplexer proceed synchronously, RG and RF change, resulting in the various programmed gain settings. REV. D Induced Error 2 (1 nA x 20 k) = 40 V/16 Total error induced by a typical CMOS multiplexer to an SPGA at +25C Voltage Offset Induced RTI 0.5 V 2.5 V 10.21 A NOTES 1 The resistor for this calculation is the user-provided feedback resistance (R F). 20 k is recommended value (see Resistor Programmable Gain Amplifier section). 2 The leakage currents (I S and IOUT ) will induce an offset voltage, however, the offset will be determined by the difference between the leakages of each "half'' of the differential multiplexer. The differential leakage current is multiplied by the feedback resistance (see Note 1), to determine offset voltage. Because differential leakage current is not a parameter specified on multiplexer data sheets, the most extreme difference (one most positive and one most negative) was used for the calculations in Table II. Typical performance will be much better. **The frequency response and settling will be affected by the ON resistance and internal capacitance of the multiplexer. Figure 40 shows the settling time vs. ON resistance at different gain settings for an AD625 based SPGA. **Switch resistance and leakage current errors can be reduced by using relays. -13- AD625 3) Begin all calculations with G0 = 1 and RF0 = 0. 1000 800 RF1 = (20 k - RF0) (1-1/4): RF0 = 0 RF1 = 15 k 400 RON = 1k RF2 = [20 k - (RF0 + RF1)] (1-4/16): SETTLING TIME - s 200 RF0 + RF1 = 15 k RF2 = 3.75 k 100 80 RF3 = [20 k - (RF0 + RF1 + RF2)] (1-16/64): RON = 500 40 RF0 + RF1 + RF2 = 18.75 k RF3 = 937.5 RON = 200 20 10 8 4) The center resistor (RG of the highest gain setting), is determined last. Its value is the remaining resistance of the 40 k string, and can be calculated with the equation: RON = 0 4 2 1 M 1 4 16 64 GAIN 256 1024 RG = (40 k - 2 RF j ) j =0 4096 RG = 40 k - 2 (RF0 + RF1 + RF2 + RF3 ) 40 k - 39.375 k = 625 Figure 40. Time to 0.01% of a 20 V Step Input for SPGA with AD625 DETERMINING SPGA RESISTOR NETWORK VALUES The individual resistors in the gain network can be calculated sequentially using the formula given below. The equation determines the resistors as labeled in Figure 41. The feedback resistors and the gain setting resistors are interactive, therefore; the formula must be a series where the present term is dependent on the preceding term(s). The formula RFi + 1 = (20 k - 1 Gi j =0 Gi = 1 RF j ) (1 - ) G0 = 1 RF0 = 0 can be used to calculate the necessary feedback resistors for any set of gains. This formula yields a network with a total resistance of 40 k. A dummy variable (j) serves as a counter to keep a running total of the preceding feedback resistors. To illustrate how the formula can be applied, an example similar to the calculation used for the resistor network in Figure 38 is examined below. 5) If different resistor values are desired, all the resistors in the network can be scaled by some convenient factor. However, raising the impedance will increase the RTO errors, lowering the total network resistance below 20 k can result in amplifier instability. More information on this phenomenon is given in the RPGA section of the data sheet. The scale factor will not affect the unity gain feedback resistors. The resistor network in Figure 38 has a scaling factor of 650/625 = 1.04, if this factor is used on RF1, RF2, RF3, and RG, then the resistor values will match exactly. 6) Round off errors can be cumulative, therefore, it is advised to carry as many significant digits as possible until all the values have been calculated. AD75xx TO GAIN SENSE (PIN 2) 1) Unity gain is treated as a separate case. It is implemented with separate 20 k feedback resistors as shown in Figure 41. It is then ignored in further calculations. 2) Before making any calculations it is advised to draw a resistor network similar to the network in Figure 41. The network will have (2 x M) + 1 resistors, where M = number of gains. For Figure 38 M = 3 (4, 16, 64), therefore, the resistor string will have seven resistors (plus the two 20 k "side" resistors for unity gain). -14- RF2 20k RFN RFG RFN TO GAIN SENSE (PIN 15) RF2 20k RF1 CONNECT IF UNITY GAIN IS DESIRED TO GAIN DRIVE (PIN 5) CONNECT IF UNITY GAIN IS DESIRED TO GAIN DRIVE (PIN 12) Figure 41. Resistors for a Gain Setting Network REV. D AD625 OUTLINE DIMENSIONS Dimensions shown in inches and (mm). 0.430 (10.922) 0.755 (19.18) 0.745 (18.93) 16 9 1 8 0.040R 16 0.310 0.01 7.874 0.254) 0.26 (6.61) 0.24 (6.1) PIN 1 0.17 (4.32) MAX 0.175 (4.45) SEATING PLANE 0.12 (3.05) 0.02 (0.508) 0.015 (2.67) 0.065 (1.66) 0.015 (0.381) 0.095 (2.42) 0.045 (1.15) 9 0.265 0.290 0.010 (6.73) (7.37 0.254) 1 0.306 (7.78) 0.294 (7.47) 8 PIN 1 0.800 0.010 20.32 0.254 0.14 (3.56) 0.12 (3.05) 0.095 (2.41) 0.012 (0.305) 0.008 (0.203) 0.125 (3.175) MIN 0.047 0.007 (1.19 0.18) 0.035 0.01 (0.889 0.254) 0.300 (7.62) REF 0.085 (2.159) C00780c-0-6/00 (rev. D) 16-Lead Ceramic DIP (D-16) 16-Lead Plastic DIP (N-16) 0.180 0.03 (4.57 0.762) +0.003 -0.002 +0.076 0.43 -0.05 0.017 0.700 (17.78) BSC SEATING PLANE 0.010 0.002 (0.254 0.05) 0.100 (254) BSC 20-Terminal Leadless Chip Carrier (E-20A) 0.082 0.018 (2.085 0.455) 0.350 0.008 (8.89 0.20) SQ 3 4 19 18 20 1 0.050 (1.27) BOTTOM VIEW 14 13 0.20 45 (0.51 45) REF 0.025 0.003 (0.635 0.075) 8 9 PRINTED IN U.S.A. 0.040 45 (1.02 45) REF 3 PLCS REV. D -15-