www.fairchildsemi.com FAN4803 8-Pin PFC and PWM Controller Combo Features General Description * Internally synchronized PFC and PWM in one 8-pin IC * Patented one-pin voltage error amplifier with advanced input current shaping technique * Peak or average current, continuous boost, leading edge PFC (Input Current Shaping Technology) * High efficiency trailing-edge current mode PWM * Low supply currents; start-up: 150A typ., operating: 2mA typ. * Synchronized leading and trailing edge modulation * Reduces ripple current in the storage capacitor between the PFC and PWM sections * Overvoltage, UVLO, and brownout protection * PFC VCCOVP with PFC Soft Start The FAN4803 is a space-saving controller for power factor corrected, switched mode power supplies that offers very low start-up and operating currents. Power Factor Correction (PFC) offers the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply fully compliant to IEC1000-3-2 specifications. The FAN4803 includes circuits for the implementation of a leading edge, average current "boost" type PFC and a trailing edge, PWM. The FAN4803-1's PFC and PWM operate at the same frequency, 67kHz. The PFC frequency of the FAN4803-2 is automatically set at half that of the 134kHz PWM. This higher frequency allows the user to design with smaller PWM components while maintaining the optimum operating frequency for the PFC. An overvoltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting for enhanced system reliability. Block Diagram 7 VEAO 7V 4 + VCC PFC OFF COMP - 17.5V 16.2V 35A REF + VREF VCC OVP GND COMP - 2 M3 -1 M4 M1 PFC CONTROL LOGIC M2 R1 C1 30pF PFC OUT 1 M7 LEADING EDGE PFC ONE PIN ERROR AMPLIFIER 3 ISENSE + - VCC OSCILLATOR PFC - 67kHz PWM - 134kHz 26k - DUTY CYCLE LIMIT PWM COMPARATOR COMP 40k + 1.2V 6 TRAILING EDGE PWM PFC/PWM UVLO VREF VDC SOFT START - PFC ILIMIT + -1V 5 COMP -4 ILIMIT PWM CONTROL LOGIC - COMP + PWM OUT 8 M6 1.5V - DC ILIMIT + REV. 1.2.3 11/2/04 FAN4803 PRODUCT SPECIFICATION Pin Configuration FAN4803 8-Pin PDIP (P08) 8-Pin SOIC (S08) PFC OUT 1 8 PWM OUT GND 2 7 VCC ISENSE 3 6 ILIMIT VEAO 4 5 VDC TOP VIEW Pin Description Pin Name 1 PFC OUT Function 2 GND Ground 3 ISENSE Current sense input to the PFC current limit comparator 4 VEAO PFC one-pin error amplifier input 5 VDC 6 ILIMIT 7 VCC 8 PWM OUT PFC driver output PWM voltage feedback input PWM current limit comparator input Positive supply (may require an external shunt regulator) PWM driver output Absolute Maximum Ratings Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. Parameter ICC Current (average) VCC MAX ISENSE Voltage Voltage on Any Other Pin Peak PFC OUT Current, Source or Sink Peak PWM OUT Current, Source or Sink PFC OUT, PWM OUT Energy Per Cycle Junction Temperature Storage Temperature Range Lead Temperature (Soldering, 10 sec) Thermal Resistance (JA) Plastic DIP Plastic SOIC Min -5 GND - 0.3 -65 Max 40 18.3 1 VCC + 0.3 1 1 1.5 150 150 260 Unit mA V V V A A J C C C 110 160 C/W C/W Operating Conditions Temperature Range 2 FAN4803CS-X 0C to 70C FAN4803CP-X 0C to 70C REV. 1.2.3 11/2/04 PRODUCT SPECIFICATION FAN4803 Electrical Characteristics Unless otherwise specified, VCC = 15V, TA = Operating Temperature Range (Note 1) Symbol Parameter One-pin Error Amplifier VEAO Output Current Line Regulation VCC OVP Comparator Threshold Voltage PFC ILIMIT Comparator Threshold Voltage Delay to Output DC ILIMIT Comparator Threshold Voltage Delay to Output Oscillator Initial Accuracy Voltage Stability Temperature Stability Total Variation Dead Time PFC Minimum Duty Cycle Maximum Duty Cycle Output Low Impedance Output Low Voltage Output High Impedance Output High Voltage Rise/Fall Time Conditions Min TYP MAX UNITS 34.0 36.5 0.1 39.0 0.3 A A 15.5 16.3 16.8 V -0.9 -1 150 -1.15 300 V ns 1.4 1.5 150 1.6 300 V ns TA = 25C 10V < VCC < 15V 60 74 Over Line and Temp PFC Only 60 0.3 67 1 2 67 0.45 kHz % % kHz s TA = 25C, VEAO = 6V 10V < VCC < 15V, VEAO = 6V VEAO > 7.0V,ISENSE = -0.2V VEAO < 4.0V,ISENSE = 0V 0 90 IOUT = -100mA IOUT = -10mA, VCC = 8V IOUT = 100mA, VCC = 15V CL = 1000pF 74.5 0.65 13.5 95 8 0.8 0.7 8 14.2 50 15 1.5 1.5 15 % % V V V ns PWM Duty Cycle Range Output Low Impedance Output Low Voltage Output High Impedance Output High Voltage Rise/Fall Time FAN4803-2 FAN4803-1 0-41 0-49.5 IOUT = -100mA IOUT = -10mA, VCC = 8V IOUT = 100mA, VCC = 15V CL = 1000pF 13.5 0-47 8 0.8 0.7 8 14.2 50 0-50 0-50 15 1.5 1.5 15 % % V V V ns 18.3 0.4 4 12.5 3.4 V mA mA V V Supply VCC Clamp Voltage (VCCZ) ICC = 10mA Start-up Current VCC = 11V, CL = 0 Operating Current VCC = 15V, CL = 0 Undervoltage Lockout Threshold Undervoltage Lockout Hysteresis 16.7 11.5 2.4 17.5 0.2 2.5 12 2.9 Note: 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions. REV. 1.2.3 11/2/04 3 FAN4803 Functional Description The FAN4803 consists of an average current mode boost Power Factor Corrector (PFC) front end followed by a synchronized Pulse Width Modulation (PWM) controller. It is distinguished from earlier combo controllers by its low pin count, innovative input current shaping technique, and very low start-up and operating currents. The PWM section is dedicated to peak current mode operation. It uses conventional trailing-edge modulation, while the PFC uses leadingedge modulation. This patented Leading Edge/Trailing Edge (LETE) modulation technique helps to minimize ripple current in the PFC DC buss capacitor. The FAN4803 is offered in two versions. The FAN4803-1 operates both PFC and PWM sections at 67kHz, while the FAN4803-2 operates the PWM section at twice the frequency (134kHz) of the PFC. This allows the use of smaller PWM magnetics and output filter components, while minimizing switching losses in the PFC stage. In addition to power factor correction, several protection features have been built into the FAN4803. These include soft start, redundant PFC over-voltage protection, peak current limiting, duty cycle limit, and under voltage lockout (UVLO). See Figure 12 for a typical application. Detailed Pin Descriptions VEAO This pin provides the feedback path which forces the PFC output to regulate at the programmed value. It connects to programming resistors tied to the PFC output voltage and is shunted by the feedback compensation network. ISENSE This pin ties to a resistor or current sense transformer which senses the PFC input current. This signal should be negative with respect to the IC ground. It internally feeds the pulseby-pulse current limit comparator and the current sense feedback signal. The ILIMIT trip level is -1V. The ISENSE feedback is internally multiplied by a gain of four and compared against the internal programmed ramp to set the PFC duty cycle. The intersection of the boost inductor current downslope with the internal programming ramp determines the boost off-time. VDC This pin is typically tied to the feedback opto-collector. It is tied to the internal 5V reference through a 26k resistor and to GND through a 40k resistor. ILIMIT This pin is tied to the primary side PWM current sense resistor or transformer. It provides the internal pulse-by-pulse current limit for the PWM stage (which occurs at 1.5V) and the peak current mode feedback path for the current mode 4 PRODUCT SPECIFICATION control of the PWM stage. The current ramp is offset internally by 1.2V and then compared against the opto feedback voltage to set the PWM duty cycle. PFC OUT and PWM OUT PFC OUT and PWM OUT are the high-current power drivers capable of directly driving the gate of a power MOSFET with peak currents up to 1A. Both outputs are actively held low when VCC is below the UVLO threshold level. VCC VCC is the power input connection to the IC. The VCC startup current is 150A . The no-load I CC current is 2mA. VCC quiescent current will include both the IC biasing currents and the PFC and PWM output currents. Given the operating frequency and the MOSFET gate charge (Qg), average PFC and PWM output currents can be calculated as IOUT = Qg x F. The average magnetizing current required for any gate drive transformers must also be included. The VCC pin is also assumed to be proportional to the PFC output voltage. Internally it is tied to the VCCOVP comparator (16.2V) providing redundant high-speed over-voltage protection (OVP) of the PFC stage. VCC also ties internally to the UVLO circuitry, enabling the IC at 12V and disabling it at 9.1V. VCC must be bypassed with a high quality ceramic bypass capacitor placed as close as possible to the IC. Good bypassing is critical to the proper operation of the FAN4803. VCC is typically produced by an additional winding off the boost inductor or PFC Choke, providing a voltage that is proportional to the PFC output voltage. Since the VCCOVP max voltage is 16.2V, an internal shunt limits VCC overvoltage to an acceptable value. An external clamp, such as shown in Figure 1, is desirable but not necessary. VCC 1N4148 1N4148 1N5246B GND Figure 1. Optional VCC Clamp VCC is internally clamped to 16.7V minimum, 18.3V maximum. This limits the maximum VCC that can be applied to the IC while allowing a VCC which is high enough to trip the VCCOVP. The max current through this zener is 10mA. External series resistance is required in order to limit the current through this Zener in the case where the VCC voltage exceeds the zener clamp level. REV. 1.2.3 11/2/04 PRODUCT SPECIFICATION FAN4803 GND converter is the full wave rectified AC line voltage. No filtering is applied following the bridge rectifier, so the input voltage to the boost converter ranges, at twice line frequency, from zero volts to the peak value of the AC input and back to zero. By forcing the boost converter to meet two simultaneous conditions, it is possible to ensure that the current that the converter draws from the power line matches the instantaneous line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak value of the line voltage. A commonly used value is 385VDC, to allow for a high line of 270VACRMS. The other condition is that the current that the converter is allowed to draw from the line at any given instant must be proportional to the line voltage. GND is the return point for all circuits associated with this part. Note: a high-quality, low impedance ground is critical to the proper operation of the IC. High frequency grounding techniques should be used. Power Factor Correction Power factor correction makes a nonlinear load look like a resistive load to the AC line. For a resistor, the current drawn from the line is in phase with, and proportional to, the line voltage. This is defined as a unity power factor is (one). A common class of nonlinear load is the input of a most power supplies, which use a bridge rectifier and capacitive input filter fed from the line. Peak-charging effect, which occurs on the input filter capacitor in such a supply, causes brief highamplitude pulses of current to flow from the power line, rather than a sinusoidal current in phase with the line voltage. Such a supply presents a power factor to the line of less than one (another way to state this is that it causes significant current harmonics to appear at its input). If the input current drawn by such a supply (or any other nonlinear load) can be made to follow the input voltage in instantaneous amplitude, it will appear resistive to the AC line and a unity power factor will be achieved. Since the boost converter topology in the FAN4803 PFC is of the current-averaging type, no slope compensation is required. Leading/Trailing Modulation Conventional Pulse Width Modulation (PWM) techniques employ trailing edge modulation in which the switch will turn ON right after the trailing edge of the system clock. The error amplifier output voltage is then compared with the modulating ramp. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned OFF. When the switch is ON, the inductor current will ramp up. The effective duty cycle of the trailing edge modulation is determined during the ON time of the switch. Figure 2 shows a typical trailing edge control scheme. To hold the input current draw of a device drawing power from the AC line in phase with, and proportional to, the input voltage, a way must be found to prevent that device from loading the line except in proportion to the instantaneous line voltage. The PFC section of the FAN4803 uses a boostmode DC-DC converter to accomplish this. The input to the SW2 L1 I2 I1 + I3 I4 VIN RL SW1 DC C1 RAMP VEAO REF U3 + -EA TIME DFF RAMP OSC U4 CLK + - U1 R Q D U2 Q CLK VSW1 TIME Figure 2. Typical Trailing Edge Control Scheme. REV. 1.2.3 11/2/04 5 FAN4803 PRODUCT SPECIFICATION In the case of leading edge modulation, the switch is turned OFF right at the leading edge of the system clock. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective duty-cycle of the leading edge modulation is determined during the OFF time of the switch. Figure 3 shows a leading edge control scheme. Programming Resistor Value One of the advantages of this control technique is that it requires only one system clock. Switch 1 (SW1) turns OFF and Switch 2 (SW2) turns ON at the same instant to minimize the momentary "no-load" period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is reduced. Calculation and evaluation have shown that the 120Hz component of the PFC's output ripple voltage can be reduced by as much as 30% using this method, substantially reducing dissipation in the high-voltage PFC capacitor. PFC Voltage Loop Compensation Equation 1 calculates the required programming resistor value. Rp = VBOOST - VEAO 400V - 50V . = = 113 . M IPGM 35A The voltage-loop bandwidth must be set to less than 120Hz to limit the amount of line current harmonic distortion. A typical crossover frequency is 30Hz. Equation 1, for simplicity, assumes that the pole capacitor dominates the error amplifier gain at the loop unity-gain frequency. Equation 2 places a pole at the crossover frequency, providing 45 degrees of phase margin. Equation 3 places a zero one decade prior to the pole. Bode plots showing the overall gain and phase are shown in Figures 5 and 6. Figure 4 displays a simplified model of the voltage loop. Typical Applications CCOMP = One Pin Error Amp The FAN4803 utilizes a one pin voltage error amplifier in the PFC section (VEAO). The error amplifier is in reality a current sink which forces 35A through the output programming resistor. The nominal voltage at the VEAO pin is 5V. The VEAO voltage range is 4 to 6V. For a 11.3M resistor chain to the boost output voltage and 5V steady state at the VEAO, the boost output voltage would be 400V. SW2 L1 I2 I1 + (1) CCOMP = Pin R p x V BOOST x VEAO x COUT x (2 x x f) 2 (2) 300W 11.3M x 400V x 0.5V x 220F x (2 x x 30Hz)2 CCOMP = 16nF I3 I4 VIN RL SW1 DC C1 RAMP VEAO U3 + -EA REF RAMP OSC U4 CLK VEAO + - U1 TIME DFF CMP R Q D U2 Q CLK VSW1 TIME Figure 3. Typical Leading Edge Control Scheme. 6 REV. 1.2.3 11/2/04 PRODUCT SPECIFICATION FAN4803 Internal Voltage Ramp (3) RCOMP = 1 2 x x f x CCOMP RCOMP = 1 = 330k . 8 x 30Hz x 16nF 62 CZERO = CZERO = 1 f x RCOMP 2xx 10 The internal ramp current source is programmed by way of the VEAO pin voltage. Figure 7 displays the internal ramp current vs. the VEAO voltage. This current source is used to develop the internal ramp by charging the internal 30pF +12/ -10% capacitor. See Figures 10 and 11. The frequency of the internal programming ramp is set internally to 67kHz. PFC Current Sense Filtering (4) 1 = 016 . F 6.28 x 3Hz x 330k In DCM, the input current wave shaping technique used by the FAN4803 could cause the input current to run away. In order for this technique to be able to operate properly under DCM, the programming ramp must meet the boost inductor current down-slope at zero amps. Assuming the programming ramp is zero under light load, the OFF-time will be terminated once the inductor current reaches zero. 60 VO 40 11.3M RLOAD 667 20 330k IVEAO 34A 15nF - GAIN (dB) 220F VEAO + FAN4803 VEAO IOUT FAN4803 0 -20 0.15F POWER STAGE Power Stage Overall Gain Compensation Network Gain COMPENSATION -40 Figure 4. Voltage Control Loop -60 0.1 10 1 1000 100 FREQUENCY (Hz) Figure 5. Voltage Loop Gain 50 0 Power Stage Overall Compensation Network FF @ -55C TYP @ -55C 40 TYP @ ROOM TEMP IRAMP (A) PHASE () 50 100 150 TYP @ 155C 30 SS @ 155C 20 10 0 200 0.1 1 10 100 FREQUENCY (Hz) Figure 6. Voltage Loop Phase REV. 1.2.3 11/2/04 1000 0 1 2 3 4 5 6 7 VEAO (V) Figure 7. Internal Ramp Current vs. VEAO 7 FAN4803 PRODUCT SPECIFICATION Subsequently the PFC gate drive is initiated, eliminating the necessary dead time needed for the DCM mode. This forces the output to run away until the VCC OVP shuts down the PFC. This situation is corrected by adding an offset voltage to the current sense signal, which forces the duty cycle to zero at light loads. This offset prevents the PFC from operating in the DCM and forces pulse-skipping from CCM to noduty, avoiding DMC operation. External filtering to the current sense signal helps to smooth out the sense signal, expanding the operating range slightly into the DCM range, but this should be done carefully, as this filtering also reduces the bandwidth of the signal feeding the pulse-bypulse current limit signal. Figure 9 displays a typical circuit for adding offset to ISENSE at light loads. sequence. Once disabled, the VEAO pin charges HIGH by way of the external components until the PFC duty cycle goes to zero, disabling the PFC. The VCC OVP resets once the VCC discharges below 16.2V, enabling the VEAO current sink and discharging the VEAO compensation components until the steady state operating point is reached. It should be noted that, as shown in Figure 8, once the VEAO pin exceeds 6.5V, the internal ramp is defeated. Because of this, an external Zener can be installed to reduce the maximum voltage to which the VEAO pin may rise in a shutdown condition. Clamping the VEAO pin externally to 7.4V will reduce the time required for the VEAO pin to recover to its steady state value. UVLO PFC Start-Up and Soft Start During steady state operation VEAO draws 35A. At start-up the internal current mirror which sinks this current is defeated until VCC reaches 12V. This forces the PFC error voltage to VCC at the time that the IC is enabled. With leading edge modulation VCC on the VEAO pin forces zero duty on the PFC output. When selecting external compensation components and VCC supply circuits VEAO must not be prevented from reaching 6V prior to VCC reaching 12V in the turn-on sequence. This will guarantee that the PFC stage will enter soft-start. Once VCC reaches 12V the 35A VEAO current sink is enabled. VEAO compensation components are then discharged by way of the 35A current sink until the steady state operating point is reached. See Figure 8. PFC Soft Recovery Following VCC OVP The FAN4803 assumes that VCC is generated from a source that is proportional to the PFC output voltage. Once that source reaches 16.2V the internal current sink tied to the VEAO pin is disabled just as in the soft start turn-on Once VCC reaches 12V both the PFC and PWM are enabled. The UVLO threshold is 9.1V providing 2.9V of hysteresis. Generating VCC An internal clamp limits overvoltage to VCC. This clamp circuit ensures that the VCC OVP circuitry of the FAN4803 will function properly over tolerance and temperature while protecting the part from voltage transients. This circuit allows the FAN4803 to deliver 15V nominal gate drive at PWM OUT and PFC OUT, sufficient to drive low-cost IGBTs. It is important to limit the current through the Zener to avoid overheating or destroying it. This can be done with a single resistor in series with the VCC pin, returned to a bias supply of typically 14V to 18V. The resistor value must be chosen to meet the operating current requirement of the FAN4803 itself (4.0mA max) plus the current required by the two gate driver outputs. 10V/div. VCC to BR1 -Ve C23 0.01F 0 10V/div. VEAO 0 PFC GATE R29 20k CR16 1N4148 10V/div. VOUT 200V/div. C16 1F VCC RTN R4 1k R19 10k ISENSE 0 VBOOST R28 20k R3 0.15 3W C5 0.0082F (see Figure 12) 0 200ms/Div. Figure 8. PFC Soft Start 8 Figure 9. ISENSE Offset for Light Load Conditions REV. 1.2.3 11/2/04 PRODUCT SPECIFICATION FAN4803 VCC OVP Component Reduction VCC is assumed to be a voltage proportional to the PFC output voltage, typically a bootstrap winding off the boost inductor. The VCC OVP comparator senses when this voltage exceeds 16V, and terminates the PFC output drive while disabling the VEAO current sink. Once the VEAO current sink is disabled, the VEAO voltage will charge unabated, except for a diode clamp to VCC, reducing the PFC pulse width. Once the VCC rail has decreased to below 16.2V the VEAO sink will be enabled, discharging external VEAO compensation components until the steady state voltage is reached. Given that 15V on VCC corresponds to 400V on the PFC output, 16V on VCC corresponds to an OVP level of 426V. Components associated with the VRMS and IRMS pins of a typical PFC controller such as the ML4824 have been eliminated. The PFC power limit and bandwidth does vary with line voltage. Double the power can be delivered from a 220 V AC line versus a 110 V AC line. Since this is a combination PFC/PWM, the power to the load is limited by the PWM stage. VISENSE VC1 RAMP GATE DRIVE OUTPUT Figure 10. Typical Peak Current Mode Waveforms VOUT = 400V RP VC1 VEAO 4 + C1 30pF RCOMP CCOMP 35A GATE OUTPUT COMP - 5V R1 CZERO 3 ISENSE -4 VI SENSE Figure 11. FAN4803 PFC Control REV. 1.2.3 11/2/04 9 FAN4803 PRODUCT SPECIFICATION LINE F1 5A 250V J1-1 R24 470k 0.5W C19 4.7nF 250VAC 102T L2 TH1 1000H FQP9N50 Q5 R1 10 5A GBU4J C4 0.47F 250VAC BR1 600V 4A 36 FQP9N50 Q2 R2 NEUTRAL J1-2 L3 C20 4.7nF 250VAC RURP860 CR1 8A, 600V C1 220F 450V 36 1N5246B CR5 16V 0.5W R22 10k R3 0.15 3W FQP9N50 Q4 1N5818 CR7 P6KE51CA CR18 51V R8 36 UF4005 CR3 R30 200 T2 R13 5.8M R38 22 1 3 10 4 Q1 2N3906 R23 10k C29 0.01F MBR3060PT CR2 30A 60V R28 20k 1 R4 1k 3 1N5818 CR12 C8 0.15F C3 1F C2 2200F R14 150 2W J2-2 C26 0.01F 500V 1N4148 CR8 R29 20k 2 4 C22 1F R19 10k FAN4803 PFC GND PWM VCC ISENSE ILIMIT VEAO VDC 8 L2 1N5818 CR10 C9 1F 4T C21 1F 1N4148 CR15 FQP9N50 Q3 5 C28 1F U3 1 R11 150 6 R21 10k C27 0.01F CR9 1N52468 C17 0.1F 4 R15 9.09k C13 1nF R10 0.75 3W CR4 UF4005 R20 510 U2 CR11 1N5818 R37 330 2 R32 100 5 C14 4.7F R9 1.5k R5 36 C10 2.2nF C6 1F R6 1.2k 7 C5 8.2nF C15 0.015F CR2 30A, 60V 12VRET R31 10 7.0V J2-1 L1 25H R26 20k 3W CR16 IN4148 R25 390k C25 0.01F 500V R36 220 12V R27 20k 3W C7 0.1F C11 1000F R12 5.8M C18 4.7nF T1 R7 10 C23 0.01F C16 0.01F R17 3.3k 3 1 C12 0.1F 2 RC431A R18 1k R16 2.37k Figure 12. Typical Application Circuit. Universal Input 240W 12V DC Output 10 REV. 1.2.3 11/2/04 PRODUCT SPECIFICATION FAN4803 Mechanical Dimensions Package: S08 8 Pin SOIC 0.189 - 0.199 (4.80 - 5.06) 8 PIN 1 ID 0.148 - 0.158 0.228 - 0.244 (3.76 - 4.01) (5.79 - 6.20) 1 0.017 - 0.027 (0.43 - 0.69) (4 PLACES) 0.050 BSC (1.27 BSC) 0.059 - 0.069 (1.49 - 1.75) 0-8 0.055 - 0.061 (1.40 - 1.55) 0.012 - 0.020 (0.30 - 0.51) 0.004 - 0.010 (0.10 - 0.26) 0.015 - 0.035 (0.38 - 0.89) 0.006 - 0.010 (0.15 - 0.26) SEATING PLANE Package: P08 8-Pin PDIP 0.365 - 0.385 (9.27 - 9.77) 0.055 - 0.065 (1.39 - 1.65) 8 PIN 1 ID 0.020 MIN (0.51 MIN) (4 PLACES) 0.240 - 0.260 0.299 - 0.335 (6.09 - 6.60) (7.59 - 8.50) 1 0.100 BSC (2.54 BSC) 0.015 MIN (0.38 MIN) 0.170 MAX (4.32 MAX) 0.125 MIN (3.18 MIN) REV. 1.2.3 11/2/04 0.016 - 0.020 (0.40 - 0.51) 0 - 15 0.008 - 0.012 (0.20 - 0.31) SEATING PLANE 11 FAN4803 PRODUCT SPECIFICATION Ordering Information Part Number PFC/PWM Frequency Temperature Range Package FAN4803CS-1 67kHz / 67kHz 0C to 70C 8-Pin SOIC (S08) FAN4803CS-2 67kHz / 134kHz 0C to 70C 8-Pin SOIC (S08) FAN4803CP-1 67kHz / 67kHz 0C to 70C 8-Pin PDIP (P08) FAN4803CP-2 67kHz / 134kHz 0C to 70C 8-Pin PDIP (P08) DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com 11/2/04 0.0m 003 Stock#DS30004803 2004 Fairchild Semiconductor Corporation