PECL, LVDS, OCXO Page 1 - 7 Pl tronics,. Inc. 19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA Manufacturer of High Quality Frequency Control Products Differential PECL Series Differential PECL Output, Some with Enable/ Disable Function Available in 9 Different Package/Configurations, See Next Pages Standard Specifications Overall Frequency Stability Operating Temperature Range Storage Temperature Range Supply Voltage (Vcc) Supply Current (Icc) 50 PPM, 25 PPM, 20 PPM over Operating Temperature Range 0 to +80C is standard, but can be extended to - 40 to +85C - 55 to +125C 3.3 volts 5% standard, but 5.0 volts or 2.5 volts also available. See Test Cirucit 5. < 250 MHz = 90 mA maximum, 250 MHz and above = 100 mA maximum Output High Level 2.275 V minimum referenced to Ground, Vcc = 3.300V, 0.975 V minimum referenced to termination voltage, - 1.025 V minimum referenced to Vcc Output Low Level 1.680 V maximum referenced to Ground, Vcc = 3.300V, 0.380 V maximum referenced to termination voltage, - 1.620 V maximum referenced to Vcc Output Symmetry Output Rise & Fall (Tr & Tf) Jitter E/D Internal Pullup V disable V enable 45/55% referenced to 50% of amplitude 1.0 nS maximum when Vth is 10% and 90% of waveform 1 pS RMS maximum measured from 12 kHz to 20 MHz from Fnominal 50 kohm minimum to Vcc 0.3 Vcc maximum referenced to Ground 0.7 Vcc minumum referenced to Ground PE7745D only Output Enable / Disable High Level Input Current -20 uA maximum at Enable / Disable Pin = 0.7 Vcc Low Level Input Current -200 uA maximum at Enable / Disable Pin = 0 V Output Enable Time 200 nS maximum at output enable or 1 mS maximum at output enabled and stable Output Disable Time 200 nS maximum at output disable Vcc Supply Current disabled < 1 mA. Both outputs are high impedance when disabled. All other models Output Enable/Disable (E/D) Output Enable Time 100 nS maximum Output Disable Time 100 nS maximum When Disabled Q Output = Logic Low, QN Output = Logic High. Both Outputs are active Note 1: PECL and ECL are identical circuits. ECL has the most positive pin as ground and is ideally terminated by 50 ohms to - 2.00 V PECL has the most negative pin as ground and is ideally terminated by 50 ohms to the most (positive voltage less 2.00 V) Mechanical: See Next Pages D Package J Package Replacement B Package M Package Mar 2004 Pl tronics, Inc. (425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com 1 PECL, LVDS, OCXO Page 1 - 7 Pl tronics,. Inc. 19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA Manufacturer of High Quality Frequency Control Products 6 Pad 'B Pkg' PECL Series PE1145T, PE1145B, PE3345B, PE3745B Differential PECL Output with Enable/ Disable Function 10.00 MHz - 650.00 MHz 6 Pad 14x10x3mm Leadless Surface Mount Clock Oscillator Part Numbering Guide Portions of the part number that appear after the frequency may not be marked on part (C of C provided) PE11 45 B V - 70.0M - XXX (Internal Code or blank) Model Series Frequency in MHz 110.0 MHz to 650 MHz PE1145T = E/D on pin2 Packaging Tube or 24mm tape, 16mm pitch Special Specifications (choose all that apply) E: Extended Operating Temperature Range (- 40 to +85C) F: 47.5 /52.5% Symmetry at 50% of Vcc V: Supply Voltage of 3.3 volts 10% W: Supply Voltage of 2.5 volts 5 % Y: Supply Voltage of 5.0 volts 10% 10.0 MHz to 170 MHz PE1145B = E/D on pin2, QN on pin 1 PE3345B = E/D on pin 2, QN on pin 5 PE3745B = E/D on pin 1, QN on pin 5 Frequency Stability 45 = 50 PPM 44 = 25 PPM 20 = 20 PPM Consult factory for available frequencies and specs. Not all options available for all frequencies. A special part number may be assigned. Frequency Stability is inclusive of frequency shifts due to calibration, temperature, supply voltage, shock, vibration and load Mechanical: inches (mm) not to scale Solder Pads Due to part size and factory abilities, part marking may vary from lot to lot and may contain our part number or an internal code. 0.560 (14.23) MAX PE1145T PIN 1 2 3 4 5 6 SIGNAL N.C. E/D GND Q OUT QN OUT Vcc 110.0 MHz to 650.0 MHz PE1145B PIN 1 2 3 4 5 6 SIGNAL QN OUT E/D GND Q OUT N.C. Vcc 0.125 (3.17) MAX PE3345B PIN 1 2 3 4 5 6 SIGNAL N.C. E/D GND Q OUT QN OUT Vcc 4 5 6 3 2 1 0.200 (5.08) 6 5 4 1 2 3 0.118 0.228 (5.8) (3.0) 0.400 (10.16) MAX 0.200 (5.08) 0.055 0 .145 (1.4) (3.68) PE3745B PIN 1 2 3 4 5 6 SIGNAL E/D N.C. GND Q OUT QN OUT Vcc See page 6 for Layout Guidelines 10.0 MHz to 170.0 MHz Mar 2004 2A Pl tronics, Inc. (425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com PECL, LVDS, OCXO Page 1 - 7 Pl tronics,. Inc. 19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA Manufacturer of High Quality Frequency Control Products PECL and LVDS Layout Guidelines SUGGESTED PCB LAYOUTS 'B Pkg' 5 x7 Solder Pad Layout which accommodates all PECL surface mount devices TOP SIDE BYPASS 0.200 (5.08) 0 .185 (4.7) 0 .087 (2.2) BOTTOM SIDE BYPASS 0.055 0.100 (1.4) (2.54) The output line should be designed with proper characteristic impedance. Pletronics recommends laying out for the larger 'B package' with pads long enough to accept the smaller 5 x 7mm device. This permits the best option for alternate sources of device. Pletronics also recommends connecting Pin 1 and Pin 2 together on the models with Q & QN OUT on pins 4 & 5. This allows having E/D on either pin 1 or pin 2. MULTI LAYER BYPASS For Optimum Jitter Performance, Pletronics recommends: A ground plane under the device with any other signals below the ground plane Minimize other RF signals near device No large transient signals (both current and voltage) should be routed under the device Do not layout near a large magnetic field such as a high frequency switching power supply Do not place near piezoelectric buzzers or mechancial fans Reflow Cycle for lead free processing 260C max 10 Seconds max Temperature C 250 200 175C 10C 120 to 160 Seconds 150 215C 10C 50 Seconds 100 T Rise= 4 Degree/second max Mar 2004 Pl tronics, Inc. (425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com 6 Pl tronics,. Inc. 19013 36th Ave. W, Suite H Lynnwood, WA 98036 USA Manufacturer of High Quality Frequency Control Products PECL and LVDS Layout Guidelines Continued PECL Terminations: Suggested Terminations for 50 ohm impedance matched termination Vcc Vcc R1 Vcc Out Oscillator GND Vcc Out Oscillator GND 50 ohm R2 Thevenin Equivalent Termination Vcc 5.0 V 3.3 V 2.5 V R1 82 ohm 130 ohm 249 ohm R2 130 ohm 82 ohm 61.9 ohm Vcc - 2.00 V Simple termination for NON impedance matched termination Vcc Vcc Out Oscillator GND R load Vcc 5.0 V 3.3 V 2.5 V R load 274 ohm 147 ohm 86.6 ohm LVDS Terminations: Vcc Vcc Q Out Oscillator 100 ohm Design PCB traces for 50 ohm characteristic impedance GND QN Out Mixed System Power Supply: PECL To use multiple supply voltages requires level translation. Direct circuit connection is not valid. ECL Mixed supply voltages are allowed. No translation is necessary. (ECL is returned to the most positive supply and this is common to all circuits) LVDS Mixed supply voltages are allowed. LVDS signal levels are power supply independent. 3.3 V LVDS oscillators properly interface 2.5 V Logic Arrays for example. Mar 2004 6A Pl tronics, Inc. (425) 776 -1880, Fax: (425) 776-2760, ple-sales@pletronics.com, www.pletronics.com