TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 POWER-DISTRIBUTION SWITCHES FEATURES 1 * * * * * * * * * * * * 33-m (5-V Input) High-Side MOSFET Switch Short-Circuit and Thermal Protection Overcurrent Logic Output Operating Range . . . 2.7 V to 5.5 V Logic-Level Enable Input Typical Rise Time . . . 6.1 ms Undervoltage Lockout Maximum Standby Supply Current . . . 10 A No Drain-Source Back-Gate Diode Available in 8-Pin SOIC and PDIP Packages Ambient Temperature Range, -40C to 85C 2-kV Human-Body-Model, 200-V Machine-Model ESD Protection * UL Listed - File No. E169910 D OR P PACKAGE (TOP VIEW) GND IN IN EN 1 8 2 7 3 6 4 5 OUT OUT OUT OC DESCRIPTION The TPS202x family of power distribution switches is intended for applications where heavy capacitive loads and short circuits are likely to be encountered. These devices are 50-m N-channel MOSFET high-side power switches. The switch is controlled by a logic enable compatible with 5-V logic and 3-V logic. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V. When the output load exceeds the current-limit threshold or a short is present, the TPS202x limits the output current to a safe level by switching into a constant-current mode, pulling the overcurrent (OC) logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures the switch remains off until valid input voltage is present. The TPS202x devices differ only in short-circuit current threshold. The TPS2020 limits at 0.3-A load, the TPS2021 at 0.9-A load, the TPS2022 at 1.5-A load, the TPS2023 at 2.2-A load, and the TPS2024 at 3-A load (see Available Options). The TPS202x is available in an 8-pin small-outline integrated-circuit (SOIC) package and in an 8-pin dual in-line package (DIP) and operates over a junction temperature range of -40C to 125C. 1 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright (c) 1998-2007, Texas Instruments Incorporated TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 Table 1. AVAILABLE OPTIONS TA ENABLE -40C to 85C (1) PACKAGED DEVICES RECOMMENDED MAXIMUM CONTINUOUS LOAD CURRENT (A) TYPICAL SHORT-CIRCUIT CURRENT LIMIT AT 25C (A) SMALL OUTLINE (D) (1) PLASTIC DIP (P) 0.2 0.3 TPS2020D TPS2020P 0.6 0.9 TPS2021D TPS2021P Active low 1 1.5 TPS2022D TPS2022P 1.5 2.2 TPS2023D TPS2023P 2 3 TPS2024D TPS2024P The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS2020DR) TPS2020 FUNCTIONAL BLOCK DIAGRAM Power Switch CS IN OUT Charge Pump EN Current Limit Driver OC UVLO Thermal Sense GND Current Sense TERMINAL FUNCTIONS TERMINAL NO. D OR P I/O EN 4 I Enable input. Logic-low turns on power switch. GND 1 I Ground NAME DESCRIPTION IN 2, 3 I Input voltage OC 5 O Overcurrent. Logic output, active-low 6, 7, 8 O Power-switch output OUT 2 Submit Documentation Feedback Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 DETAILED DESCRIPTION POWER SWITCH The power switch is an N-channel MOSFET with a maximum on-state resistance of 50 m (VI(IN) = 5 V). Configured as a high-side switch, the power switch prevents current flow from OUT to IN and IN to OUT when disabled. CHARGE PUMP An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires very little supply current. DRIVER The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage. The rise and fall times are typically in the 2-ms to 9-ms range. ENABLE (EN) The logic enable disables the power switch, the bias for the charge pump, driver, and other circuitry to reduce the supply current to less than 10 A when a logic-high is present on EN. A logic-zero input on EN restores bias to the drive and control circuits and turns the power on. The enable input is compatible with both TTL and CMOS logic levels. OVERCURRENT (OC) The OC open drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output remains asserted until the overcurrent or overtemperature condition is removed. CURRENT SENSE A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver, in turn, reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant-current mode and holds the current constant while varying the voltage on the load. THERMAL SENSE An internal thermal-sense circuit shuts off the power switch when the junction temperature rises to approximately 140C. Hysteresis is built into the thermal sense circuit. After the device has cooled approximately 20C, the switch turns back on. The switch continues to cycle off and on until the fault is removed. UNDERVOLTAGE LOCKOUT A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch. Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 3 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) (1) VI(IN) (2) Input voltage range -0.3 V to 6 V VO(OUT) (2) Output voltage range -0.3 V to VI(IN) + 0.3 V VI(EN) Input voltage range -0.3 V to 6 V IO(OUT) Continuous output current Internally limited Continuous total power dissipation See Dissipation Rating Table TJ Operating virtual junction temperature range -40C to 125C Tstg Storage temperature range -65C to 150C (1) (2) Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds 260C Electrostatic discharge (ESD) protection: Human body model 2 kV Machine model 200 V Charged device model (CDM) 750 V Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. DISSIPATION RATING TABLE TA 25C POWER RATING DERATING FACTOR ABOVE TA = 25C TA = 70C POWER RATING TA = 85C POWER RATING D 725 mW 5.8 mW/C 464 mW 377 mW P 1175 mW 9.4 mW/C 752 mW 611 mW PACKAGE RECOMMENDED OPERATING CONDITIONS VI(IN) VI(EN) IO MIN MAX 2.7 5.5 V 0 5.5 V TPS2020 0 0.2 TPS2021 0 0.6 TPS2022 0 1 TPS2023 0 1.5 Input voltage Continuous output current TPS2024 TJ 4 Operating virtual junction temperature Submit Documentation Feedback 0 2 -40 125 UNIT A C Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 ELECTRICAL CHARACTERISTICS over recommended operating junction temperature range, VI(IN) = 5.5 V, IO = rated current, EN = 0 V (unless otherwise noted) TEST CONDITIONS (1) PARAMETER MIN TYP MAX VI(IN) = 5 V, TJ = 25C, IO = 1.8 A 33 36 VI(IN) = 5 V, TJ = 85C, IO = 1.8 A 38 46 VI(IN) = 5 V, TJ = 125C, IO = 1.8 A 44 50 VI(IN) = 3.3 V, TJ = 25C, IO = 1.8 A 37 41 VI(IN) = 3.3 V, TJ = 85C, IO = 1.8 A 43 52 VI(IN) = 3.3 V, TJ = 125C, IO = 1.8 A 51 61 VI(IN) = 5 V, TJ = 25C, IO = 0.18 A 30 34 VI(IN) = 5 V, TJ = 85C, IO = 0.18 A 35 41 VI(IN) = 5 V, TJ = 125C, IO = 0.18 A 39 47 VI(IN) = 3.3 V, TJ = 25C, IO = 0.18 A 33 37 VI(IN) = 3.3 V, TJ = 85C, IO = 0.18 A 39 46 VI(IN) = 3.3 V, TJ = 125C, IO = 0.18 A 44 56 VI(IN) = 5.5 V, CL = 1 F, TJ = 25C, RL = 10 6.1 VI(IN) = 2.7 V, CL = 1 F, TJ = 25C, RL = 10 8.6 VI(IN) = 5.5 V, CL = 1 F, TJ = 25C, RL = 10 3.4 VI(IN) = 2.7 V, CL = 1 F, TJ = 25C, RL = 10 3 UNIT POWER SWITCH rDS(on) Static drain-source on-state resistance tr Rise time, output tf Fall time, output m ms ms ENABLE INPUT (EN) VIH High-level input voltage 2.7 V VI(IN) 5.5 V 2 V 4.5 V VI(IN) 5.5 V 0.8 2.7 V VI(IN) 4.5 V 0.5 VIL Low-level input voltage II Input current EN= 0 V or EN = VI(IN) ton Turnon time CL = 100 F, RL= 10 20 toff Turnoff time CL = 100 F, RL= 10 40 -0.5 0.5 V A ms CURRENT LIMIT IOS Short-circuit output current TJ = 25C, VI = 5.5 V, OUT connected to GND, Device enabled into short circuit TPS2020 0.22 0.3 0.4 TPS2021 0.66 0.9 1.1 TPS2022 1.1 1.5 1.8 TPS2023 1.65 2.2 2.7 TPS2024 2.2 3 3.8 0.3 1 A SUPPLY CURRENT TJ = 25C Supply current, low-level output No load on OUT EN = VI(IN) TJ = 25C 58 75 Supply current, high-level output No load on OUT EN = 0 V -40C TJ 125C 75 100 Leakage current OUT connected to ground -40C TJ 125C 10 EN = VI(IN) -40C TJ 125C 10 A A A UNDERVOLTAGE LOCKOUT Low-level input voltage 2 Hysteresis TJ = 25C 2.5 100 V mV OVERCURRENT (OC) Output low voltage IO = 10 mA, VOL(OC) Off-state current (2) VO = 5 V, VO = 3.3 V (1) (2) 0.4 V 1 A Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately. Specified by design, not production tested. Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 5 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 PARAMETER MEASURMENT INFORMATION OUT RL tf tr CL VO(OUT) 90% 10% 90% 10% TEST CIRCUIT 50% VI(EN) 50% toff ton VO(OUT) 90% 10% VOLTAGE WAVEFORMS Figure 1. Test Circuit and Voltage Waveforms 6 Submit Documentation Feedback Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 PARAMETER MEASURMENT INFORMATION (continued) TABLE OF TIMING DIAGRAMS FIGURE Turnon Delay and Rise TIme 2 Turnoff Delay and Fall Time 3 Turnon Delay and Rise TIme with 1-F Load 4 Turnoff Delay and Rise TIme with 1-F Load 5 Device Enabled into Short 6 7, 8, 9, 10, 11 TPS2020, TPS2021, TPS2022, TPS2023, and TPS2024, Ramped Load on Enabled Device TPS2024, Inrush Current 12 7.9- Load Connected to an Enabled TPS2020 Device 13 3.7- Load Connected to an Enabled TPS2020 Device 14 3.7- Load Connected to an Enabled TPS2021 Device 15 2.6- Load Connected to an Enabled TPS2021 Device 16 2.6- Load Connected to an Enabled TPS2022 Device 17 1.2- Load Connected to an Enabled TPS2022 Device 18 1.2- Load Connected to an Enabled TPS2023 Device 19 0.9- Load Connected to an Enabled TPS2023 Device 20 0.9- Load Connected to an Enabled TPS2024 Device 21 0.5- Load Connected to an Enabled TPS2024 Device 22 VI(EN) (5 V/div) VI(EN) (5 V/div) VI(EN) VI(EN) VI(IN) = 5 V RL = 27 TA = 25C VO(OUT) (2 V/div) VO(OUT) (2 V/div) VIN = 5 V RL = 27 TA = 25C VO(OUT) 0 2 4 6 8 10 12 14 16 18 VO(OUT) 20 0 2 4 6 8 10 12 14 16 18 t - Time - ms t - Time - ms Figure 2. Turnon Delay and Rise Time Figure 3. Turnoff Delay and Fall Time Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 20 7 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 VI(EN) (5 V/div) VI(EN) (5 V/div) VI(EN) VI(EN) VO(OUT) (2 V/div) VO(OUT) (2 V/div) VI(IN) = 5 V CL = 1 F RL = 27 TA = 25C VO(OUT) 0 2 4 6 8 10 12 14 16 18 VI(IN) = 5 V CL = 1 F RL = 27 TA = 25C VO(OUT) 0 20 2 4 6 8 10 12 14 16 18 20 t - Time - ms t - Time - ms Figure 4. Turnon Delay and Rise Time with 1-F Load Figure 5. Turnoff Delay and Fall Time with 1-F Load VO(OC) (5 V/div) VI(EN) VI(EN) (5 V/div) VO(OC) VI(IN) = 5 V TA = 25C VI(IN) = 5 V TA = 25C TPS2024 TPS2023 IO(OUT) (500 mA/div) TPS2022 TPS2021 TPS2020 IO(OUT) IO(OUT) IO(OUT) (1 A/div) 0 1 2 3 4 5 6 7 8 t - Time - ms Figure 6. Device Enabled Into Short 8 Submit Documentation Feedback 9 10 0 20 40 60 80 100 120 140 160 180 200 t - Time - ms Figure 7. TPS2020, Ramped Load on Enabled Device Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 VO(OC) (5 V/div) VO(OC) VO(OC) (5 V/div) VO(OC) VI(IN) = 5 V TA = 25C VI(IN) = 5 V TA = 25C IO(OUT) (1 A/div) IO(OUT) (1 A/div) IO(OUT) IO(OUT) 0 20 40 60 80 100 120 140 160 180 200 0 20 40 60 80 100 120 140 160 180 200 t - Time - ms t - Time - ms Figure 8. TPS2021, Ramped Load on Enabled Device Figure 9. TPS2022, Ramped Load on Enabled Device VO(OC) (5 V/div) VO(OC) (5 V/div) VO(OC) VO(OC) VI(IN) = 5 V TA = 25C VI(IN) = 5 V TA = 25C IO(OUT) (1 A/div) IO(OUT) (1 A/div) IO(OUT) IO(OUT) 0 20 40 60 80 100 120 140 160 180 200 0 20 40 60 80 100 120 140 160 180 200 t - Time - ms t - Time - ms Figure 10. TPS2023, Ramped Load on Enabled Device Figure 11. TPS2024, Ramped Load on Enabled Device Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 9 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 VI(EN) VO(OC) (5 V/div) VI(EN) (5 V/div) VO(OC) IO(OUT) (200 mA/div) 470 F 150 F II(IN) (500 mA/div) II(IN) RL = 10 TA = 25C 47 F 0 1 2 3 4 5 6 7 8 9 VI(IN) = 5 V RL = 7.9 TA = 25C IO(OUT) 10 0 200 400 600 800 1000 1200 1400 1600 1800 2000 t - Time - s t - Time - ms Figure 12. TPS2024, Inrush Current Figure 13. 7.9- Load Connected to an Enabled TPS2020 Device VO(OC) (5 V/div) VO(OC) (5 V/div) VO(OC) VO(OC) VI(IN) = 5 V RL = 3.7 TA = 25C VI(IN) = 5 V RL = 3.7 TA = 25C IO(OUT) (500 mA/div) IO(OUT) IO(OUT) 0 50 100 150 200 250 300 350 400 450 500 t - Time - s Figure 14. 3.7- Load Connected to an Enabled TPS2020 Device 10 IO(OUT) (1 A/div) Submit Documentation Feedback 0 200 400 600 800 1000 1200 1400 1600 1800 2000 t - Time - s Figure 15. 3.7- Load Connected to an Enabled TPS2021 Device Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 VO(OC) VO(OC) (5 V/div) VO(OC) (5 V/div) VO(OC) VI(IN) = 5 V RL = 2.6 TA = 25C VI(IN) = 5 V RL = 2.6 TA = 25C IO(OUT) (1 A/div) IO(OUT) (1 A/div) IO(OUT) IO(OUT) 0 50 100 150 200 250 300 350 400 450 500 0 t - Time - s 200 400 600 800 1000 1200 1400 1600 1800 2000 t - Time - s Figure 16. 2.6- Load Connected to an Enabled TPS2021 Device Figure 17. 2.6- Load Connected to an Enabled TPS2022 Device VO(OC) (5 V/div) VO(OC) (5 V/div) VO(OC) VO(OC) VI(IN) = 5 V RL = 1.2 TA = 25C IO(OUT) (1 A/div) IO(OUT) IO(OUT) (2 A/div) VI(IN) = 5 V RL = 1.2 TA = 25C IO(OUT) 0 100 200 300 400 500 600 700 800 900 1000 t - Time - s Figure 18. 1.2- Load Connected to an Enabled TPS2022 Device Copyright (c) 1998-2007, Texas Instruments Incorporated 0 100 200 300 400 500 600 700 800 900 1000 t - Time - s Figure 19. 1.2- Load Connected to an Enabled TPS2023 Device Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 11 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 VO(OC) (5 V/div) VO(OC) (5 V/div) VO(OC) VO(OC) VI(IN) = 5 V RL = 0.9 TA = 25C VI(IN) = 5 V RL = 0.9 TA = 25C IO(OUT) (2 A/div) IO(OUT) (5 A/div) IO(OUT) IO(OUT) 0 100 200 300 400 500 600 700 800 900 1000 0 100 200 300 400 500 600 700 800 900 1000 t - Time - s t - Time - s Figure 20. 0.9- Load Connected to an Enabled TPS2023 Device Figure 21. 0.9- Load Connected to an Enabled TPS2024 Device VO(OC) (5 V/div) VO(OC) VI(IN) = 5 V RL = 0.5 TA = 25C IO(OUT) (5 A/div) IO(OUT) 0 50 100 150 200 250 300 350 400 450 500 t - Time - s Figure 22. 0.5- Load Connected to an Enabled TPS2024 Device 12 Submit Documentation Feedback Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 TYPICAL CHARACTERISTICS TABLE OF GRAPHS FIGURE td(on) Turnon delay time vs Output voltage 23 td(off) Turnoff delay time vs Input voltage 24 tr Rise time vs Load current 25 tf Fall time vs Load current 26 Supply current (enabled) vs Junction temperature 27 Supply current (disabled) vs Junction temperature 28 Supply current (enabled) vs Input voltage 29 Supply current (disabled) vs Input voltage 30 vs Input voltage 31 vs Junction temperature 32 vs Input voltage 33 vs Junction temperature 34 vs Input voltage 35 vs Junction temperature 36 Undervoltage lockout 37 IOS Short-circuit current limit rDS(on) Static drain-source on-state resistance VI Input voltage TURNON DELAY TIME vs OUTPUT VOLTAGE TURNOFF DELAY TIME vs INPUT VOLTAGE 18 7.5 6.5 6 5.5 5 t d(off) t d(on) - Turn-on Delay Time - ms 7 - Turn-off Delay Time - ms TA = 25C CL = 1 F 4.5 TA = 25C CL = 1 F 17.5 17 16.5 4 3.5 2.5 3 3.5 4 4.5 5 VI - Input Voltage - V Figure 23. Copyright (c) 1998-2007, Texas Instruments Incorporated 5.5 6 16 2.5 3 3.5 4 4.5 5 VI - Input Voltage - V 5.5 6 Figure 24. Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 13 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 RISE TIME vs LOAD CURRENT FALL TIME vs LOAD CURRENT 6.5 3.5 TA = 25C CL = 1 F TA = 25C CL = 1 F t f - Fall Time - ms t r - Rise Time - ms 3.25 6 5.5 3 2.75 5 2.5 0 0.5 1 1.5 IL - Load Current - A 2 0 Figure 26. SUPPLY CURRENT (ENABLED) vs JUNCTION TEMPERATURE SUPPLY CURRENT (DISABLED) vs JUNCTION TEMPERATURE VI(IN) = 5.5 V Supply Current (Disabled) - A Supply Current (Enabled) - A 2 5 VI(IN) = 5 V 55 VI(IN) = 4 V 45 VI(IN) = 3.3 V VI(IN) = 5.5 V VI(IN) = 5 V 4 3 2 1 VI(IN) = 4 V VI(IN) = 3.3 V 0 VI(IN) = 2.7 V VI(IN) = 2.7 V 35 -1 -50 -25 0 25 50 75 100 125 TJ - Junction Temperature - C Figure 27. 14 1 1.5 IL - Load Current - A Figure 25. 75 65 0.5 Submit Documentation Feedback 150 -50 -25 0 25 50 75 100 125 TJ - Junction Temperature - C 150 Figure 28. Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 SUPPLY CURRENT (ENABLED) vs INPUT VOLTAGE SUPPLY CURRENT (DISABLED) vs INPUT VOLTAGE 75 5 TJ = 85C Supply Current (Disabled) - A Supply Current (Enabled) - A TJ = 125C 65 55 45 TJ = 25C 3 TJ = 85C 2 1 TJ = 25C 0 TJ = 0C TJ = 0C TJ = -40C TJ = -40C 35 -1 2.5 3 3.5 4 4.5 5 VI - Input Voltage - V 5.5 6 2.5 3 3.5 4 4.5 5 VI - Input Voltage - V Figure 29. Figure 30. SHORT-CIRCUIT CURRENT LIMIT vs INPUT VOLTAGE SHORT-CIRCUIT CURRENT LIMIT vs JUNCTION TEMPERATURE 3.5 5.5 6 3.5 TPS2024 TPS2024 I OS - Short-Circuit Current Limit - A TA = 25C I OS - Short-Circuit Current Limit - A TJ = 125C 4 3 2.5 TPS2023 2 TPS2022 1.5 1 TPS2021 0.5 TPS2020 0 2 3 4 5 VI - Input Voltage - V Figure 31. Copyright (c) 1998-2007, Texas Instruments Incorporated 6 3 2.5 TPS2023 2 1.5 1 TPS2022 TPS2021 TPS2020 0.5 0 -50 -25 0 25 50 75 TJ - Junction Temperature - C 100 Figure 32. Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 15 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 - Static Drain-Source On-State Resistance - m IO = 0.18 A 50 TJ = 125C 40 TJ = 25C 30 TJ = -40C 3 3.5 4.5 5 4 VI - Input Voltage - V 5.5 6 60 IO = 0.18 A 50 VI = 2.7 V 40 VI = 3.3 V 30 VI = 5.5 V 20 -50 -25 r 20 2.5 DS(on) 60 0 50 75 100 25 TJ - Junction Temperature - C 125 150 Figure 34. STATIC DRAIN-SOURCE ON-STATE RESISTANCE vs INPUT VOLTAGE STATIC DRAIN-SOURCE ON-STATE RESISTANCE vs JUNCTION TEMPERATURE 60 IO = 1.8 A 50 TJ = 125C 40 TJ = 25C TJ = -40C 30 20 3 3.5 4 4.5 5 VI - Input Voltage - V Submit Documentation Feedback 5.5 6 DS(on) - Static Drain-Source On-State Resistance - m Figure 33. Figure 35. 16 STATIC DRAIN-SOURCE ON-STATE RESISTANCE vs JUNCTION TEMPERATURE r r DS(on) - Static Drain-Source On-State Resistance - m r DS(on) - Static Drain-Source On-State Resistance - m STATIC DRAIN-SOURCE ON-STATE RESISTANCE vs INPUT VOLTAGE 60 IO = 1.8 A 50 VI = 3.3 V VI = 4 V VI = 5.5 V 40 30 20 -50 -25 50 75 100 0 25 TJ - Junction Temperature - C 125 150 Figure 36. Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 UNDERVOLTAGE LOCKOUT 2.5 VI - Input Voltage - V 2.4 Start Threshold 2.3 2.2 Stop Threshold 2.1 2 -50 0 50 100 TJ - Temperature - C 150 Figure 37. Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 17 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 APPLICATION INFORMATION TPS2024 2,3 Power Supply 2.7 V to 5.5 V IN 0.1 F 10 k OUT 6,7,8 Load 0.1 F 5 4 22 F OC EN GND 1 Figure 38. Typical Application POWER SUPPLY CONSIDERATIONS A 0.01-F to 0.1-F ceramic bypass capacitor between IN and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the output and input pins is recommended when the output load is heavy. This precaution reduces power supply transients that may cause ringing on the input. Additionally, bypassing the output with a 0.01-F to 0.1-F ceramic capacitor improves the immunity of the device to short-circuit transients. OVERCURRENT A sense FET checks for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting. Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before VI(IN) has been applied, see Figure 6. The TPS202x senses the short and immediately switches into a constant-current output. In the second condition, the excessive load occurs while the device is enabled. At the instant the excessive load occurs, very high currents may flow for a short time before the current-limit circuit can react (see Figures 13-22). After the current-limit circuit has tripped (reached the overcurrent trip threshhold) the device switches into constant-current mode. In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figures 7-11). The TPS202x is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode. OC RESPONSE The OC open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output remains asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause momentary false overcurrent reporting from the inrush current flowing through the device, charging the downstream capacitor. An RC filter can be connected to the OC pin to reduce false overcurrent reporting. Using low-ESR electrolytic capacitors on the output lowers the inrush current flow through the device during hot-plug events by providing a low impedance energy source, thereby reducing erroneous overcurrent reporting. 18 Submit Documentation Feedback Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 TPS202x TPS202x GND OUT IN OUT IN EN V+ V+ GND OUT IN OUT OUT IN OUT OC EN OC Rpullup Rpullup Rfilter Cfilter Figure 39. Typical Circuit for OC Pin and RC Filter for Damping Inrush OC Responses POWER DISSIPATION AND JUNCTION TEMPERATURE The low on-resistance on the n-channel MOSFET allows small surface-mount packages, such as SOIC, to pass large currents. The thermal resistances of these packages are high compared to those of power packages; it is good design practice to check power dissipation and junction temperature. The first step is to find rDS(on) at the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read rDS(on) from Figures 33-36. Next, calculate the power dissipation using: PD = rDS(on) x I2 Finally, calculate the junction temperature: TJ = PD x RJA + TA where: TA = Ambient temperature C RJA = Thermal resistance--SOIC = 172C/W, PDIP = 106C/W Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get an acceptable answer. THERMAL PROTECTION Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The faults force the TPS202x into constant current mode, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels. The protection circuit senses the junction temperature of the switch and shuts it off. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. UNDERVOLTAGE LOCKOUT (UVLO) An undervoltage lockout ensures that the power switch is in the off state at powerup. Whenever the input voltage falls below approximately 2 V, the power switch is quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO also keeps the switch from being turned on until the power supply has reached at least 2 V, even if the switch is enabled. Upon reinsertion, the power switch is turned on, with a controlled rise time to reduce EMI and voltage overshoots. Copyright (c) 1998-2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 19 TPS2020,, TPS2021 TPS2022, TPS2023, TPS2024 www.ti.com SLVS175C - DECEMBER 1998 - REVISED SEPTEMBER 2007 GENERIC HOT-PLUG APPLICATIONS (See Figure 40) In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Because of the controlled rise times and fall times of the TPS202x series, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS202x also ensures the switch is off after the card has been removed, and the switch remains off during the next insertion. The UVLO feature ensures a soft start with a controlled rise time for every insertion of the card or module. PC Board TPS2024 GND OUT Power Supply 2.7 V to 5.5 V 1000 F Optimum 0.1 F IN OUT IN OUT EN OC Block of Circuitry Overcurrent Response Figure 40. Typical Hot-Plug Implementation By placing the TPS202x between the VCC input and the rest of the circuitry, the input power reaches this device first after insertion. The typical rise time of the switch is approximately 9 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device. 20 Submit Documentation Feedback Copyright (c) 1998-2007, Texas Instruments Incorporated Product Folder Link(s): TPS2020 TPS2021 TPS2022 TPS2023 TPS2024 PACKAGE OPTION ADDENDUM www.ti.com 28-Aug-2010 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/ Ball Finish MSL Peak Temp (3) Samples (Requires Login) TPS2020D ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2020DG4 ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2020DR ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2020DRG4 ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2021D ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2021DG4 ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2021DR ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2021DRG4 ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2021P ACTIVE PDIP P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples TPS2021PE4 ACTIVE PDIP P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples TPS2022D ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2022DG4 ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2022DR ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2022DRG4 ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2023D ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2023DG4 ACTIVE SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2023DR ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples TPS2023DRG4 ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples Addendum-Page 1 PACKAGE OPTION ADDENDUM www.ti.com 28-Aug-2010 Orderable Device Status (1) TPS2023P ACTIVE TPS2023PE4 ACTIVE TPS2024D ACTIVE TPS2024DG4 ACTIVE TPS2024DR Package Type Package Drawing PDIP Pins Package Qty Eco Plan (2) Lead/ Ball Finish MSL Peak Temp (3) Samples (Requires Login) P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples PDIP P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples SOIC D 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Purchase Samples ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2024DRG4 ACTIVE SOIC D 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM Request Free Samples TPS2024P ACTIVE PDIP P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples TPS2024PE4 ACTIVE PDIP P 8 50 Pb-Free (RoHS) CU NIPDAU N / A for Pkg Type Purchase Samples (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE OPTION ADDENDUM www.ti.com 28-Aug-2010 OTHER QUALIFIED VERSIONS OF TPS2020, TPS2021, TPS2022, TPS2024 : * Automotive: TPS2020-Q1, TPS2021-Q1, TPS2022-Q1, TPS2024-Q1 NOTE: Qualified Version Definitions: * Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects Addendum-Page 3 PACKAGE MATERIALS INFORMATION www.ti.com 19-Mar-2008 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel Diameter Width (mm) W1 (mm) A0 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant TPS2020DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1 TPS2021DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1 TPS2022DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1 TPS2023DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1 TPS2024DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 19-Mar-2008 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) TPS2020DR SOIC D 8 2500 340.5 338.1 20.6 TPS2021DR SOIC D 8 2500 340.5 338.1 20.6 TPS2022DR SOIC D 8 2500 340.5 338.1 20.6 TPS2023DR SOIC D 8 2500 340.5 338.1 20.6 TPS2024DR SOIC D 8 2500 340.5 338.1 20.6 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP(R) Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2012, Texas Instruments Incorporated