VIPer20/SP/DIP VIPer20A/ASP/ADIP SMPS PRIMARY I.C. V DSS In R DS(on) VIPer20/SP/DIP T YPE 620V 0.5 A 16 VIPer20A/ASP/ADIP 700V 0.5 A 18 PENTAWATT HV FEATURE ADJUSTABLE SWITCHING FREQUENCY UP TO 200KHZ CURRENT MODE CONTROL SOFT START AND SHUT DOWN CONTROL AUTOMATIC BURST MODE OPERATION IN STAND-BY CONDITION ABLE TO MEET "BLUE ANGEL" NORM (<1W TOTAL POWER CONSUMPTION) INTERNALLY TRIMMED ZENER REFERENCE UNDERVOLTAGE LOCK-OUT WITH HYSTERESIS INTEGRATED START-UP SUPPLY AVALANCHE RUGGED OVERTEMPERATURE PROTECTION LOW STAND-BY CURRENT ADJUSTABLE CURRENT LIMITATION DESCRIPTION VIPer20/20A, made using VIPower M0 PENTAWATT HV (022Y) 10 1 PowerSO-10 DIP-8 Technology, combines on the same silicon chip a state-of-the-art PWM circuit together with an optimized high voltage avalanche rugged Vertical Power MOSFET (620V or 700V / 0.5A). Typical applications cover off line power supplies with a secondary power capability of 10W in wide range condition and 20W in single range or with doubler configuration. It is compatible from both primary or secondary regulation loop despite using around 50% less components when compared with a discrete solution. Burst mode operation is an additional feature of this device, offering the possibility to operate in stand-by mode without extra components. BLOCK DIAGRAM DRAIN OSC ON/OFF OSCILLATOR SECURITY LATCH UVLO LOGIC VDD R/S PWM LATCH FF Q S R1 S FF Q R2 R3 OVERTEMP. DETECTOR 0.5 V + _ _ 13 V 1.7 s delay 250 ns Blanking + 0.5V _ + 6 V/A _ CURRENT AMPLIFIER ERROR AMPLIFIER + COMP November 1999 SOURCE FC00491 4.5V 1/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP ABSOLUTE MAXIMUM RATING Symb ol V DS ID VDD V OSC V COMP I COMP V esd I D(AR) P tot Tj T s tg Parameter Continuous Drain-Source Voltage (Tj = 25 to 125o C) for VIPer20/SP/DIP for VIPer20A/ASP/ADIP Maximum Current Supply Voltage Voltage Range Input Voltage Range Input Maximum Continuous Current Value Electrostatic discharge (R = 1.5 K C = 100pF) Avalanche Drain-Source Current, Repetitive or Not-Repetitive o (T C = 100 C, Pulse Width Limited by T J max, <1%) for VIPer20/SP for VIPer20A/ASP/ADIP o Power Dissipation at T c = 25 C Junction Operating Temperature Storage Temperature Unit -0.3 to 620 -0.3 to 700 Internally Limited 0 to 15 0 to V DD 0 to 5 2 4000 V V A V V V mA V 0.5 0.4 57 Internally Limited -65 to 150 A A W o C o C THERMAL DATA PENT AW ATT PowerSO-10 DIP-8 R thj-p in 20 R t hj-ca se Thermal Resistance Junction-case Max 2.0 2.0 R th j-a mb. Thermal Resistance Ambient-case Max 70 60 35 # o C/W o C/W o C/W (*) When mounted using the minimum recommended pad size on FR-4 board. # On multylayer PCB CONNECTION DIAGRAMS (Top View) PENTAWATT HV PENTAWATT HV (022Y) PowerSO-10 DIP-8 OS C 1 8 Vdd DRAIN DRAIN SOURC E COMP 4 5 SC 10540 CURRENT AND VOLTAGE CONVENTIONS IDD ID VDD IOSC DRAIN OSC 13V + COMP SOURCE VDD VDS ICOMP VOSC VCOMP FC00020 2/21 DRAIN DRAIN VIPer20/SP/DIP - VIPer20A/ASP/ADIP ORDERING NUMBERS PENTAW AT T HV PENT AW ATT HV (022Y) PowerSO-10 DIP -8 VIPer20 VIPer20A VIPer20 (022Y) VIPer20A (022Y) VIPer20SP VIP er20ASP VIPer20DIP VIPer20ADIP PINS FUNCTIONAL DESCRIPTION DRAIN PIN: Integrated power MOSFET drain pin. It provides internal bias current during start-up via an integrated high voltage current source which is switched off during normal operation. The device is able to handle an unclamped current during its normal operation, assuring self protection against voltage surges, PCB stray inductance, and allowing a snubberless operation for low output power. SOURCE PIN: Power MOSFET source pin. Primary side circuit common ground connection. VDD PIN : This pin provides two functions : - It corresponds to the low voltage supply of the control part of the circuit. If VDD goes below 8V, the start-up current source is activated and the output power MOSFET is switched off until the VDD voltage reaches 11V. During this phase, the internal current consumption is reduced, the VDD pin is sourcing a current of about 2mA and the COMP pin is shorted to ground. After that, the current source is shut down, and the device tries to start up by switching again. - This pin is also connected to the error amplifier, in order to allow primary as well as secondary regulation configurations. In case of primary regulation, an internal 13V trimmed reference voltage is used to maintain VDD at 13V. For secondary regulation, a voltage between 8.5V and 12.5V will be put on VDD pin by transformer design, in order to stuck the output of the transconductance amplifier to the high state. The COMP pin behaves as a constant current source, and can easily be connected to the output of an optocoupler. Note that any overvoltage due to regulation loop failure is still detected by the error amplifier through the VDD voltage, which cannot overpass 13V. The output voltage will be somewhat higher than the nominal one, but still under control. COMP PIN : This pin provides two functions : - It is the output of the error transconductance amplifier, and allows for the connection of a compensation network to provide the desired transfer function of the regulation loop. Its bandwidth can be easily adjusted to the needed value with usual components value. As stated above, secondary regulation configurations are also implemented through the COMP pin. - When the COMP voltage is going below 0.5V, the shut-down of the circuit occurs, with a zero duty cycle for the power MOSFET. This feature can be used to switch off the converter, and is automatically activated by the regulation loop (whatever is the configuration) to provide a burst mode operation in case of negligible output power or open load condition. OSC PIN : An RT-CT network must be connected on that pin to define the switching frequency. Note that despite the connection of RT to VDD, no significant frequency change occurs for VDD varying from 8V to 15V. It provides also a synchronisation capability, when connected to an external frequency source. 3/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP AVALANCHE CHARACTERISTICS Symb ol I D(a r) E (ar) Parameter Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by Tj max, < 1%) for VIPer20/SP/DIP for VIPer20A/ASPA/DIP (see fig.12) Single Pulse Avalanche Energy (starting Tj = 25 oC, ID = I D( ar)) Max Valu e Unit 0.5 0.4 A A 10 mJ (see fig.12) ELECTRICAL CHARACTERISTICS (TJ = 25 oC, VDD = 13 V, unless otherwise specified) POWER SECTION Symb ol BV DSS I DSS R DS( on) Parameter Drain-Source Voltage Off-State Drain Current Static Drain Source on Resistance T est Con ditio ns Min. I D = 1 mA V COMP = 0 V for VIPer20/SP/DIP for VIPer20A/ASP/DIP (see fig.5) 620 700 Typ . Un it V V V COMP = 0 V TJ = 125 o C V DS = 620 V for VIPer20/SP/DIP V DS = 700 V for VIPer20A/ASP/ADIP I D = 0.4 A for VIPer20/SP/DIP for VIPer20A/ASP/ADIP T J = 100 oC I D = 0.4 A for VIPer20/SP/DIP for VIPer20A/ASP/ADIP Max. 13.5 15.5 1.0 mA 1.0 mA 16 18 29 32 tf Fall T ime ID = 0.2 A (see fig.3) V in = 300 V (1) 100 ns tr Rise Time I D = 0.4 A (see fig. 3) V in = 300 V (1) 50 ns Output Capacitance V DS = 25 V 90 pF C OSS (1) On Inductive Load, Clamped. SUPPLY SECTION Symb ol Parameter T est Con ditio ns Min. Typ . Max. Un it I DDch Start-up Charging Current I DD0 Operating Supply Current V DD = 12 V, (see fig. 2) F SW = 0 KHz 12 I DD1 Operating Supply Current V DD = 12 V, F SW = 100 KHz 13 mA I DD2 Operating Supply Current V DD = 12 V, F SW = 200 KHz 14 mA 8 V V DD = 5 V V DS = 70 V (see fig. 2 and fig. 15) V DDo ff Undervoltage Shutdown (see fig. 2) V DDo n Undervoltage Reset (see fig. 2) VDDhyst Hysteresis St art-up (see fig. 2) 4/21 -2 7.5 11 2.4 3 mA 16 12 mA V V VIPer20/SP/DIP - VIPer20A/ASP/ADIP ELECTRICAL CHARACTERISTICS (continued) OSCILLATOR SECTION Symb ol F SW Parameter Oscillator F requency Total Variation T est Con ditio ns C T =2.4 nF R T = 8.2 K V DD = 9 to15 V C T 5% with R T 1% (see fig. 6 and fig. 9) Min. Typ . Max. Un it 90 100 110 KHz V OSCih Oscillator Peak Voltage 7.1 V V OSCi l Oscillator Valley Voltage 3.7 V ERROR AMPLIFIER SECTION Symb ol V DDreg V DDreg Parameter VDD Regulation Point Test Cond ition s I COMP = 0 mA (see fig.1) Min. Typ . Max. Un it 12.6 13 13.4 V o Total Variation T J = 0 to 100 C GBW Unity Gain Bandwidth From Input = V DD to O utput = V COMP CO MP pin is open (see fig. 10) A VOL Open Loop Voltage Gain CO MP pin is open (see fig. 10) DC T ransconductance V COMP = 2.5 V V COMPL O Output Low Level I COMP = -400 A V DD = 14 V 0.2 V V COMPHI Output High Level I COMP = 400 A V DD = 12 V 4.5 V I COMPLO Output Low Current Capability V COMP = 2.5 V V DD = 14 V -600 A I COMPHI Output High Current Capability V COMP = 2.5 V V DD = 12 V 600 A Gm (see fig. 1) 2 % 150 KHz 45 52 dB 1.1 1.5 1.9 mA/V PWM COMPARATOR SECTION Symb ol H ID V COMPof f I Dpeak Parameter Test Cond ition s V COMP /IDpea k V COMP = 1 to 3 V V COMP offset I Dp eak = 10 mA Peak Current Limitation V DD = 12 V COMP pin open Min. Typ . Max. Un it 4.2 6 7.8 V/A 0.5 0.5 0.67 td Current Sense Delay to turn-off tb Blanking Time 250 Minimum on T ime 350 t on( mi n) ID = 1 A V 0.9 250 A ns 360 ns ns SHUTDOWN AND OVERTEMPERATURE SECTION Symb ol Parameter V COMPth Restart threshold (see fig. 4) 0.5 Disable Set Up Time (see fig. 4) 1.7 t DI Ssu Test Cond ition s T t sd Thermal Shutdown Temperature (see fig. 8) T hyst Thermal Shutdown Hysteresis (see fig. 8) Min. 140 Typ . 170 40 Max. Un it V 5 190 s o C o C 5/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 1: VDD Regulation Point ICOMP Figure 2: Undervoltage Lockout IDD Slope = Gm in mA/V ICOMPHI IDD0 VDD VDS = 70 V Fsw = 0 VDDhyst 0 VDDoff ICOMPLO VDD VDDon IDDch VDDreg FC00150 Figure 3: Transition Time FC00170 Figure 4: Shut Down Action VOS C ID t VCOMP 10% Ipeak VDS tDIS s u t VCOMPth t 90% VD ID 10% VD t tf t tr ENABLE FC00160 ENABLE DISABLE FC 00 0 6 0 Figure 5: Breakdown Voltage vs Temperature Figure 6: Typical Frequency Variation FC0 0180 FC0 019 0 1.15 (%) BVDS S (Nor malize d) 1 0 1.1 -1 -2 1.05 -3 1 -4 0.95 6/21 -5 0 20 40 60 80 100 120 Temp erature ( C) 0 20 40 60 80 100 120 140 Temperature ( C) VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 7: Start-up Waveforms Figure 8: Overtemperature Protection Tj Ttsd Tts d-Thys t t Vdd Vddo n Vddoff t Id t Vco mp t SC1 019 1 7/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 9: Oscillator VDD Rt For RT > 1.2 K: 2.3 FSW = D RT CT MAX OSC CLK ~360 Ct DMAX = 1 - 550 RT - 150 Recommended DMAX values: 100KHz: > 80% 200KHz: > 70% FC00050 Maximum duty cycle vs Rt FC00040 1 0.9 Dmax 0.8 0.7 0.6 0.5 1 2 3 5 10 20 30 50 Rt (k) Oscillator frequency vs Rt and Ct FC00030 1,000 Ct = 1.5 nF 500 Frequency (kHz) Ct = 2.7 nF 300 Ct = 4.7 nF 200 Ct = 10 nF 100 50 30 1 2 3 5 Rt (k) 8/21 10 20 30 50 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 10: Error Amplifier Frequency Response FC00200 60 RCOMP = + Voltage Gain (dB) RCOMP = 270k 40 RCOMP = 82k RCOMP = 27k 20 RCOMP = 12k 0 (20) 0.001 0.01 0.1 1 10 Frequency (kHz) 100 1,000 Figure 11: Error Amplifier Phase Response FC00210 200 RCOMP = + 150 RCOMP = 270k Phase () RCOMP = 82k RCOMP = 27k 100 RCOMP = 12k 50 0 (50) 0.001 0.01 0.1 1 10 Frequency (kHz) 100 1,000 9/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 12: Avalance Test Circuit L1 1mH 2 VD D 1 3 DRAIN OSC 13V BT1 0 to 20V + COMP BT2 12V C1 47uF 16V Q1 2 x STHV102FIin parallel R1 SOURCE 5 4 47 GENERATOR INPUT 500us PULSE U1 VIPer20 R2 1k R3 100 FC00196 10/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 13: Off Line Power Supply With Auxliary Supply Feedback F1 C1 BR1 TR2 TR1 D2 AC IN L2 +Vcc D1 R9 C2 C7 C9 R1 C3 GND D3 C10 R7 C4 R2 VDD DRAIN OSC 13V VIPer20 + COMP SOURCE C5 C6 C11 R3 FC00401 Figure 14: Off Line Power Supply With Optocoupler Feedback F1 BR1 TR2 C1 TR1 D2 AC IN L2 +Vcc D1 R9 C2 C7 C9 R1 C3 GND D3 C10 R7 C4 R2 VDD DRAIN OSC 13V VIPer20 + COMP SOURCE C5 C11 C6 R3 R6 ISO1 R4 C8 U2 R5 FC00411 11/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP OPERATION DESCRIPTION : CURRENT MODE TOPOLOGY: The current mode control method, like the one integrated in the VIPer20/20A uses two control loops - an inner current control loop and an outer loop for voltage control. When the Power MOSFET output transistor is on, the inductor current (primary side of the transformer) is monitored with a SenseFET technique and converted into a voltage VS proportional to this current. When VS reaches VCOMP (the amplified output voltage error) the power switch is switched off. Thus, the outer voltage control loop defines the level at which the inner loop regulates peak current through the power switch and the primary winding of the transformer. Excellent open loop D.C. and dynamic line regulation is ensured due to the inherent input voltage feedforward characteristic of the current mode control. This results in an improved line regulation, instantaneous correction to line changes and better stability for the voltage regulation loop. Current mode topology also ensures good limitation in the case of short circuit. During a first phase the output current increases slowly following the dynamic of the regulation loop. Then it reaches the maximum limitation current internally set and finally stops because the power supply on VDD is no longer correct. For specific applications the maximum peak current internally set can be overridden by externally limiting the voltage excursion on the COMP pin. An integrated blanking filter inhibits the PWM comparator output for a short time after the integrated Power MOSFET is switched on. This function prevents anomalous or premature termination of the switching pulse in the case of current spikes caused by primary side capacitance or secondary side rectifier reverse recovery time. STAND-BY MODE Stand-by operation in nearly open load condition automatically leads to a burst mode operation allowing voltage regulation on the secondary side. The transition from normal operation to burst mode operation happens for a power PSTBY given by : 1 2 PSTBY = LP ISTBY FSW 2 12/21 Where: LP is the primary inductance of the transformer. FSW is the normal switching frequency. ISTBY is the minimum controllable current, corresponding to the minimum on time that the device is able to provide in normal operation. This current can be computed as : (tb + td) VIN ISTBY = LP tb + td is the sum of the blanking time and of the propagation time of the internal current sense and comparator, and represents roughly the minimum on time of the device. Note that PSTBY may be affected by the efficiency of the converter at low load, and must include the power drawn on the primary auxiliary voltage. As soon as the power goes below this limit, the auxiliary secondary voltage starts to increase above the 13V regulation level forcing the output voltage of the transconductance amplifier to low state (VCOMP < VCOMPth). This situation leads to the shutdown mode where the power switch is maintained in the off state, resulting in missing cycles and zero duty cycle. As soon as VDD gets back to the regulation level and the VCOMPth threshold is reached, the device operates again. The above cycle repeats indefinitely, providing a burst mode of which the effective duty cycle is much lower than the minimum one when in normal operation. The equivalent switching frequency is also lower than the normal one, leading to a reduced consumption on the input mains lines. This mode of operation allows the VIPer20/20A to meet the new German "Blue Angel" Norm with less than 1W total power consumption for the system when working in stand-by. The output voltage remains regulated around the normal level, with a low frequency ripple corresponding to the burst mode. The amplitude of this ripple is low, because of the output capacitors and of the low output current drawn in such conditions.The normal operation resumes automatically when the power get back to higher levels than PSTBY. HIGH VOLTAGE START-UP CURRENT SOURCE An integrated high voltage current source provides a bias current from the DRAIN pin during the start-up phase. This current is partially absorbed by internal control circuits which are VIPer20/SP/DIP - VIPer20A/ASP/ADIP short circuit. The external capacitor CVDD on the VDD pin must be sized according to the time needed by the converter to start up, when the device starts switching. This time tSS depends on many parameters, among which transformer design, output capacitors, soft start feature and compensation network implemented on the COMP pin. The following formula can be used for defining the minimum capacitor needed: IDD tSS CVDD > placed into a standby mode with reduced consumption and also provided to the external capacitor connected to the VDD pin. As soon as the voltage on this pin reaches the high voltage threshold VDDon of the UVLO logic, the device turns into active mode and starts switching. The start up current generator is switched off, and the converter should normally provide the needed current on the VDD pin through the auxiliary winding of the transformer, as shown on figure 15. In case of abnormal condition where the auxiliary winding is unable to provide the low voltage supply current to the VDD pin (i.e. short circuit on the output of the converter), the external capacitor discharges itself down to the low threshold voltage VDDoff of the UVLO logic, and the device get back to the inactive state where the internal circuits are in standby mode and the start up current source is activated. The converter enters a endless start up cycle, with a start-up duty cycle defined by the ratio of charging current towards discharging when the VIPer20/20A tries to start. This ratio is fixed by design to 2 to 15, which gives a 12% start up duty cycle while the power dissipation at start up is approximately 0.6 W, for a 230 Vrms input voltage. This low value of start-up duty cycle prevents the stress of the output rectifiers and of the transformer when in VDDhyst where: IDD is the consumption current on the VDD pin when switching. Refer to specified IDD1 and IDD2 values. tSS is the start up time of the converter when the device begins to switch. Worst case is generally at full load. VDDhyst is the voltage hysteresis of the UVLO logic. Refer to the minimum specified value. Soft start feature can be implemented on the COMP pin through a simple capacitor which will be also used as the compensation network. In this case, the regulation loop bandwidth is rather low, because of the large value of this capacitor. In case a large regulation loop bandwidth is mandatory, the schematics of figure 16 can be Figure 15: Behaviour of the high voltage current source at start-up VDD 2 mA VDDo n VDDoff 1 5 mA 3 mA VDD 1 mA DRAIN 15 mA C VDD Ref. t Aux iliar y pr ima ry win d in g UNDERVOLTAGE LOCK OUT LOGIC VIPe r 20 Sta rt up duty c yc le ~ 12 % SOURC E FC00 10 1A 13/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP used. It mixes a high performance compensation network together with a separate high value soft start capacitor. Both soft start time and regulation loop bandwidth can be adjusted separately. If the device is intentionally shut down by putting the COMP pin to ground, the device is also performing start-up cycles, and the VDD voltage is oscillating between VDDon and VDDoff. This voltage can be used for supplying external functions, provided that their consumption doesn't exceed 0.5mA. Figure 17 shows a typical application of this function, with a latched shut down. Once the "Shutdown" signal has been activated, the device remains in the off state until the input voltage is removed. TRANSCONDUCTANCE ERROR AMPLIFIER The VIPer20/20A includes a transconductance error amplifier. Transconductance Gm is the change in output current (ICOMP) versus change in input voltage (VDD). Thus: ICOMP Gm = VDD The output impedance ZCOMP at the output of this amplifier (COMP pin) can be defined as: VCOMP VCOMP 1 = x ZCOMP = ICOMP Gm VDD This last equation shows that the open loop gain AVOL can be related to Gm and Z COMP: AVOL = Gm x ZCOMP where Gm value for VIPer20/20A is 1.5 mA/V typically. Figure 16: Mixed Soft Start and Compensation Gm is well defined by specification, but ZCOMP and therefore AVOL are subject to large tolerances. An impedance Z can be connected between the COMP pin and ground in order to define more accurately the transfer function F of the error amplifier, according to the following equation, very similar to the one above: F(S) = Gm x Z(S) The error amplifier frequency response is reported in figure 10 for different values of a simple resistance connected on the COMP pin. The unloaded transconductance error amplifier shows an internal ZCOMP of about 330 K. More complex impedance can be connected on the COMP pin to achieve different compensation laws. A capacitor will provide an integrator function, thus eliminating the DC static error, and a resistance in series leads to a flat gain at higher frequency, insuring a correct phase margin. This configuration is illustrated on figure 18. As shown in figure 18 an additional noise filtering capacitor of 2.2 nF is generally needed to avoid any high frequency interference. It can be also interesting to implement a slope compensation when working in continuous mode with duty cycle higher than 50%. Figure 19 shows such a configuration. Note that R1 and C2 build the classical compensation network, and Q1 is injecting the slope compensation with the correct polarity from the oscillator sawtooth. EXTERNAL CLOCK SYNCHRONIZATION: The OSC pin provides a synchronisation capability, when connected to an external Figure 17: Latched Shut Down D2 D3 VIPer20 V DD VDD OSC 13V Q2 R3 + 13V D1 + COMP AUXILIARY WINDING R3 SOURCE R2 R1 C4 R2 C1 R4 Shutdown + C2 FC00431 14/21 DRAIN - OSC COMP SOURCE + C3 VIPer20 R1 DRAIN Q1 D1 FC00440 VIPer20/SP/DIP - VIPer20A/ASP/ADIP frequency source. Figure 20 shows one possible schematic to be adapted depending the specific needs. If the proposed schematic is used, the pulse duration must be kept at a low value (500ns is sufficient) for minimizing consumption. The optocoupler must be able to provide 20mA through the optotransistor. PRIMARY PEAK CURRENT LIMITATION The primary IDPEAK current and, as resulting effect, the output power can be limited using the simple circuit shown in figure 21. The circuit based on Q1, R1 and R2 clamps the voltage on the COMP pin in order to limit the primary peak current of the device to a value: Figure 18: Typical Compensation Network IDPEAK = VCOMP - 0.5 HID where: VCOMP = 0.6 x R1 + R2 R2 The suggested value for R1+R2 is in the range of 220K. OVER-TEMPERATURE PROTECTION: Over-temperature protection is based on chip temperature sensing. The minimum junction temperature at which over-temperature cut-out occurs is 140oC while the typical value is 170oC. The device is automatically restarted when the junction temperature decreases to the restart temperature threshold that is typically 40oC below Figure 19: Slope Compensation VIPer20 VDD R2 DRAIN R1 VIPer20 - OSC 13V VDD + COMP SOURCE DRAIN - OSC 13V + COMP SO URCE C2 R1 C2 C1 Q1 C1 C3 R3 FC00451 FC00461 Figure 20:External Clock Synchronization Figure 21:Current Limitation Circuit Example VIPer20 VDD OSC 13V VIPer20 VDD DRAIN + COMP SOURCE DRAIN - OSC 13V + COMP SOURCE R1 10 k Q1 R2 FC00470 FC00480 15/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Figure 22: Recommended layout T1 D1 C7 D2 R1 2 3 VDD C1 To sec ondary filtering and load DRAIN - 1 OSC 13V From input diodes bridge C5 + COMP SOURCE 5 U1 VIPerXX0 R2 4 C6 C2 C3 ISO1 C4 FC00500 LAYOUT CONSIDERATIONS Some simple rules insure a correct running of switching power supplies. They may be classified into two categories: - To minimise power loops: the way the switched power current must be carefully analysed and the corresponding paths must present the smallest inner loop area as possible. This avoids radiated EMC noises, conducted EMC noises by magnetic coupling, and provides a better efficiency by eliminating parasitic inductances, especially on secondary side. - To use different tracks for low level signals and 16/21 power ones. The interferences due to a mixing of signal and power may result in instabilities and/or anomalous behaviour of the device in case of violent power surge (Input overvoltages, output short circuits...). In case of VIPer, these rules apply as shown on figure 22. The loops C1-T1-U1, C5-D2-T1, C7-D1-T1 must be minimised. C6 must be as close as possible from T1. The signal components C2, ISO1, C3 and C4 are using a dedicated track to be connected directly to the source of the device. VIPer20/SP/DIP - VIPer20A/ASP/ADIP PENTAWATT HV (VERTICAL) MECHANICAL DATA DIM. mm TYP. MIN. 4.30 1.17 2.40 0.35 0.60 4.90 7.42 9.30 A C D E F G1 G2 H1 H2 H3 L L1 L2 L3 L5 L6 L7 M M1 R V4 Diam. MAX. 4.80 1.37 2.80 0.55 0.80 5.28 7.82 9.70 10.40 10.40 17.30 15.22 21.85 22.82 3.00 15.80 6.60 3.10 8.16 10.05 16.60 14.60 21.20 22.20 2.60 15.10 6.00 2.50 7.56 inch TYP. MIN. 0.169 0.046 0.094 0.014 0.024 0.193 0.292 0.366 0.396 0.653 0.575 0.835 0.874 0.102 0.594 0.236 0.098 0.298 0.50 90o MAX. 0.189 0.054 0.110 0.022 0.031 0.208 0.308 0.382 0.409 0.409 0.681 0.599 0.860 0.898 0.118 0.622 0.260 0.122 0.321 0.020 90 3.70 3.90 0.146 0.154 L E L1 M1 A M R C D Resin between leads L6 L7 V4 H2 H3 H1 G1 G2 F L2 L5 Diam L3 P023H3 17/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP PENTAWATT HV 022Y(VERTICAL HIGH PITCH) MECHANICAL DATA DIM. mm TYP. MIN. 4.30 1.17 2.40 0.35 0.60 4.90 7.42 9.30 A C D E F G1 G2 H1 H2 H3 L L1 L3 L5 L6 L7 M M1 R V4 Diam. MAX. 4.80 1.37 2.80 0.55 0.80 5.28 7.82 9.70 10.40 10.40 17.42 15.22 21.52 3.00 15.80 6.60 3.10 5.70 10.05 16.42 14.60 20.52 2.60 15.10 6.00 2.50 5.00 inch TYP. MIN. 0.169 0.046 0.094 0.014 0.024 0.193 0.292 0.366 0.396 0.646 0.575 0.808 0.102 0.594 0.236 0.098 0.197 0.50 o 90 MAX. 0.189 0.054 0.110 0.022 0.031 0.208 0.308 0.382 0.409 0.409 0.686 0.599 0.847 0.118 0.622 0.260 0.122 0.224 0.020 90o 3.70 3.90 0.146 0.154 L L1 E M1 A M R D C Resin between leads L6 L7 V4 H2 H3 H1 G1 G2 F L5 Diam L3 P023H2 18/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP PowerSO-10 MECHANICAL DATA mm DIM. MIN. inch TYP. MAX. MIN. TYP. MAX. A 3.35 3.65 0.132 0.144 A1 0.00 0.10 0.000 0.004 B 0.40 0.60 0.016 0.024 C 0.35 0.55 0.013 0.022 D 9.40 9.60 0.370 0.378 D1 7.40 7.60 0.291 e 1.27 0.300 0.050 E 9.30 9.50 0.366 0.374 E1 7.20 7.40 0.283 0.291 E2 7.20 7.60 0.283 0.300 E3 6.10 6.35 0.240 0.250 E4 5.90 6.10 0.232 0.240 F 1.25 1.35 0.049 0.053 14.40 0.543 1.80 0.047 h 0.50 H 13.80 L 1.20 q 0.002 1.70 0.567 0.071 0.067 0o 8o B 0.10 A B 10 = E4 = = = E1 = E3 = E2 = E = = = H 6 = = 1 5 e 0.25 B SEATING PLANE DETAIL "A" A C M Q h D = D1 = = = SEATING PLANE A F A1 A1 L DETAIL "A" 0068039-C 19/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Plastic DIP8 MECHANICAL DATA mm DIM. MIN. A TYP. inch MAX. MIN. 3.3 TYP. MAX. 0.130 a1 0.7 B 1.39 1.65 0.055 0.065 B1 0.91 1.04 0.036 0.041 b b1 0.028 0.5 0.38 0.020 0.5 D 0.015 0.020 9.8 0.386 E 8.8 0.346 e 2.54 0.100 e3 7.62 0.300 e4 7.62 0.300 F 7.1 0.280 I 4.8 0.189 L Z 3.3 0.44 0.130 1.6 0.017 0.063 P001F 20/21 VIPer20/SP/DIP - VIPer20A/ASP/ADIP Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a trademark of STMicroelectronics 1999 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com . 21/21