STEF033 Electronic fuse for 3.3 V line Datasheet - production data Description DFN10 (3 x 3 mm) Flip Chip 9 Features * Continuous current typ.: 3.6 A (DFN), 2.5 A (Flip Chip) * N-channel on resistance (typ): 40 m (DFN), 25 m (Flip Chip) * Enable/Fault functions * Output clamp voltage (typ): 4.5 V * Undervoltage lockout * Short-circuit limit * Overload current limit * Controlled output voltage ramp * Thermal latch (typ): 160 C * Uses tiny capacitors * Latching and auto-retry versions * Operative junction temp. - 40 C to 125 C * Available in DFN10 3x3 and Flip Chip 9 bumps The STEF033 is an integrated electronic fuse optimized for monitoring output current and the input voltage. Connected in series to the 3.3 V rail, it is able to protect the electronic circuitry on its output from overcurrent and overvoltage. The STEF033 has controlled delay and turn-on time. When an overload condition occurs, the device limits the output current to a predefined safe value. If the anomalous overload condition persists, it goes into an open state, disconnecting the load from the power supply. If a continuous short-circuit is present on the board, when the power is re-applied the E-fuse initially limits the output current to a safe value and then goes again into the open state. The voltage clamping circuit prevents the output voltage from exceeding a fixed value, if the input voltage goes beyond this threshold. The device is equipped with a thermal protection circuit. Intervention of thermal protection is signaled to the board-monitoring circuits through an appropriate signal on the Fault pin. Unlike mechanical fuses, which must be physically replaced after a single event, the Efuse does not degrade in its performances following short-circuit/thermal protection intervention and is reset either by re-cycling the supply voltage or using the appropriate Enable pin. The STEF033 is also available in an autoretry version; in case of thermal fault it automatically attempts to re-apply power to the load when the die temperature returns to a safe value. Applications * Hard disk drives * Solid state drives (SSD) * Hard disk and SSD arrays * Computer * DVD and Blu-Ray disc drivers January 2015 This is information on a product in full production. DocID025099 Rev 2 1/25 www.st.com Contents STEF033 Contents 1 Device block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 2 Pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 3 Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 4 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 5 Typical application . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 5.1 Operating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 5.1.1 Turn-on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 5.1.2 Normal operating condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 5.1.3 Output voltage clamp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 5.1.4 Current limiting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 5.1.5 Thermal shutdown and Auto-retry function . . . . . . . . . . . . . . . . . . . . . . 10 5.2 RLimit calculation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 5.3 Cdv/dt calculation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 5.4 Enable-Fault pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 6 Typical performance characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 7 Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 7.1 DFN10 (3 x 3 mm) package information . . . . . . . . . . . . . . . . . . . . . . . . . 17 7.2 QFNxx/DFNxx (3x3 mm) packing information . . . . . . . . . . . . . . . . . . . . . 20 7.3 Flip Chip 9 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 8 Order codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 2/25 DocID025099 Rev 2 STEF033 1 Device block diagram Device block diagram Figure 1. STEF033 block diagram DocID025099 Rev 2 3/25 25 Pin configuration 2 STEF033 Pin configuration Figure 2. Pin configuration (top view) Table 1. Pin description Pin n Pin n (DFN) (Flip Chip) 1,2,3,4,5 C1,C2,C3 VOUT/Source 6 N.C. I-lim - 7 A1 I-lim + 8 A2 Symbol Note Connected to the source of the internal power MOSFET and to the output terminal of the fuse A resistor between these two pins sets the overload and short-circuit current limit levels. On the Flip Chip the resistor must be connected between the I-Lim+ and Source pins En/Fault The Enable/Fault pin is a tri-state, bi-directional interface. During normal operation the pin must be left floating, or it can be used to disable the output of the device by pulling it to ground using an open drain or open collector device. If a thermal fault occurs, the voltage on this pin goes into an intermediate state to signal a monitor circuit that the device is in thermal shutdown. It can be connected to another device of this family to cause a simultaneous shutdown during thermal events. 9 N.C. dv/dt The internal dv/dt circuit controls the slew rate of the output voltage at turn-on. The internal capacitor allows a ramp-up time of around 1.4 ms. An external capacitor can be added to this pin to increase the ramp time. If an additional capacitor is not required, this pin should be left open. This feature is not available on the Flip Chip version. 10 A3 GND Ground pin Exposed pad B1,B2,B3 VCC Exposed pad. Positive input voltage must be connected to VCC. 4/25 DocID025099 Rev 2 STEF033 3 Maximum ratings Maximum ratings Table 2. Absolute maximum ratings Symbol Parameter VCC VOUT/source Value Unit Positive power supply voltage - 0.3 to 10 V VOUT pin voltage - 0.3 to 7 V VOUT pin voltage (100 ms) - 0.3 to Vcc+0.3 Current limit pin voltage -0.3 to 7 I-Lim+/I-Lim- V Current limit pin voltage (100 ms) En/Fault - 0.3 to VCC+0.3 Enable/Fault pin voltage - 0.3 to 4.6 V dv/dt dv/dt pin voltage - 0.3 to 4.6 V TOP Operating junction temperature range(1) - 40 to 125 C TSTG Storage temperature range - 65 to 150 C TLEAD Lead temperature (soldering) 10 sec 260 C 1. The thermal limit is set above the maximum thermal rating. It is not recommended to operate the device at temperatures greater than the maximum ratings for extended periods of time. Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Table 3. Recommended operating condition Symbol VCC Parameter Positive power supply voltage Value Unit 3.1 to 8 V Current limitation resistor range, STEF033, STEF033A 10 to 120 Current limitation resistor range, STEF033J, STEF033JA 15 to 120 R-limit Cdv/dt Soft-start capacitor range 0 to 1 nF VEN Enable/Fault pin voltage 0 to 3.6 V Table 4. Thermal data Symbol RthJA RthJC Parameter Value Thermal resistance junction-ambient, DFN10 70 Thermal resistance junction-ambient, Flip Chip 90 Thermal resistance junction-case, DFN10 34 DocID025099 Rev 2 Unit C/W 5/25 25 Maximum ratings STEF033 Table 5. ESD performance Symbol ESD 6/25 Parameter Test conditions Value Unit HBM 4 kV MM 400 V CDM (DFN10) 500 V CDM (Flip Chip) 250 V ESD protection DocID025099 Rev 2 STEF033 Electrical Characteristics 4 Electrical Characteristics VCC = 3.3 V, CI = 10 F, CO =10 F, TJ = 25C (unless otherwise specified) Table 6. Electrical characteristics for STEF033 Symbol Parameter Test conditions Min. Typ. Max. Unit 4 4.5 5 V 2.15 2.35 2.5 V Under/Over Voltage Protection VClamp Output clamping voltage VCC = 8 V VUVLO Under voltage Lockout Turn-on, voltage increasing VHyst UVLO hysteresis 0.1 V Enabling of chip to VOUT=10% of nominal value. 500 s IOUT = 500 mA, TJ = 25C 40 Power MOSFET tdly RDSon Delay time ON resistance (DFN package)(1) IOUT = 500 mA, -40C