
NOVEMBER 2002
Flex
TMIII
FQV72100 · FQV7290 · FQV7280 · FQV7270 · FQV7260 · FQV7250 · FQV7240· FQV7230
© 2001 High Bandwidth Access, Inc. All rights reserved. Product specifications subject to change without notice. Page 15 of 16
3F372E
Pin Functions
MRST Master Reset is required to initialize Write and Read pointers to the first position of the queue by setting
MRST low. In Standard mode, FULL and PRAF will go high, EMPTY and PRAE will go low. In
FWFT mode, DRDY will go low and QRDY will go high. PRAF and PRAE will go to the same state
as Standard mode. In both modes, all data outputs will go low, and previous programmed configurations
will not be maintained.
PRST Partial Reset is required to initialize Write and Read pointers to the first position of the queue by setting
PRST low. In Standard mode, FULL and PRAF will go high. EMPTY and PRAE will go low. In
FWFT mode, DRDY will go low and QRDY will go high. PRAF and PRAE will go to the same state
as Standard mode. In both modes, all data outputs will go low, and previously programmed
configurations will be maintained.
WCLK Writes data into queue during low to high transitions of WCLK if WEN is activated. Synchronizes
FULL /DRDY and PRAF flags. WCLK and RCLK are independent of each other.
WEN Controls write operation into queue or offset registers during low to high transition of WCLK.
LOAD During Master Reset, set LOAD low to select parallel programming or one of eight default offset values.
Set LOAD high to select serial programming or one of eight default offset values. After Master Reset,
LOAD controls write/read, to/from offset registers during low to high transition of WCLK/RCLK
respectively for parallel programming. Use in conjunction with WEN /REN . During programming of
offset registers, PRAF and PRAE flag status is invalid. For Serial programming, LOAD is used to
enable serial loading of offset registers together with SDEN . Refer to Figure 7 for details.
PFS1 During Master Reset, select one of eight default offset values. Use in conjunction with LOAD and PFS0.
Refer to Table 11 for details.
PFS0 During Master Reset, select one of eight default offset values. Use in conjunction with LOAD and PFS1.
Refer to Table 11 for details.
D71..0 72 - bit wide input data bus.
RCLK Reads data from queue during low to high transitions of RCLK if REN is set low. Synchronizes the
EMPTY /QRDY and PRAE flags. RCLK and WCLK are independent of each other.
REN Reads data from queue during low to high transitions of RCLK if REN is set to low. This also advances
the Read pointer of the queue.
RCS
Setting RCS low during the low to high transition of RCLK activates the data output drivers. Setting
RCS high during the low to high transition of RCLK deactivates the data output drivers. OE must be
set low when using RCS to control the state of the drivers.
OE Setting OE low activates the data output drivers. Setting OE high deactivates the data output drivers
(High-Z). OE does not control advancement of Read pointer.
Q71..0 72 - bit wide output data bus.
FWFT/SDI Selects First Word Fall Through timing or Standard timing mode during Master Reset. After Master
Reset, if serial programming is selected ( LOAD = high), FWFT/SDI is used as the serial data input for
the offset registers. Serial data is written during the low to high transition of WCLK. Use in conjunction
with SDEN . In FWFT mode, DRDY and QRDY is used instead of FULL and EMPTY . In Standard
mode, FULL and EMPTY is used instead of DRDY and QRDY . Refer to Table 8 & 9 for all flags
status.
SCLK
During serial programming, SCLK is used to program offset values through SDI.