REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
a
AD7545
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700 World Wide Web Site: http://www.analog.com
Fax: 617/326-8703 © Analog Devices, Inc., 1997
CMOS 12-Bit
Buffered Multiplying DAC
FUNCTIONAL BLOCK DIAGRAM
19
16
17
20
1
2
3
18
AD7545 R
R
FB
OUT 1
AGND
V
DD
DGND
DB11–DB0
(PINS 4–15)
12
12
12-BIT
MULTIPLYING DAC
INPUT DATA LATCHES
V
REF
WR
CS
FEATURES
12-Bit Resolution
Low Gain TC: 2 ppm/C typ
Fast TTL Compatible Data Latches
Single +5 V to +15 V Supply
Small 20-Lead 0.3" DIP and 20-Terminal Surface Mount
Packages
Latch Free (Schottky Protection Diode Not Required)
Low Cost
Ideal for Battery Operated Equipment
PIN CONFIGURATIONS
DIP LCCC PLCC
GENERAL DESCRIPTION
The AD7545 is a monolithic 12-bit CMOS multiplying DAC
with onboard data latches. It is loaded by a single 12-bit wide
word and directly interfaces to most 12- and 16-bit bus systems.
Data is loaded into the input latches under the control of the CS
and WR inputs; tying these control inputs low makes the input
latches transparent, allowing direct unbuffered operation of the
DAC.
The AD7545 is particularly suitable for single supply operation
and applications with wide temperature variations.
The AD7545 can be used with any supply voltage from +5 V to
+15 V. With CMOS logic levels at the inputs the device dissi-
pates less than 0.5 mW for V
DD
= +5 V.
20 19
18
DB6
DB5
DB4
DB3
DB2
1
2
3
4
5
6
7
8
910 11 12 13
14
15
16
17
DGND
TOP VIEW
(Not to Scale)
PIN 1
IDENTIFIER
AGND
DB11 (MSB)
DB10
RFB
DB9
VREF
DB8
DB7
VDD
WR
OUT 1
CS
DB0 (LSB)
DB1
AD7545
14
13
12
11
17
16
15
20
19
18
10
9
8
1
2
3
4
7
6
5
TOP VIEW
(Not to Scale)
AD7545
OUT 1
WR
V
DD
V
REF
R
FB
AGND
DGND
DB11 (MSB)
DB1
DB0 (MSB)
CSDB10
DB9
DB8
DB7
DB6
DB5 DB4
DB3
DB2
20 191
2
3
18
14
15
16
17
4
5
6
7
8
9 10111213
TOP VIEW
(Not to Scale)
AD7545
DB11 (MSB)
DB10
DB9
DB8
DB7
V
DD
WR
CS
DB0 (LSB)
DB1
DB6
DB5
DB4
DB3
DB2
DGND
AGND
OUT 1
V
REF
R
FB
–2– REV. A
AD7545–SPECIFICATIONS
V
DD
= +5 V V
DD
= +15 V
Limits Limits
Parameter Version T
A
= + 25CT
MIN,
T
MAX1
T
A
= + 25CT
MIN,
T
MAX1
Units Test Conditions/Comments
STATIC PERFORMANCE
Resolution All 12 12 12 12 Bits
J, A, S ±2±2±2±2 LSB max
K, B, T ±1±1±1±1 LSB max
L, C, U ±1/2 ±1/2 ±1/2 ±1/2 LSB max
GL, GC, GU ±1/2 ±1/2 ±1/2 ±1/2 LSB max
Differential Nonlinearity J, A, S ±4±4±4±4 LSB max 10-Bit Monotonic T
MIN
to T
MAX
K, B, T ±1±1±1±1 LSB max 12-Bit Monotonic T
MIN
to T
MAX
L, C, U ±1±1±1±1 LSB max 12-Bit Monotonic T
MIN
to T
MAX
GL, GC, GU ±1±1±1±1 LSB max 12-Bit Monotonic T
MIN
to T
MAX
Gain Error (Using Internal RFB)
2
J, A, S ±20 ±20 ±25 ±25 LSB max DAC Register Loaded with
K, B, T ±10 ±10 ±15 ±15 LSB max 1111 1111 1111
L, C, U ±5±6±10 ±10 LSB max Gain Error Is Adjustable Using
GL, GC, GU ±1±2±6±7 LSB max the Circuits of Figures 4, 5, and 6
Gain Temperature Coefficient
3
Gain/Temperature All ±5±5±10 ±10 ppm/°C max Typical Value is 2 ppm/°C for V
DD
= +5 V
DC Supply Rejection
3
Gain/V
DD
All 0.015 0.03 0.01 0.02 % per % max V
DD
= ±5%
Output Leakage Current at OUT1 J, K, L, GL 10 50 10 50 nA max DB0–DB11 = 0 V; WR, CS = 0 V
A, B, C, GC 10 50 10 50 nA max
S, T, U, GU 10 200 10 200 nA max
DYNAMIC PERFORMANCE
Current Settling Time
3
All 2 2 2 2 µs max To 1/2 LSB. OUT1 Load = 100 . DAC
Output Measured from Falling Edge of
WR, CS = 0.
Propagation Delay
3
(from Digital
Input Change to 90%
of Final Analog Output) All 300 250 ns max OUT1 Load = 100 , C
EXT
= 13 pF
4
Digital-to-Analog Glitch Inpulse All 400 250 nV sec typ V
REF
= AGND
AC Feedthrough
5
At OUT1 All 5 5 5 5 mV p-p typ V
REF
= ±10 V, 10 kHz Sinewave
REFERENCE INPUT
Input Resistance All 7 7 7 7 k min Input Resistance TC = –300 ppm/°C typ
(Pin 19 to GND) 25 25 25 25 k max Typical Input Resistance = 11 k
ANALOG OUTPUT
Output Capacitance
3
C
OUT1
All 70 70 70 70 pF max DB0–DB11 = 0 V, WR, CS = 0 V
C
OUT1
200 200 200 200 pF max DB0–DB11 = V
DD
, WR, CS = 0 V
DIGITAL INPUTS
Input High Voltage
V
IH
All 2.4 2.4 13.5 13.5 V min
Input Low Voltage
V
IL
All 0.8 0.8 1.5 1.5 V max
Input Current
6
I
IN
All ±1±10 ±1±10 µA max V
IN
= 0 or V
DD
Input Capacitance
3
DB0–DB11 All 5 5 5 5 pF max V
IN
= 0
WR, CS All 20 20 20 20 pF max V
IN
= 0
SWITCHING CHARACTERISTICS
7
Chip Select to Write Setup Time All 280 380 180 200 ns min See Timing Diagram
t
CS
200 270 120 150 ns typ
Chip Select to Write Hold Time
t
CH
All 0 0 0 0 ns min
Write Pulse Width
t
WR
All 250 400 160 240 ns min t
CS
t
WR
, t
CH
0
175 280 100 170 ns typ
Data Setup Time All 140 210 90 120 ns min
t
DS
100 150 60 80 ns typ
Data Hold Time
t
DH
All 10 10 10 10 ns min
POWER SUPPLY
I
DD
All 2 2 2 2 mA max All Digital Inputs V
IL
or V
IH
100 500 100 500 µA max All Digital Inputs 0 V to V
DD
10 10 10 10 µA typ All Digital Inputs 0 V to V
DD
NOTES
1
Temperature range as follows: J, K, L, GL versions, 0°C to +70°C; A, B, C, GC versions, –25°C to +85°C; S, T, U GU versions, –55°C to +125°C.
2
This includes the effect of 5 ppm max gain TC.
3
Guaranteed but not tested.
4
DB0–DB11 = 0 V to V
DD
or V
DD
to 0 V.
5
Feedthrough can be further reduced by connecting the metal lid on the ceramic package (Suffix D) to DGND.
6
Logic inputs are MOS gates. Typical input current (+25°C) is less than 1 nA.
7
Sample tested at +25°C to ensure compliance.
Specifications subject to change without notice.
(VREF = +10 V, VOUT1 = O V, AGND = DGND unless otherwise noted)
AD7545
–3–REV. A
ABSOLUTE MAXIMUM RATINGS*
(T
A
= + 25°C unless otherwise noted)
V
DD
to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3, +17 V
Digital Input Voltage to DGND . . . . . . . –0.3 V, V
DD
+0.3 V
V
RFB
, V
REF
to DGND . . . . . . . . . . . . . . . . . . . . . . . . . ±25 V
V
PIN1
to DGND . . . . . . . . . . . . . . . . . . . . –0.3 V, V
DD
+0.3 V
AGND to DGND . . . . . . . . . . . . . . . . . –0.3 V, V
DD
+ 0.3 V
Power Dissipation (Any Package) to +75°C . . . . . . . 450 mW
Derates above +75°C . . . . . . . . . . . . . . . . . . . . . . 6 mW/°C
Operating Temperature
TERMINOLOGY
RELATIVE ACCURACY
The amount by which the D/A converter transfer function
differs from the ideal transfer function after the zero and full-
scale points have been adjusted. This is an endpoint linearity
measurement.
DIFFERENTIAL NONLINEARITY
The difference between the measured change and the ideal
change between any two adjacent codes. If a device has a differ-
ential nonlinearity of less than 1 LSB it will be monotonic, i.e.,
the output will always increase for an increase in digital code
applied to the D/A converter.
PROPAGATION DELAY
This is a measure of the internal delay of the circuit and is mea-
sured from the time a digital input changes to the point at which
the analog output at OUT1 reaches 90% of its final value.
DIGITAL-TO-ANALOG GLITCH IMPULSE
This is a measure of the amount of charge injected from the
digital inputs to the analog outputs when the inputs change
state. It is usually specified as the area of the glitch in nV secs
and is measured with V
REF
= AGND and an ADLH0032CG as
the output op amp, C1 (phase compensation) = 33 pF.
Commercial (J, K, L, GL) Grades . . . . . . . . 0°C to +70°C
Industrial (A, B, C, GC) Grades . . . . . . . . –25°C to +85°C
Extended (S, T, U, GU) Grades . . . . . . . –55°C to +125°C
Storage Temperature . . . . . . . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 10 secs) . . . . . . . . . . . +300°C
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
WARNING!
ESD SENSITIVE DEVICE
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD7545 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
ORDERING GUIDE
1
Maximum
Gain Error
Temperature Relative T
A
= +25C Package
Model
2
Range Accuracy V
DD
= +5 V Options
3
AD7545JN 0°C to +70°C±2 LSB ±20 LSB N-20
AD7545AQ –25°C to +85°C±2 LSB ±20 LSB Q-20
AD7545SQ –55°C to +125°C±2 LSB ±20 LSB Q-20
AD7545KN 0°C to +70°C±1 LSB ±10 LSB N-20
AD7545BQ –25°C to +85°C±1 LSB ±10 LSB Q-20
AD7545TQ –55°C to +125°C±1 LSB ±10 LSB Q-20
AD7545LN 0°C to +70°C±1/2 LSB ±5 LSB N-20
AD7545CQ –25°C to +85°C±1/2 LSB ±5 LSB Q-20
AD7545UQ –55°C to +125°C±1/2 LSB ±5 LSB Q-20
AD7545GLN 0°C to +70°C±1/2 LSB ±1 LSB N-20
AD7545GCQ –25°C to +85°C±1/2 LSB ±1 LSB Q-20
AD7545GUQ –55°C to +125°C±1/2 LSB ±1 LSB Q-20
AD7545JP 0°C to +70°C±2 LSB ±20 LSB P-20A
AD7545SE –55°C to +125°C±2 LSB ±20 LSB E-20A
AD7545KP 0°C to +70°C±1 LSB ±10 LSB P-20A
AD7545TE –55°C to +125°C±1 LSB ±10 LSB E-20A
AD7545LP 0°C to +70°C±1/2 LSB ±5 LSB P-20A
AD7545UE –55°C to +125°C±1/2 LSB ±5 LSB E-20A
AD7545GLP 0°C to +70°C±1/2 LSB ±1 LSB P-20A
AD7545GUE –55°C to +125°C±1/2 LSB ±1 LSB E-20A
NOTES
1
Analog Devices reserves the right to ship either ceramic (D-20) in lieu of cerdip
packages (Q-20).
2
To order MIL-STD-883, Class B process parts, add /883B to part number.
Contact local sales office for military data sheet. For U.S. Standard Military
DRAWING (SMD) see DESC drawing 5962-87702.
3
E = Leadless Ceramic Chip Carrier; N = Plastic DIP; P = Plastic Leaded Chip
Carrier; Q = Cerdip.
Write Cycle Timing Diagram
CHIP
SELECT
WRITE
DATA IN
(DB0DB11)
V
DD
0
V
DD
0
V
DD
0
DATA VALID
V
IH
V
IL
tDS tDH
tWR
tCS
tCH
MODE SELECTION
CS AND WR LOW, DAC RESPONDS
TO DATA BUS (DB0DB11) INPUTS.
WRITE MODE: HOLD MODE:
EITHER CS OR WR HIGH, DATA BUS
(DB0DB11) IS LOCKED OUT; DAC
HOLDS LAST DATA PRESENT WHEN
WR OR CS ASSUMED HIGH STATE.
NOTES:
V
DD
= +5V; t
r
= t
f
= 20ns
V
DD
= +15V; t
r
= t
f
= 40ns
ALL INPUT SIGNAL RISE AND FALL TIMES MEASURED FROM 10% TO
90% OF V
DD
.
TIMING MEASUREMENT REFERENCE LEVEL IS V
IH
+ V
IL
/2.
AD7545
4REV. A
CIRCUIT INFORMATION—D/A CONVERTER SECTION
Figure 1 shows a simplified circuit of the D/A converter section
of the AD7545 and Figure 2 gives an approximate equivalent
circuit. Note that the ladder termination resistor is connected to
AGND. R is typically 11 k.
2R 2R 2R 2R 2R 2R
RRR R
VREF
RFB
OUT 1
AGND
DB11
(MSB)
DB0
(LSB)
DB10 DB9 DB1
Figure 1. Simplified D/A Circuit of AD7545
The binary weighted currents are switched between the OUT1
bus line and AGND by N-channel switches, thus maintaining a
constant current in each ladder leg independent of the switch
state.
The capacitance at the OUT1 bus line, C
OUT1
, is code depen-
dent and varies from 70 pF (all switches to AGND) to 200 pF
(all switches to OUT1).
One of the current switches is shown in Figure 2. The input
resistance at V
REF
(Figure 1) is always equal to R
LDR
(R
LDR
is
the R/2R ladder characteristic resistance and is equal to value
“R”). Since R
IN
at the V
REF
pin is constant, the reference termi-
nal can be driven by a reference voltage or a reference current,
ac or dc, of positive or negative polarity. (If a current source is
used, a low temperature coefficient external R
FB
is recommended
to define scale factor.)
TO LADDER
AGND OUT 1
FROM
INTERFACE
LOGIC
Figure 2. N-Channel Current Steering Switch
CIRCUIT INFORMATION—DIGITAL SECTION
Figure 3 shows the digital structure for one bit.
The digital signals CONTROL and CONTROL are generated
from CS and WR.
VIN
INPUT BUFFERS
CONTROL CONTROL
TO AGND SWITCH
TO OUT1 SWITCH
Figure 3. Digital Input Structure
The input buffers are simple CMOS inverters designed so that
when the AD7545 is operated with V
DD
= 5 V, the buffers con-
vert TTL input levels (2.4 V and 0.8 V) into CMOS logic levels.
When V
IN
is in the region of 2.0 volts to 3.5 volts, the input
buffers operate in their linear region and draw current from the
power supply. To minimize power supply currents it is recom-
mended that the digital input voltages be as close as practicably
possible to the supply rails (V
DD
and DGND).
The AD7545 may be operated with any supply voltage in the
range 5 V
DD
15 volts. With V
DD
= +15 V the input logic
levels are CMOS compatible only, i.e., 1.5 V and 13.5 V.
BASIC APPLICATIONS
Figures 4 and 5 show simple unipolar and bipolar circuits using
the AD7545. Resistor R1 is used to trim for full scale. The
“G” versions (AD7545GLN, AD7545GCQ, AD7545GUD)
have a guaranteed maximum gain error of ±1 LSB at +25°C
(V
DD
= +5 V), and in many applications it should be possible to
dispense with gain trim resistors altogether. Capacitor C1 provides
phase compensation and helps prevent overshoot and ringing when
using high speed op amps. Note that all the circuits of Figures 4, 5
and 6 have constant input impedance at the V
REF
terminal.
The circuit of Figure 1 can either be used as a fixed reference
D/A converter so that it provides an analog output voltage in the
range 0 to –V
IN
(note the inversion introduced by the op amp),
or V
IN
can be an ac signal in which case the circuit behaves as
an attenuator (2-Quadrant Multiplier). V
IN
can be any voltage
in the range –20 V
IN
+ 20 volts (provided the op amp can
handle such voltages) since V
REF
is permitted to exceed V
DD
.
Table II shows the code relationship for the circuit of Figure 4.
VDD
R1
*
VIN
DB11DB0
ANALOG
COMMON
R2
*
C1
33pF
AD544L
(SEE TEXT)
VOUT
*
REFER TO TABLE I
2018
1
2
3
19
AD7545
VDD RFB
VREF
DGND
OUT1
AGND
Figure 4. Unipolar Binary Operation
Table I. Recommended Trim Resistor Values vs. Grades for
V
DD
= +5 V
Trim
Resistor J/A/S K/B/T L/C/U GL/GC/GU
R1 500 200 100 20
R2 150 68 33 6.8
Table II. Unipolar Binary Code Table for Circuit of Figure 4
Binary Number in DAC Register Analog Output
1 1 1 1 1 1 1 1 1 1 1 1 –V
IN
4095
4096
1 0 0 0 0 0 0 0 0 0 0 0 V
IN
2048
4096
= 1/2 V
IN
0 0 0 0 0 0 0 0 0 0 0 1 V
IN
1
4096
0 0 0 0 0 0 0 0 0 0 0 0 0 Volts
AD7545
5REV. A
Figure 5 and Table III illustrate the recommended circuit and
code relationship for bipolar operation. The D/A function itself
uses offset binary code and inverter U
1
on the MSB line con-
verts twos complement input code to offset binary code. If ap-
propriate; inversion of the MSB may be done in software using
an exclusive OR instruction and the inverter omitted. R3, R4
and R5 must be selected to match within 0.01% and they should
be the same type of resistor (preferably wire-wound or metal
foil), so their temperature coefficients match. Mismatch of R3
value to R4 causes both offset and full-scale error. Mismatch of
R5 and R4 and R3 causes full-scale error.
A1
R2*
V
DD
R1*
V
IN
DATA INPUT
ANALOG
COMMON
C1
33pF
AD544L V
OUT
AD544J
A2
R4
20k
R5
20k
R3
10k
R6
5k
10%
*FOR VALUES OF R1 AND R2
SEE TABLE I.
11
12
AD7545
18
19
20
1
2
V
DD
R
FB
V
REF
DB10DB0
OUT1
AGND
4
DB11
U
1
(SEE TEXT)
Figure 5. Bipolar Operation (Twos Complement Code)
Table III. Twos Complement Code Table for Circuit of
Figure 5
Data Input Analog Output
0 1 1 1 1 1 1 1 1 1 1 1 +V
IN
×
2047
2048
0 0 0 0 0 0 0 0 0 0 0 1 +V
IN
×
1
2048
0 0 0 0 0 0 0 0 0 0 0 0 0 Volts
1 1 1 1 1 1 1 1 1 1 1 1 V
IN
×
1
2048
1 0 0 0 0 0 0 0 0 0 0 0 V
IN
×
2048
2048
Figure 6 shows an alternative method of achieving bipolar out-
put. The circuit operates with sign plus magnitude code and has
the advantage of giving 12-bit resolution in each quadrant, com-
pared with 11-bit resolution per quadrant for the circuit of Fig-
ure 5. The AD7592 is a fully protected CMOS change-over
switch with data latches. R4 and R5 should match each other to
0.01% to maintain the accuracy of the D/A converter. Mismatch
between R4 and R5 introduces a gain error.
A2
A1
R2
*
V
DD
R1
*
V
IN
ANALOG
COMMON
C1
33pF
AD544L
V
OUT
AD544J
R5
20k
*
FOR VALUES OF R1 AND R2
SEE TABLE I.
R4
20k
R3
10k
10%
1/2 AD7592JN
SIGN BIT
12
AD7545
3
18
19
20
1
2
V
DD
R
FB
V
REF
DB11DB0
OUT1
AGND
Figure 6. 12-Bit Plus Sign Magnitude D/A Converter
Table IV. 12-Plus Sign Magnitude Code Table for Circuit of
Figure 6
Sign Binary Number in DAC
Bit MSB LSB Analog Output, V
OUT
0 1 1 1 1 1 1 1 1 1 1 1 1 + V
IN
×
4095
4096
0 0 0 0 0 0 0 0 0 0 0 0 0 0 Volts
1 0 0 0 0 0 0 0 0 0 0 0 0 0 Volts
1 1 1 1 1 1 1 1 1 1 1 1 1 V
IN
×
4095
4096
Note: Sign bit of 0 connects R3 to GND.
APPLICATIONS HINTS
Output Offset: (CMOS D/A converters exhibit a code depen-
dent output resistance which, in turn, causes a code dependent
amplifier noise gain. The effect is a code dependent differential
nonlinearity term at the amplifier output that depends on V
OS
where V
OS
is the amplifier input offset voltage. To maintain
monotonic operation it is recommended that V
OS
be no greater
than 25 × 10
6
) (V
REF
) over the temperature range of operation.
Suitable op amps are AD517L and AD544L. The AD517L is
best suited for fixed reference applications with low bandwidth
requirements: it has extremely low offset (50 µV) and in most
applications will not require an offset trim. The AD544L has a
much wider bandwidth and higher slew rate and is recommended
for multiplying and other applications requiring fast settling. An
offset trim on the AD544L may be necessary in some circuits.
General Ground Management: AC or transient voltages
between AGND and DGND can cause noise injection into the
analog output. The simplest method of ensuring that voltages at
AGND and DGND are equal is to tie AGND and DGND
together at the AD7545. In more complex systems where the
AGND and DGND intertie is on the backplane, it is recom-
mended that two diodes be connected in inverse parallel
between the AD7545 AGND and DGND pins (IN914 or
equivalent).
Digital Glitches: When WR and CS are both low the latches
are transparent and the D/A converter inputs follow the data
inputs. In some bus systems, data on the data bus is not always
valid for the whole period during which WR is low and as a
result invalid data can briefly occur at the D/A converter inputs
during a write cycle. Such invalid data can cause unwanted
glitches at the output of the D/A converter. The solution to this
problem, if it occurs, is to retime the write pulse WR so that it
only occurs when data is valid.
Another cause of digital glitches is capacitive coupling from the
digital lines to the OUT1 and AGND terminals. This should be
minimized by screening the analog pins of the AD7545 (Pins 1,
2, 19, 20) from the digital pins by a ground track run between
Pins 2 and 3 and between Pins 18 and 19 of the AD7545. Note
how the analog pins are at one end of the package and separated
from the digital pins by V
DD
and DGND to aid screening at
the board level. On-chip capacitive coupling can also give rise
to crosstalk from the digital-to-analog sections of the AD7545,
particularly in circuits with high currents and fast rise and
fall times. This type of crosstalk is minimized by using
AD7545
6REV. A
V
DD
= +5 volts. However, great care should be taken to ensure
that the +5 V used to power the AD7545 is free from digitally
induced noise.
Temperature Coefficients: The gain temperature coefficient
of the AD7545 has a maximum value of 5 ppm/°C and a typical
value of 2 ppm/°C. This corresponds to worst case gain shifts of
2 LSBs and 0.8 LSBs respectively over a 100°C temperature
range. When trim resistors Rl and R2 are used to adjust full-
scale range, the temperature coefficient of R1 and R2 should
also be taken into account. The reader is referred to Analog
Devices Application Note Gain Error and Gain Temperature
Coefficient of CMOS Multiplying DACs, Publication Number
E630106/81.
SINGLE SUPPLY OPERATION
The ladder termination resistor of the AD7545 (Figure 1) is
connected to AGND. This arrangement is particularly suitable
for single supply operation because OUT1 and AGND may be
biased at any voltage between DGND and V
DD
. OUT1 and
AGND should never go more than 0.3 volts less than DGND or
an internal diode will be turned on and a heavy current may
flow which will damage the device. (The AD7545 is, however,
protected from the SCR latch-up phenomenon prevalent in
many CMOS devices.)
Figure 7 shows the AD7545 connected in a voltage switching
mode. OUT1 is connected to the reference voltage and AGND
is connected to DGND. The D/A converter output voltage is
available at the V
REF
pin and has a constant output impedance
equal to R. R
FB
is not used in this circuit.
V
O
12
AD7545
1
2
DB11DB0
OUT1
AGND
3
18
V
DD
+15V
19
V
REF
REFERENCE
VOLTAGE
DGND
15 VOLT CMOS DIGITAL INPUTS
Figure 7. Single Supply Operation Using Voltage
Switching Mode
The loading on the reference voltage source is code dependent
and the response time of the circuit is often determined by the
behavior of the reference voltage with changing load conditions.
To maintain linearity, the voltages at OUT1 and AGND should
remain within 2.5 volts of each other, for a V
DD
of 15 volts. If
V
DD
is reduced from 15 V, or the differential voltage between
OUT1 and AGND is increased to more than 2.5 V, the differ-
ential nonlinearity of the DAC will increase and the linearity of
the DAC will be degraded. Figures 8 and 9 show typical curves
illustrating this effect for various values of reference voltage and
V
DD
. If the output voltage is required to be offset from ground
by some value, then OUT1 and AGND may be biased up. The
effect on linearity and differential nonlinearity will be the same
as reducing V
DD
by the amount of the offset.
V
DD
Volts
+2
+1
2
0155
DNL LSB
10
0
1
Figure 8. Differential Nonlinearity vs. V
DD
for Figure 7
Circuit. Reference Voltage = 2.5 Volts. Shaded Area Shows
Range of Values of Differential Nonlinearity that Typically
Occur for L, C and U Grades.
VREF Volts
0.5
0.0
2.0 0105
DNL LSB
0.5
1.0
1.5
Figure 9. Differential Nonlinearity vs. Reference Voltage
for Figure 7 Circuit. V
DD
= 15 Volts. Shaded Area Shows
Range of Values of Differential Nonlinearity that Typically
Occur for L, C and U Grades.
The circuits of Figures 4, 5 and 6 can all be converted to single
supply operation by biasing AGND to some voltage between
V
DD
and DGND. Figure 10 shows the twos complement bipolar
circuit of Figure 5 modified to give a range from +2 V to +8 V
about a pseudo-analog ground of 5 V. This voltage range
would allow operation from a single V
DD
of +10 V to +15 V.
The AD584 pin-programmable reference fixes AGND at +5 V.
V
IN
is set at +2 V by means of the series resistors R1 and R2.
There is no need to buffer the V
REF
input to the AD7545
with an amplifier because the input impedance of the D/A con-
verter is constant. Note, however, that since the temperature
coefficient of the D/A reference input resistance is typically
300 ppm/°C; applications that experience wide temperature
variations may require a buffer amplifier to generate the +2.0 V
at the AD7545 V
REF
pin. Other output voltage ranges can be
obtained by changing R4 to shift the zero point and (R1 + R2)
to change the slope, or gain, of the D/A transfer function. V
DD
must be kept at least 5 V above OUT1 to ensure that linearity is
preserved.
AD7545
7REV. A
A1
R1
10K
CMOS DATA BUS
VDD = +10V TO +15V
C1
33pF
AD544L VO
AD544J
A2
R5
20k
R3
10k
R6
5k
+2V
R2
2k
1
2
8
4
VDD
R4
33.3k
DATA
AD7545
18
19
20
1
2
VDD RFB
VREF
DB10DB0
OUT1
AGND
4
MSB
3
DGND
AD584J
+5V
VDD = +10V TO +15V
Figure 10. Single Supply Bipolar Twos Complement
D/A Converter
MICROPROCESSOR INTERFACING OF THE AD7545
The AD7545 can directly interface to both 8- and 16-bit micro-
processors via its 12-bit wide data latch using standard CS and
WR control signals.
A typical interface circuit for an 8-bit processor is shown in
Figure 11. This arrangement uses two memory addresses, one
for the lower eight bits of data to the DAC and one for the up-
per four bits of data into the DAC via the latch.
44
LATCH
CS
WR
8
AD7545
CS
DB11
DB8
WR
DB7
DB0
8
Q0*
Q1*
ADDRESS BUS
8-BIT DATA BUS
ADDRESS
DECODE
CPU
A15
A0
WR
D7
D0
* Q0 = DECODED ADDRESS FOR DAC
Q1 = DECODED ADDRESS FOR LATCH
Figure 11. 8-Bit Processor to AD7545 Interface
Figure 12 shows an alternative approach for use with 8-bit
processors which have a full 16-bit wide address bus such as
6800, 8080, Z80 This technique uses the 12 lower address lines
of the processor address bus to supply data to the DAC, thus
each AD7545 connected in this way uses 4k bytes of address
locations. Data is written to the DAC using a single memory
write instruction. The address field of the instruction is orga-
nized so that the lower 12 bits contain the data for the DAC and
the upper 4 bits contain the address of the 4k block at which the
DAC resides.
12
AD7545
CS
DB11
DB0
WR
16-BIT ADDRESS BUS
DATA BUS
ADDRESS
DECODE
CPU
A15
A0
WR
D7
D0
Q
0
4
Figure 12. Connecting the AD7545 to 8-Bit Processors via
the Address Bus
SUPPLEMENTAL APPLICATION MATERIAL
For further information on CMOS multiplying D/A converters
the reader is referred to the following texts:
Application Guide to CMOS Multiplying D/A converters
available from Analog Devices, Publication Number G479.
Gain Error and Gain Temperature Coefficient of CMOS
Multiplying DACSApplication Note, Publication Number
E630106/81 available from Analog Devices.
AD7545
8REV. A
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
C670d06/97
PRINTED IN U.S.A.
20-Lead Plastic DIP
(N-20)
20-Terminal Leadless Ceramic Chip Carrier (LCCC)
(E-20A)
20-Lead Cerdip
(Q-20)
20-Lead Plastic Leaded Chip Carrier (PLCC)
(P-20A)