FINAL Am28F010 1 Megabit (131,072 x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory DISTINCTIVE CHARACTERISTICS High performance -- 70 ns maximum access time CMOS Low power consumption -- 30 mA maximum active current -- 100 A maximum standby current -- No data retention power consumption Compatible with JEDEC-standard byte-wide 32-Pin EPROM pinouts -- 32-pin PDIP -- 32-pin PLCC -- 32-pin TSOP 10,000 write/erase cycles minimum Write and erase voltage 12.0 V 5% Flasherase Electrical Bulk Chip-Erase -- One second typical chip-erase Flashrite Programming -- 10 s typical byte-program -- Two seconds typical chip program Command register architecture for microprocessor/microcontroller compatible write interface On-chip address and data latches Advanced CMOS flash memory technology -- Low cost single transistor memory cell Automatic write/erase pulse stop timer Latch-up protected to 100 mA from -1 V to VCC +1 V The Am28F010 is a 1 Megabit Flash memory organized as 128K bytes of 8 bits each. AMD's Flash memories offer the most cost-effective and reliable read/write non-volatile random access memory. The Am28F010 is packaged in 32-pin PDIP, PLCC, and TSOP versions. It is designed to be reprogrammed and erased in-system or in standard EPROM programmers. The Am28F010 is erased when shipped from the factory. AMD's Flash technology reliably stores memory contents even after 10,000 erase and program cycles. The AMD cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. The Am28F010 uses a 12.0 V 5% V PP high voltage input to perform the Flasherase and Flashrite algorithms. The standard Am28F010 offers access times as fast as 70 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention, the Am28F010 has separate chip enable (CE) and output enable (OE) controls. The highest degree of latch-up protection is achieved with AMD's proprietary non-epi process. Latch-up protection is provided for stresses up to 100 milliamps on address and data pins from -1 V to VCC +1 V. AMD's Flash memories augment EPROM functionality with in-circuit electrical erasure and programming. The Am28F010 uses a command register to manage this functionality, while maintaining a JEDEC Flash Standard 32-pin pinout. The command register allows for 100% TTL level control inputs and fixed power supply levels during erase and programming, while maintaining maximum EPROM compatibility. The Am28F010 is byte programmable using 10 ms programming pulses in accordance with AMD's Flashrite programming algorithm. The typical room temperature programming time of the Am28F010 is two seconds. The entire chip is bulk erased using 10 ms erase pulses according to AMD's Flasherase alrogithm. Typical erasure at room temperature is accomplished in less than one second. The windowed package and the 15-20 Publication# 11559 Rev: G Amendment/+1 Issue Date: April 1997 12.0 V Flash GENERAL DESCRIPTION rising edge of WE or CE whichever occurs first. To simplify the following discussion, the WE pin is used as the write cycle control pin throughout the rest of this text. All setup and hold times are with respect to the WE signal. minutes required for EPROM erasure using ultra-violet light are eliminated. Commands are written to the command register using standard microprocessor write timings. Register contents serve as inputs to an internal state-machine which controls the erase and programming circuitry. During write cycles, the command register internally latches address and data needed for the programming and erase operations. For system design simplification, the Am28F010 is designed to support either WE or CE controlled writes. During a system write cycle, addresses are latched on the falling edge of WE or CE whichever occurs last. Data is latched on the AMD's Flash technology combines years of EPROM and EEPROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The Am28F010 electrically erases all bits simultaneously using Fowler-Nordheim tunneling. The bytes are programmed one byte at a time using the EPROM programming mechanism of hot electron injection. BLOCK DIAGRAM DQ0-DQ7 VCC VSS Input/Output Buffers Erase Voltage Switch VPP To Array State Control WE Command Register Program Voltage Switch Data Latch Chip Enable Output Enable Logic CE OE Program/Erase Pulse Timer Address Latch Low VCC Detector A0-A16 Y-Decoder Y-Gating X-Decoder 1,048,576 Bit Cell Matrix 11559G-1 PRODUCT SELECTOR GUIDE Family Part No: Am28F010 Ordering Part No: 10% VCC Tolerance -70 -90 -120 -150 -200 Max Access Time (ns) 70 90 120 150 200 CE (E) Access (ns) 70 90 120 150 200 OE (G) Access (ns) 35 35 50 55 55 2 Am28F010 CONNECTION DIAGRAMS PDIP WE (W) NC PLCC VCC 31 WE (W) A15 3 30 NC A12 4 29 A14 A7 5 29 A14 A7 5 28 A13 A6 6 28 A13 A6 6 27 A8 A8 7 26 A9 7 8 27 A5 A5 A4 26 A9 A4 8 25 A11 A3 9 25 A11 A3 9 24 OE (G) A2 10 24 OE (G) A2 10 23 A10 11 A1 11 22 CE (E) A1 23 A10 12 21 A0 A0 12 DQ7 22 DQ0 20 13 13 DQ6 DQ0 21 CE (E) DQ7 DQ1 14 19 DQ5 DQ2 15 18 DQ4 VSS 16 17 DQ3 4 3 2 1 32 31 30 VCC A16 32 2 NC 1 A16 A12 A15 VPP 11559G-2 DQ5 DQ6 DQ4 VSS DQ3 DQ1 DQ2 14 15 16 17 18 19 20 11559G-3 12.0 V Flash Note: Pin 1 is marked for orientation. Am28F010 3 CONNECTION DIAGRAMS (continued) TSOP A11 A9 A8 A13 A14 NC WE VCC NC A16 A15 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE A10 CE D7 D6 D5 D4 D3 VSS D2 D1 D0 A0 A1 A2 A3 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 A11 A9 A8 A13 A14 NC WE VCC NC A16 A15 A12 A7 A6 A5 A4 32-Pin TSOP--Standard Pinout OE A10 CE D7 D6 D5 D4 D3 VSS D2 D1 D0 A0 A1 A2 A3 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32-Pin TSOP--Reverse Pinout LOGIC SYMBOL 17 8 A0-A16 DQ0-DQ7 CE (E) OE (G) WE (W) 11559G-5 4 Am28F010 11559G-4 ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: AM28F010 -70 J C B OPTIONAL PROCESSING Blank = Standard Processing B = Burn-In TEMPERATURE RANGE C = Commercial (0C to +70C) I = Industrial (-40C to +85C) E = Extended (-55C to +125C) PACKAGE TYPE P = 32-Pin Plastic DIP (PD 032) J = 32-Pin Rectangular Plastic Leaded Chip Carrier (PL 032) E = 32-Pin Thin Small Outline Package (TSOP) Standard Pinout (TS 032) F = 32-Pin Thin Small Outline Package (TSOP) Reverse Pinout (TSR032) 12.0 V Flash SPEED OPTION See Product Selector Guide and Valid Combinations DEVICE NUMBER/DESCRIPTION Am28F010 1 Megabit (128 K x 8-Bit) CMOS 12.0 Volt, Bulk Erase Flash Memory Valid Combinations AM28F010-70 AM28F010-90 AM28F010-120 AM28F010-150 PC, PI, PE, PEB, JC, JI, JE, JEB, EC, EI, EE, EEB, FC, FI, FE, FEB Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. AM28F010-200 Am28F010 5 PIN DESCRIPTION A0-A16 Address Inputs for memory locations. Internal latches cycles. Output Enable is high during command sequencing and program/erase operations. VCC hold addresses during write cycles. Power supply for device operation. (5.0 V 5% or 10%) CE (E) VPP Chip Enable active low input activates the chip's control logic and input buffers. Chip Enable high will deselect the device and operates the chip in stand-by mode. Program voltage input. VPP must be at high voltage in order to write to the command register. The command register controls all functions required to alter the memory array contents. Memory contents cannot be altered when VPP VCC +2 V. DQ0-DQ7 Data Inputs during memory write cycles. Internal latches hold data during write cycles. Data Outputs during memory read cycles. Ground NC WE (W) No Connect-corresponding pin is not connected internally to the die. Write Enable active low input controls the write function of the command register to the memory array. The target address is latched on the falling edge of the Write Enable pulse and the appropriate data is latched on the rising edge of the pulse. Write Enable high inhibits writing to the device. OE (G) Output Enable active low input gates the outputs of the device through the data buffers during memory read 6 VSS Am28F010 BASIC PRINCIPLES command. This command verifies the margin and outputs the addressed byte in order to compare the a r ray d a t a w i t h F F H d a t a ( B y t e e r a s e d ) . After successful data verification the Erase-verify command is written again with new address information. Each byte of the array is sequentially verified in this manner. The Am28F010 uses 100% TTL-level control inputs to manage the command register. Erase and reprogramming operations use a fixed 12.0 V 5% high voltage input. Read Only Memory Without high VPP voltage, the Am28F010 functions as a read only memory and operates like a standard EPROM. The control inputs still manage traditional read, standby, output disable, and Auto select modes. If data of the addressed location is not verified, the Erase sequence is repeated until the entire array is successfully verified or the sequence is repeated 1000 times. Command Register Flashrite Programming Sequence The command register is enabled only when high voltage is applied to the VPP pin. The erase and reprogramming operations are only accessed via the register. In addition, two-cycle commands are required for erase and reprogramming operations. The traditional read, standby, output disable, and Auto select modes are available via the register. A three step command sequence (a two-cycle Program command and one cycle Verify command) is required to program a byte of the Flash array. Refer to the Flashrite Algorithm. Overview of Erase/Program Operations Flasherase Sequence 2. Program: Write the Program command to the command register with the appropriate Address and Data. The system software routines must now timeout the program pulse width (10 s) prior to issuing the Program-verify command. An integrated stop timer prevents any possibility of overprogramming. 3. Program-Verify: Write the Program-verify command to the command register. This command terminates the programming operation. In addition, this command verifies the margin and outputs the byte just programmed in order to compare the array data with the original data programmed. After successful data verification, the programming sequence is initiated again for the next byte address to be programmed. A multiple step command sequence is required to erase the Flash device (a two-cycle Erase command and repeated one cycle verify commands). If data is not verified successfully, the Program sequence is repeated until a successful comparison is verified or the sequence is repeated 25 times. Note: The Flash memory array must be completely programmed to 0's prior to erasure. Refer to the Flashrite Programming Algorithm. Data Protection 1. Erase Setup: Write the Setup Erase command to the command register. 2. Erase: Write the Erase command (same as Setup Erase command) to the command register again. The second command initiates the erase operation. The system software routines must now time-out the erase pulse width (10 ms) prior to issuing the Erase-verify command. An integrated stop timer prevents any possibility of overerasure. 3. Erase-Verify: Write the Erase-verify command to the command register. This command terminates the erase operation. After the erase operation, each byte of the array must be verified. Address information must be supplied with the Erase-verify The Am28F010 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. The Am28F010 powers up in its read only state. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting fromVCC powerup and power-down transitions or system noise. Low VCC Write Inhibit To avoid initiation of a write cycle during VCC power-up and power-down, the Am28F010 locks out write cycles for VCC < VLKO (see DC Characteristics section for voltages). When VCC < VLKO, the command register is Am28F010 7 12.0 V Flash The Am28F010's command register is written using standard microprocessor write timings. The register controls an internal state machine that manages all device operations. For system design simplification, the Am28F010 is designed to support either WE or CE controlled writes. During a system write cycle, addresses are latched on the falling edge of WE or CE whichever occurs last. Data is latched on the rising edge of WE or CE whichever occur first. To simplify the following discussion, the WE pin is used as the write cycle control pin throughout the rest of this text. All setup and hold times are with respect to the WE signal. 1. Program Setup: Write the Setup Program command to the command register. disabled, all internal program/erase circuits are disabled, and the device resets to the read mode. The Am28F010 ignores all writes until VCC > VLKO. The user must ensure that the control pins are in the correct logic state when VCC > VLKO to prevent uninitentional writes. Logical Inhibit Writing is inhibited by holding any one of OE = VIL,CE = VIH or WE = VIH. To initiate a write cycle CE and WE must be a logical zero while OE is a logical one. Power-Up Write Inhibit Write Pulse "Glitch" Protection Noise pulses of less than 10 ns (typical) on OE, CE or WE will not initiate a write cycle. Power-up of the device with WE = CE = VIL and OE = VIH will not accept commands on the rising edge of WE. The internal state machine is automatically reset to the read mode on power-up. FUNCTIONAL DESCRIPTION Description of User Modes Table 1. VPP (Note WE (W) (Note 1)) A0 A9 I/O VPPL A0 A9 DOUT X VPPL X X HIGH Z VIH VIH VPPL X X HIGH Z VIL VIL VIH VPPL VIL VID (Note (Note 3)) CODE (01H) Auto-Select Device Code (Note (Note 2)) VIL VIL VIH VPPL VIH VID (Note (Note 3)) CODE (A7H) Read VIL VIL VIH VPPH A0 A9 DOUT (Note (Note 4)) Standby (Note (Note 5)) VIH X X VPPH X X HIGH Z Output Disable VIL VIH VIH VPPH X X HIGH Z Write VIL VIH VIL VPPH A0 A9 DIN (Note (Note 6)) Operation Read-Only Am28F010 User Bus Operations CE (E) OE (G) Read VIL VIL X Standby VIH X Output Disable VIL Auto-Select Manufacturer Code (Note (Note 2)) Read/Write Legend: X = Don't care, where Don't Care is either VIL or VIH levels. VPPL = VPP VCC + 2 V. See DC Characteristics for voltage levels of VPPH. 0 V < An < VCC + 2 V, (normal TTL or CMOS input levels, where n = 0 or 9). Notes: 1. VPPL may be grounded, connected with a resistor to ground, or < VCC + 2.0 V. VPPH is the programming voltage specified for the device. Refer to the DC characteristics. When VPP = VPPL, memory contents can be read but not written or erased. 2. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 2. 3. 11.5 < VID < 13.0 V. Minimum VID rise time and fall time (between 0 and VID voltages) is 500 ns. 4. Read operation with VPP = VPPH may access array data or the Auto select codes. 5. With VPP at high voltage, the standby current is ICC + IPP (standby). 6. Refer to Table 3 for valid DIN during a write operation. 7. All inputs are Don't Care unless otherwise stated, where Don't Care is either VIL or VIH levels. In the Auto select mode all addresses except A9 and A0 must be held at VIL. 8. If VCC 1.0 Volt, the voltage difference between VPP and VCC should not exceed 10.0 volts. Also, the Am28F010 has a VPP rise time and fall time specification of 500 ns minimum. 8 Am28F010 READ ONLY MODE VPP < VCC + 2 V Command Register Inactive Output Disable Output from the device is disabled when OE is at a logic high level. When disabled, output pins are in a high impedance state. Read The Am28F010 functions as a read only memory when VPP < VCC + 2 V. The Am28F010 has two control functions. Both must be satisfied in order to output data. CE controls power to the device. This pin should be used for specific device selection. OE controls the device outputs and should be used to gate data to the output pins if a device is selected. Auto Select Flash memories can be programmed in-system or in a standard PROM programmer. The device may be soldered to the circuit board upon receipt of shipment and programmed in-system. Alternatively, the device may initially be programmed in a PROM programmer prior to soldering the device to the board. The Auto select mode allows the reading out of a binary code from the device that will identify its manufacturer and type. This mode is intended for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. Standby Mode Programming In A PROM Programmer The Am28F010 has two standby modes. The CMOS standby mode (CE input held at VCC 0.5 V), consumes less than 100 A of current. TTL standby mode (CE is held at VIH) reduces the current requirements to less than 1mA. When in the standby mode the outputs are in a high impedance state, independent of the OE input. To activate this mode, the programming equipment must force VID (11.5 V to 13.0 V) on address A9. Two identifier bytes may then be sequenced from the device outputs by toggling address A0 from VIL to VIH. All other address lines must be held at VIL, and VPP must be less than or equal to VCC + 2.0 V while using this Auto select mode. Byte 0 (A0 = VIL) represents the manufacturer code and byte 1 (A0 = VIH) the device identifier code. For the Am28F010 these two bytes are given in the table below. All identifiers for manufacturer and device codes will exhibit odd parity with the MSB (DQ7) defined as the parity bit. If the device is deselected during erasure, programming, or program/erase verification, the device will draw active current until the operation is terminated. (Refer to the AUTO SELECT paragraph in the ERASE, PROGRAM, and READ MODE section for programming the Flash memory device in-system). Table 2. Am28F010 Auto Select Code Type A0 Code (HEX) DQ7 DQ6 DQ5 DQ4 DQ3 DQ2 DQ1 DQ0 Manufacturer Code VIL 01 0 0 0 0 0 0 0 1 Device Code VIH A7 1 0 1 0 0 1 1 1 Am28F010 9 12.0 V Flash Address access time tACC is equal to the delay from stable addresses to valid output data. The chip enable access time tCE is the delay from stable addresses and stable CE to valid data at the output pins. The output enable access time is the delay from the falling edge of OE to valid data at the output pins (assuming the addresses have been stable at least tACC-tOE). ERASE, PROGRAM, AND READ MODE VPP = 12.0 V 5% Command Register Active Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. Write Operations The contents of the command register default to 00H (Read Mode) in the absence of high voltage applied to the VPP pin. The device operates as a read only memory. High voltage on the VPP pin enables the command register. Device operations are selected by writing specific data codes into the command register. Table 3 defines these register commands. Command Definitions High voltage must be applied to the VPP pin in order to activate the command register. Data written to the register serves as input to the internal state machine. The output of the state machine determines the operational function of the device. The command register does not occupy an addressable memory location. The register is a latch that stores the command, along with the address and data information needed to execute the command. The register is written by bringing WE and CE to VIL, while OE is at VIH. Addresses are latched on the falling edge of WE, while data is latched on the rising edge of the WE pulse. Standard microprocessor write timings are used. Memory contents can be accessed via the read command when VPP is high. To read from the device, write 00H into the command register. Standard microprocessor read cycles access data from the memory. The device will remain in the read mode until the command register contents are altered. The device requires the OE pin to be VIH for write operations. This condition eliminates the possibility for bus contention during programming operations. In order to write, OE must be VIH, and CE and WE must be VIL. If any pin is not in the correct state a write command will not be executed. The command register defaults to 00H (read mode) upon VPP power-up. The 00H (Read Mode) register default helps ensure that inadvertent alteration of the memory contents does not occur during the VPP power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. 10 Read Command Am28F010 Table 3. Am28F010 Command Definitions First Bus Cycle Second Bus Cycle Operation (Note (Note 1)) Address (Note (Note 2)) Data (Note (Note 3)) Operation (Note (Note 1)) Address (Note (Note 2)) Data (Note (Note 3)) Read Memory (Note (Note 6)) Write X 00H/FFH Read RA RD Read Auto select Write X 80H or 90H Read 00H/01H 01H/A7H Erase Setup/Erase Write (Note (Note 4)) Write X 20H Write X 20H Erase-Verify (Note 4) Write EA A0H Read X EVD Program Setup/Program (Note (Note 5)) Write X 40H Write PA PD Program-Verify (Note (Note 5)) Write X C0H Read X PVD Reset (Note (Note 6)) Write X FFH Write X 00H/FFH Command Notes: 1. Bus operations are defined in Table 1. 12.0 V Flash 2. RA = Address of the memory location to be read. EA = Address of the memory location to be read during erase-verify. PA = Address of the memory location to be programmed. X = Don't care. Addresses are latched on the falling edge of the WE pulse. 3. RD = Data read from location RA during read operation. EVD = Data Read from location EA during erase-verify. PD = Data to be programmed at location PA. Data latched on the rising edge of WE. PVD = Data read from location PA during program-verify. PA is latched on the Program command. 4. Figure 1 illustrates the Flasherase Electrical Erase Algorithm. 5. Figure 3 illustrates the Flashrite Programming Algorithm. 6. Please reference Reset Command section. FLASH MEMORY PROGRAM/ERASE OPERATIONS AMD's Flasherase and Flashrite Algorithms Flasherase Erase Sequence This two step sequence of the Setup and Erase commands helps to ensure that memory contents are not accidentally erased. Also, chip erasure can only occur when high voltage is applied to the VPP pin and all control pins are in their proper state. In absence of this high voltage, memory contents cannot be altered. Refer to AC Erase Characteristics and Waveforms for specific timing parameters. Erase Setup/Erase Commands Erase Setup Erase Setup is the first of a two-cycle erase command. It is a command-only operation that stages the device for bulk chip erase. The array contents are not altered with this command. 20H is written to the command register in order to perform the Erase Setup operation. Erase The second two-cycle erase command initiates the bulk erase operation. You must write the Erase command (20H) again to the register. The erase operation begins with the rising edge of the WE pulse. The erase operation must be terminated by writing a new command (Erase-verify) to the register. Note: The Flash memory device must be fully programmed to 00H data prior to erasure. This equalizes the charge on all memory cells ensuring reliable erasure. Erase-Verify Command The erase operation erases all bytes of the array in parallel. After the erase operation, all bytes must be sequentially verified. The Erase-verify operation is initiated by writing A0H to the register. The byte address to be verified must be supplied with the command. Addresses are latched on the falling edge of the WE pulse or CE pulse, whichever occurs later. The rising edge of the WE pulse terminates the erase operation. Am28F010 11 Margin Verify During the Erase-verify operation, the Am28F010 applies an internally generated margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the byte are properly erased. Verify Next Address You must write the Erase-verify command with the appropriate address to the register prior to verification of each address. Each new address is latched on the falling edge of WE or CE pulse, whichever occurs later. The process continues for each byte in the memory array until a byte does not return FFH data or all the bytes in the array are accessed and verified. If an address is not verified to FFH data, the entire chip is erased again (refer to Erase Setup/Erase). Erase verification then resumes at the address that failed to verify. Erase is complete when all bytes in the array have been verified. The device is now ready to be programmed. At this point, the verification operation is terminated by writing a valid command (e.g. Program Setup) to the command register. Figure 1 and Table 4, the Flasherase electrical erase algorithm, illustrate how commands and bus operations are combined to perform electrical erasure. Refer to AC Erase Characteristics and Waveforms for specific timing parameters. Start Yes Data = 00H No Program All Bytes to 00H Apply VPPH Address = 00H PLSCNT = 0 Write Erase Setup Command Write Erase Command Time out 10 ms Write Erase Verify Command Time out 6 S Read Data from Device No No PLSCNT = 1000 Yes Apply VPPL Increment PLSCNT Data = FFH Yes Last Address Erase Error No Increment Address Yes Write Reset Command Apply VPPL Erasure Completed Figure 1. 12 Flasherase Electrical Erase Algorithm Am28F010 11559G-6 Flasherase Electrical Erase Algorithm This Flash memory device erases the entire array in parallel. The erase time depends on VPP, temperature, and number of erase/program cycles on the device. In general, reprogramming time increases as the number of erase/program cycles increases. The Flasherase electrical erase algorithm employs an interactive closed loop flow to simultaneously erase all bits in the array. Erasure begins with a read of the memory contents. The Am28F010 is erased when shipped from the factory. Reading FFH data from the device would immediately be followed by executing the Flashrite programming algorithm with the appropriate data pattern. Should the device be currently programmed, data other than FFH will be returned from address locations. Follow the Flasherase algorithm. Uniform and reliable erasure is ensured by first programming all bits in the device to their charged state (Data = 00H). This is Table 4. Bus Operations accomplished using the Flashrite Programming algorithm. Erasure then continues with an initial erase operation. Erase verification (Data = FFH) begins at address 0000H and continues through the array to the last address, or until data other than FFH is encountered. If a byte fails to verify, the device is erased again. With each erase operation, an increasing number of bytes verify to the erased state. Typically, devices are erased in less than 100 pulses (one second). Erase efficiency may be improved by storing the address of the last byte that fails to verify in a register. Following the next erase operation, verification may start at the stored address location. A total of 1000 erase pulses are allowed per reprogram cycle, which corresponds to approximately 10 seconds of cumulative erase time. The entire sequence of erase and byte verification is performed with high voltage applied to the VPP pin. Figure 1 illustrates the electrical erase algorithm. Flasherase Electrical Erase Algorithm Command Comments Wait for VPP Ramp to VPPH (Note (Note 1)) Initialize: Addresses PLSCNT (Pulse count) Standby Erase Setup Data = 20H Erase Data = 20H Write Standby Write Duration of Erase Operation (tWHWH2) Erase-Verify (Note (Note 2)) Address = Byte to Verify Data = A0H Stops Erase Operation Standby Write Recovery Time before Read = 6 s Read Read byte to verify erasure Standby Compare output to FFH Increment pulse count Write Standby Reset Data = FFH, reset the register for read operations Wait for VPP Ramp to VPPL (Note (Note 1)) Notes: 1. See AC and DC Characteristics for values of VPP parameters. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than VCC + 2.0 V. 2. Erase Verify is performed only after chip erasure. A final read compare may be performed (optional) after the register is written with the read command. 3. The erase algorithm Must Be Followed to ensure proper and reliable operation of the device. Am28F010 13 12.0 V Flash Entire memory must = 00H before erasure (Note (Note 3)) Note: Use Flashrite programming algorithm (Figure 3) for programming. A Section B C D E F G Addresses CE OE WE 20H Data Data Out A0H 20H VCC VPP 11559G-7 A B C D E Bus Cycle Write Write Time-out Write Time-out Read Standby Command 20H 20H N/A A0H N/A Compare Data N/A Function Erase Setup Erase Erase (10 ms) EraseVerify Transition (6 s) Erase Verification Proceed per Erase Algorithm Figure 2. F G AC Waveforms For Erase Operations Analysis of Erase Timing Waveform Time-Out Note: This analysis does not include the requirement to program the entire array to 00H data prior to erasure. Refer to the Flashrite Programming algorithm. A software timing routine (10 ms duration) must be initiated on the rising edge of the WE pulse of section B. Erase Setup/Erase This analysis illustrates the use of two-cycle erase commands (section A and B). The first erase command (20H) is a Setup command and does not affect the array data (section A). The second erase command (20H) initiates the erase operation (section B) on the rising edge of this WE pulse. All bytes of the memory array are erased in parallel. No address information is required. The erase pulse occurs in section C. 14 Note: An integrated stop timer prevents any possibility of overerasure by limiting each time-out period of 10 ms. Erase-Verify Upon completion of the erase software timing routine, the microprocessor must write the Erase-verify command (A0H). This command terminates the erase operation on the rising edge of the WE pulse (section D). The Erase-verify command also stages the device for data verification (section F). After each erase operation each byte must be verified. The byte address to be verified must be supplied with the Erase-verify command (section D). Addresses are latched on the falling edge of the WE pulse. Am28F010 Another software timing routine (6 s duration) must be executed to allow for generation of internal voltages for margin checking and read operation (section E). During Erase-verification (section F) each address that returns FFH data is successfully erased. Each address of the array is sequentially verified in this manner by repeating sections D thru F until the entire array is verified or an address fails to verify. Should an address location fail to verify to FFH data, erase the device again. Repeat sections A thru F. Resume verification (section D) with the failed address. Each data change sequence allows the device to use up to 1,000 erase pulses to completely erase. Typically 100 erase pulses are required. Note: All address locations must be programmed to 00H prior to erase. This equalizes the charge on all memory cells and ensures reliable erasure. Flashrite Programming Sequence Program Setup/Program Command Program Setup Program Only after the program Setup operation is completed will the next WE pulse initiate the active programming operation. The appropriate address and data for programming must be available on the second WE pulse. Addresses and data are internally latched on the falling and rising edge of the WE pulse respectively. The rising edge of WE also begins the programming operation. You must write the Program-verify command to terminate the programming operation. This two step sequence of the Setup and Program commands helps to ensure that memory contents are not accidentally written. Also, programming can only occur when high voltage is applied to the VPP pin and all control pins are in Refer to AC Characteristics and Waveforms for specific timing parameters. Program Verify Command Following each programming operation, the byte just programmed must be verified. Write C0H into the command register in order to initiate the Program-verify operation. The rising edge of this WE pulse terminates the programming operation. The Program-verify operation stages the device for verification of the last byte programmed. Addresses were previously latched. No new information is required. Margin Verify During the Program-verify operation, the Am28F010 applies an internally generated margin voltage to the addressed byte. A normal microprocessor read cycle outputs the data. A successful comparison between the programmed byte and the true data indicates that the byte was successfully programmed. The original programmed data should be stored for comparison. Programming then proceeds to the next desired byte location. Should the byte fail to verify, reprogram (refer to Program Setup/Program). Figure 3 and Table 5 indicate how instructions are combined with the bus operations to perform byte programming. Refer to AC Programming Characteristics and Waveforms for specific timing parameters. Flashrite Programming Algorithm The Am28F010 Flashrite Programming algorithm employs an interactive closed loop flow to program data byte by byte. Bytes may be programmed sequentially or at random. The Flashrite Programming algorithm uses 10 s programming pulses. Each operation is followed by a byte verification to determine when the addressed byte has been successfully programmed. The program algorithm allows for up to 25 programming operations per byte per reprogramming cycle. Most bytes verify after the first or second pulse. The entire sequence of programming and byte verification is performed with high voltage applied to the VPP pin. Figure 3 and Table 5 illustrate the programming algorithm. Am28F010 15 12.0 V Flash The Am28F010 is programmed byte by byte. Bytes may be programmed sequentially or at random. Program Setup is the first of a two-cycle program command. It stages the device for byte programming. The Program Setup operation is performed by writing 40H to the command register. their proper state. In absence of this high voltage, memory contents cannot be programmed. Start Apply VPPH PLSCNT = 0 Write Program Setup Command Write Program Command (A/D) Time out 10 s Write Program Verify Command Time out 6 S Read Data from Device No Verify Byte No Increment PLSCNT Yes Increment Address No PLSCNT = 25? Yes Last Address Yes Write Reset Command Apply VPPL Apply VPPL Programming Completed Device Failed 11559G-8 Figure 3. 16 Flashrite Programming Algorithm Am28F010 Table 5. Bus Operations Flashrite Programming Algorithm Command Comments Wait for VPP Ramp to VPPH (Note (Note 1)) Initialize Pulse counter Standby Program Setup Data = 40H Program Valid Address/Data Write Standby Write Duration of Programming Operation (tWHWH1) Program-Verify (2) Data = C0H Stops Program Operation Standby Write Recovery Time before Read = 6 s Read Read Byte to Verify Programming Standby Compare Data Output to Data Expected Write Standby Reset Data = FFH, resets the register for read operations. Wait for VPP Ramp to VPPL (Note (Note 1)) Notes: 1. See AC and DC Characteristics for values of VPP parameters. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than VCC + 2.0 V. 2. Program Verify is performed only after byte programming. A final read/compare may be performed (optional) after the register is written with the read command. 12.0 V Flash Am28F010 17 B A Section C D E F G Addresses CE OE WE Data In 20H Data Data Out A0H VCC VPP 11559G-9 A B C D E Bus Cycle Write Write Time-out Write Time-out Read Standby Command 40H Program Address, Program Data N/A C0H (Stops Program) N/A Compare Data N/A Program Setup Program Command Latch Address and Data Program (10 s) Program Verify Transition (6 s) Program Verification Proceed per Programming Algorithm Function Figure 4. F G AC Waveforms for Programming Operations Analysis of Program Timing Waveforms Time-Out Program Setup/Program A software timing routine (10 s duration) must be initiated on the rising edge of the WE pulse of section B. Two-cycle write commands are required for program operations (section A and B). The first program command (40H) is a Setup command and does not affect the array data (section A).The second program command latches address and data required for programming on the falling and rising edge of WE respectively (section B). The rising edge of this WE pulse (section B) also initiates the programming pulse. The device is programmed on a byte by byte basis either sequentially or randomly. The program pulse occurs in section C. 18 Note: An integrated stop timer prevents any possibility of overprogramming by limiting each time-out period of 10 s. Program-Verify Upon completion of the program timing routine, the microprocessor must write the program-verify command (C0H). This command terminates the programming operation on the rising edge of the WE pulse (section D). The program-verify command also stages the device for data verification (section F). Another software timing routine (6 s duration) must be executed to allow for Am28F010 generation of internal voltages for margin checking and read operations (section E). Parallel Device Erasure During program-verification (section F) each byte just programmed is read to compare array data with original program data. When successfully verified, the next desired address is programmed. Should a byte fail to verify, reprogram the byte (repeat section A thru F). Each data change sequence allows the device to use up to 25 program pulses per byte. Typically, bytes are verified within one or two pulses. Many applications will use more than one Flash memory device. Total erase time may be minimized by implementing a parallel erase algorithm. Flash memories may erase at different rates. Therefore each device must be verified separately. When a device is completely erased and verified use a masking code to prevent further erasure. The other devices will continue to erase until verified. The masking code applied could be the read command (00H). Algorithm Timing Delays Power-Up/Power-Down Sequence There are four different timing delays associated with the Flasherase and Flashrite algorithms: The Am28F010 powers-up in the Read only mode. Power supply sequencing is not required. Note that if VCC 1.0 Volt, the voltage difference between VPP and VC C s h o u l d n o t ex c e e d 1 0 . 0 Vo l t s. A l s o, t h e Am28F010 has VPP rise time and fall time specification of 500 ns minimum. 1. The first delay is associated with the VPP rise-time when VPP first turns on. The capacitors on the VPP bus cause an RC ramp. After switching on the VPP, the delay required is proportional to the number of devices being erased and the 0.1 mF/device. VPP must reach its final value 100 ns before commands are executed. 3. A third delay time is required for each programming pulse width (10 ms). The programming algorithm is interactive and verifies each byte after a program pulse. The program operation must be terminated at the conclusion of the timing routine or prior to executing any system interrupts that may occur during the programming operation. 4. A fourth timing delay associated with both the Flasherase and Flashrite algorithms is the write recovery time (6 ms). During this time internal circuitry is changing voltage levels from the erase/ program level to those used for margin verify and read operations. An attempt to read the device during this period will result in possible false data (it may appear the device is not properly erased or programmed). Note: Software timing routines should be written in machine language for each of the delays. Code written in machine language requires knowledge of the appropriate microprocessor clock speed in order to accurately time each delay. The Reset command initializes the Flash memory device to the Read mode. In addition, it also provides the user with a safe method to abort any device operation (including program or erase). The Reset command must be written two consecutive times after the setup Program command (40H). This will reset the device to the Read mode. Following any other Flash command write the Reset command once to the device. This will safely abort any previous operation and initialize the device to the Read mode. The Setup Program command (40H) is the only command that requires a two sequence reset cycle. The first Reset command is interpreted as program data. However, FFH data is considered null data during programming operations (memory cells are only programmed from a logical "1" to "0"). The second Reset command safely aborts the programming operation and resets the device to the Read mode. Memory contents are not altered in any case. This detailed information is for your reference. It may prove easier to always issue the Reset command two consecutive times. This eliminates the need to determine if you are in the setup Program state or not. Programming In-System Flash memories can be programmed in-system or in a standard PROM programmer. The device may be soldered to the circuit board upon receipt of shipment and programmed in-system. Alternatively, the device may initially be programmed in a PROM programmer prior to soldering the device to the board. Am28F010 19 12.0 V Flash 2. The second delay time is the erase time pulse width (10 ms). A software timing routine should be run by the local microprocessor to time out the delay. The erase operation must be terminated at the conclusion of the timing routine or prior to executing any system interrupts that may occur during the erase operation. To ensure proper device operation, write the Erase-verify operation after each pulse. Reset Command Auto Select Command AMD's Flash memories are designed for use in applications where the local CPU alters memory contents. Accordingly, manufacturer and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto address lines is not a generally desired system design practice. 20 The Am28F010 contains an Auto Select operation to supplement traditional PROM programming methodology. The operation is initiated by writing 80H or 90H into the command register. Following this command, a read cycle address 0000H retrieves the manufacturer code of 01H. A read cycle from address 0001H returns the device code A7H (see Table 2). To terminate the operation, it is necessary to write another valid command, such as Reset (FFH), into the register. Am28F010 ABSOLUTE MAXIMUM RATINGS OPERATING RANGES Storage Temperature Plastic Packages . . . . . . . . . . . . . . . -65C to +125C Commercial (C) Devices Ambient Temperature with Power Applied. . . . . . . . . . . . . .-55C to + 125C Industrial (I) Devices Voltage with Respect To Ground All pins except A9 and VPP (Note 1) . -2.0 V to +7.0 V Extended (E) Devices VCC (Note 1). . . . . . . . . . . . . . . . . . . . -2.0 V to +7.0 V Ambient Temperature (TA). . . . . . . . . . . . 0C to +70C Ambient Temperature (TA). . . . . . . . . . -40C to +85C Ambient Temperature (TA). . . . . . . . . -55C to +125C A9 (Note 2). . . . . . . . . . . . . . . . . . . . -2.0 V to +14.0 V VCC Supply Voltages VPP (Note 2). . . . . . . . . . . . . . . . . . . -2.0 V to +14.0 V VCC for Am28F010-70, -90, -120, -150, -200 . . . . . . . . . . . . . . +4.50 V to +5.50 V Output Short Circuit Current (Note 3) . . . . . . 200 mA Notes: 1. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may overshoot VSS to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is VCC + 0.5 V. During voltage transitions, input and I/O pins may overshoot to VCC + 2.0V for periods up to 20ns. VPP Voltages Read . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to +12.6 V Program, Erase, and Verify . . . . . . +11.4 V to +12.6 V Operating ranges define those limits between which the functionality of the device is guaranteed. 2. Minimum DC input voltage on A9 and VPP pins is -0.5 V. During voltage transitions, A9 and VPP may overshoot VSS to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on A9 and VPP is +13.0 V which may overshoot to 14.0 V for periods up to 20 ns. 12.0 V Flash 3. No more than one output shorted to ground at a time. Duration of the short circuit should not be greater than one second. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. Am28F010 21 MAXIMUM OVERSHOOT 20 ns 20 ns +0.8 V -0.5 V -2.0 V 20 ns 11559G-10 Maximum Negative Input Overshoot 20 ns VCC + 2.0 V VCC + 0.5 V 2.0 V 20 ns 20 ns 11559G-11 Maximum Positive Input Overshoot 20 ns 14.0 V 13.5 V VCC + 0.5 V 20 ns 20 ns 11559G-12 Maximum VPP Overshoot 22 Am28F010 DC CHARACTERISTICS over operating range unless otherwise specified DC CHARACTERISTICS--TTL/NMOS COMPATIBLE Parameter Symbol Parameter Description Test Conditions Min Typ Max Unit ILI Input Leakage Current VCC = VCC Max, VIN = VCC or VSS 1.0 A ILO Output Leakage Current VCC = VCC Max, VOUT = VCC or VSS 1.0 A ICCS VCC Standby Current VCC = VCC Max, CE = VIH 0.2 1.0 mA ICC1 VCC Active Read Current VCC = VCC Max, CE = VIL, OE = VIH IOUT = 0 mA, at 6 MHz 20 30 mA ICC2 VCC Programming Current CE = VIL Programming in Progress (Note (Note 4)) 20 30 mA ICC3 VCC Erase Current CE = VIL Erasure in Progress (Note (Note 4)) 20 30 mA IPPS VPP Standby Current VPP = VPPL 1.0 A IPP1 VPP Read Current IPP2 VPP Programming Current VPP = VPPH Programming in Progress (Note (Note 4)) 10 30 mA IPP3 VPP Erase Current VPP = VPPH Erasure in Progress (Note (Note 4)) 10 30 mA VIL Input Low Voltage -0.5 0.8 V VIH Input High Voltage 2.0 VCC + 0.5 V VOL Output Low Voltage IOL = 5.8 mA, VCC = VCC Min 0.45 V VOH1 Output High Voltage IOH = -2.5 mA, VCC = VCC Min 2.4 VID A9 Auto Select Voltage A9 = VID 11.5 IID A9 Auto Select Current A9 = VID Max, VCC = VCC Max VPPL VPP during Read-Only Operations Note: Erase/Program are inhibited when VPP = VPPL VPPH VPP during Read/Write Operations VLKO Low VCC Lock-out Voltage VPP = VPPH 70 200 1.0 VPP = VPPL A 13.0 V 50 A 0.0 VCC +2.0 V 11.4 12.6 V 5 3.2 3.7 V Notes: 1. Caution: The Am28F010 must not be removed from (or inserted into) a socket when VCC or VPP is applied. If VCC 1.0 Volt, the voltage difference between VPP and VCC should not exceed 10.0 Volts. Also, the Am28F010 has a VPP rise time and fall time specification of 500 ns minimum. 2. ICC1 is tested with OE = VIH to simulate open outputs. 3. Maximum active power usage is the sum of ICC and IPP.. 4. Not 100% tested. Am28F010 23 12.0 V Flash V DC CHARACTERISTICS--CMOS COMPATIBLE Parameter Symbol Parameter Description Test Conditions Min Typ Max Unit ILI Input Leakage Current VCC = VCC Max, VIN = VCC or VSS 1.0 A ILO Output Leakage Current VCC = VCC Max, VOUT = VCC or VSS 1.0 A ICCS VCC Standby Current VCC = VCC Max, CE = VCC + 0.5 V 15 100 A ICC1 VCC Active Read Current VCC = VCC Max, CE = VIL, OE = VIH IOUT = 0 mA, at 6 MHz 20 30 mA ICC2 VCC Programming Current CE = VIL Programming in Progress (Note (Note 4)) 20 30 mA ICC3 VCC Erase Current CE = VIL Erasure in Progress (Note (Note 4)) 20 30 mA IPPS VPP Standby Current VPP = VPPL 1.0 A IPP1 VPP Read Current VPP = VPPH 70 200 A IPP2 VPP Programming Current VPP = VPPH Programming in Progress (Note (Note 4)) 10 30 mA IPP3 VPP Erase Current VPP = VPPH Erasure in Progress (Note (Note 4)) 10 30 mA VIL Input Low Voltage -0.5 0.8 V VIH Input High Voltage 0.7 VCC VCC + 0.5 V VOL Output Low Voltage 0.45 V VOH1 Output High Voltage VOH2 IOL = 5.8 mA, VCC = VCC Min IOH = -2.5 mA, VCC = VCC Min 0.85 VCC IOH = -100 A, VCC = VCC Min VCC -0.4 VID A9 Auto Select Voltage A9 = VID IID A9 Auto Select Current A9 = VID Max, VCC = VCC Max VPPL VPPL during Read-Only Operations Note: Erase/Program are inhibited when VPP = VPPL VPPH VPP during Read/Write Operations VLKO Low VCC Lock-out Voltage V 11.5 13.0 V 50 A 0.0 VCC + 2.0 V 11.4 12.6 V 5 3.2 3.7 V Notes: 1. Caution: The Am28F010 must not be removed from (or inserted into) a socket when VCC or VPP is applied. If VCC 1.0 volt, the voltage difference between VPP and VCC should not exceed 10.0 volts. Also, the Am28F010 has a VPP rise time and fall time specification of 500 ns minimum. 2. ICC1 is tested with OE = VIH to simulate open outputs. 3. Maximum active power usage is the sum of ICC and IPP.. 4. Not 100% tested. 24 Am28F010 25 ICC Active in mA 20 15 10 55C 0C 25C 70C 125C 5 0 0 1 2 3 4 7 8 9 10 11 12 11559G-13 Figure 5. Am28F010--Average ICC Active vs. Frequency VCC = 5.5 V, Addressing Pattern = Minmax Data Pattern = Checkerboar Am28F010 25 12.0 V Flash 5 6 Frequency in MHz PIN CAPACITANCE Parameter Symbol CIN Parameter Description Test Conditions Typ Max Unit Input Capacitance VIN = 0 8 10 pF COUT Output Capacitance VOUT = 0 8 12 pF CIN2 VPP Input Capacitance VPP = 0 8 12 pF Notes: 1. Sampled, not 100% tested. 2. Test conditions TA = 25C, f = 1.0 MHz. SWITCHING CHARACTERISTICS over operating range unless otherwise specified AC CHARACTERISTICS--Read Only Operation Parameter Symbols Am28F010 Speed Options (Note 1) JEDEC Standard Parameter Description -70 -90 -120 -150 -200 Unit tAVAV tRC Read Cycle Time (Note 3) Min 70 90 120 150 200 ns tELQV tCE Chip Enable Access Time Max 70 90 120 150 200 ns tAVQV tACC Address Access Time Max 70 90 120 150 200 ns tGLQV tOE Output Enable Access Time Max 35 35 50 55 55 ns tELQX tLZ Chip Enable to Output in Low Z (Note 3) Min 0 0 0 0 0 ns tEHQZ tDF Chip Disable to Output in High Z (Note 2) Max 20 20 30 35 35 ns tGLQX tOLZ Output Enable to Output in Low Z (Note 3) Min 0 0 0 0 0 ns tGHQZ tDF Output Disable to Output in High Z (Note 3) Max 20 20 30 35 35 ns tAXQX tOH Output Hold Time From First Address, CE, or OE change (Note 3) Min 0 0 0 0 0 ns tWHGL Write Recovery Time before Read Min 6 6 6 6 6 s tVCS VCC Set-up Time to Valid Read (Note 3) Min 50 50 50 50 50 s Notes: 1. Output Load: for -70: for all others: 1 TTL gate and CL = 30 pF Input Rise and Fall Times: 10 ns Input Pulse levels: 0 V to 3 V Timing Measurement Reference Level: 1.5 V inputs and outputs. 1 TTL gate and CL = 100 pF Input Rise and Fall Times: 10 ns Input Pulse levels: 0.45 V to 2.4 V Timing Measurement Reference Level: 0.8 V and 2 V inputs and outputs 2. Guaranteed by design; not tested. 3. Not 100% tested. 26 Am28F010 AC CHARACTERISTICS--Write/Erase/Program Operations Parameter Symbols Am28F010 Speed Options (Note 2) JEDEC Standard Description -70 -90 -120 -150 -200 Unit tAVAV tWC Write Cycle Time (Note 6) Min 70 90 120 150 200 ns tAVWL tAS Address Setup Time Min 0 0 0 0 0 ns tWLAX tAH Address Hold Time Min 45 45 50 60 75 ns tDVWH tDS Data Setup Time Min 45 45 50 50 50 ns tWHDX tDH Data Hold Time Min 10 10 10 10 10 ns tWHGL tWR Write Recovery Time Before Read Min 6 6 6 6 6 s Read Recovery TIme Before Write Min 0 0 0 0 0 s tGHWL tCS CE Setup TIme Min 0 0 0 0 0 ns tWHEH tCH CE Hold TIme Min 0 0 0 0 0 ns tWLWH tWP Write Pulse Width Min 45 45 50 60 60 ns tWHWL tWPH Write Pulse Width High Min 20 20 20 20 20 ns tWHWH1 Duration of Programming Operation (Note 4) Min 10 10 10 10 10 s tWHWH2 Duration of Erase Operation (Note 4) Typ 9.5 9.5 9.5 9.5 9.5 ms tVPEL VPP Setup Time to Chip Enable Low (Note 6) Min 100 100 100 100 100 ns tVCS VCC Setup Time to Chip Enable Low (Note 6) Min 50 50 50 50 50 s tVPPR VPP Rise Time (Note 6) 90% VPPH Min 500 500 500 500 500 ns tVPPF VPP Fall Time (Note 6) 10% VPPL Min 500 500 500 500 500 ns tLKO VCC < VLKO to Reset (Note 6) Min 100 100 100 100 100 ns Notes: 1. Read timing characteristics during read/write operations are the same as during read-only operations. Refer to AC Characteristics for Read Only operations. 2. All devices except Am28F010-70. Input Rise and Fall times: 10 ns; Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs: 0.8 V and 2.0 V; Outputs: 0.8 V and 2.0 V 3. Am28F010-70. Input Rise and Fall times: 10 ns; Input Pulse Levels: 0.0 V to 3.0 V Timing Measurement Reference Level: Inputs and Outputs: 1.5 V 4. Maximum pulse widths not required because the on-chip program/erase stop timer will terminate the pulse widths internally on the device. 5. Chip-Enable Controlled Writes: Write operations are driven by the valid combination of Chip-Enable and Write-Enable. In systems where Chip-Enable defines the Write Pulse Width (within a longer Write-Enable timing waveform) all set-up, hold and inactive Write-Enable times should be measured relative to the Chip-Enable waveform. 6. Not 100% tested. Am28F010 27 12.0 V Flash tELWL KEY TO SWITCHING WAVEFORMS WAVEFORM INPUTS OUTPUTS Must Be Steady Will Be Steady May Change from H to L Will Be Changing from H to L May Change from L to H Will Be Changing from L to H Don't Care, Any Change Permitted Changing, State Unknown Does Not Apply Center Line is HighImpedance "Off" State KS000010 28 Am28F010 SWITCHING WAVEFORMS Power-up, Standby Device and Address Selection Outputs Enabled Data Valid Standby, Power-down Addresses Stable Addresses tAVAV (tRC) CE (E) tEHQZ (tDF) OE (G) tWHGL tGHQZ (tDF) WE (W) tGLQV (tOE) tELQV (tCE) tGLQX (tOLZ) tVCS High Z tAXQX (tOH) tELQX (tLZ) Output Valid Data (DQ) High Z 11559G-14 Figure 6. AC Waveforms for Read Operations Am28F010 29 12.0 V Flash tAVQV (tACC) 5.0 V VCC 0V SWITCHING WAVEFORMS Power-up, Standby Setup Erase Command Erase Command Erasure Erase-Verify Command Erase Standby, Verification Power-down Addresses tAVAV (tWC) tAVAV (tRC) tWLAX (tAH) tAVWL (tAS) CE (E) tELWL (tCS) tEHQZ (tDF) tWHEH (tCH) OE (G) tWHWH2 tWHGL tGHQZ (tDF) tGHWL (tOES) tGLQV (tOE) WE (W) tWHWL (tWPH) tWLWH (tWP) tDVWH (tDS) Data (DQ) 5.0 V VCC 0V HIGH Z tGLQX (tOLZ) tAXQX (tOH) tWHDX (tDH) DATA IN = 20H DATA IN = 20H DATA IN = A0H VALID DATA OUT tELQX (tLZ) tELQV (tCE) tVCS tVPEL VPPH VPP VPPL 11559G-15 Figure 7. 30 AC Waveforms for Erase Operations Am28F010 SWITCHING WAVEFORMS Power-up, Standby Program Command Latch Address Verify Programming Command and Data Setup Program Command Programming Standby, Verification Power-down Addresses tAVAV (tWC) tAVWL (tAS) CE (E) tAVAV (tRC) tWLAX (tAH) tELWL (tCS) tGHQZ (tDF) tWHEH (tCH) OE (G) tWHWH1 tWHGL tGHQZ (tDF) tGHWL (tOES) tGLQV (tOE) WE (W) tWLWH (tWP) tDVWH (tDS) Data (DQ) 5.0 V VCC 0V HIGH Z tGLQX (tOLZ) tWHWL (tWPH) tWHDX (tDH) DATA IN = 40H DATA IN tAXQX (tOH) DATA IN = C0H VALID DATA OUT tELQX (tLZ) tELQV (tCE) tVCS tVPEL 11559G-16 Figure 8. AC Waveforms for Programmings Operations Am28F010 31 12.0 V Flash VPPH VPP VPPL SWITCHING TEST CIRCUIT 5.0 V IN3064 or Equivalent 2.7 k Device Under Test CL 6.2 k IN3064 or Equivalent IN3064 or Equivalent IN3064 or Equivalent Notes: For -70 devices, CL = 30 pF, including jig capacitance For all others, CL = 100 pF, including jig capacitance 11559G-17 SWITCHING TEST WAVEFORMS 3V 2.4 V 2.0 V 2.0 V Test Points 0.8 V Test Points 1.5 V 1.5 V 0.8 V 0V 0.45 V Input Input Output AC Testing (all speed options except -70): Inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0". Input pulse rise and fall times are 10 ns. Output AC Testing for -70 devices: Inputs are driven at 3.0 V for a logic "1" and 0 V for a logic "0". Input pulse rise and fall times are 10 ns. 11559G-18 32 Am28F010 ERASE AND PROGRAMMING PERFORMANCE Limits Typ Max (Note 3) Chip Erase Time 1 (Note (Note 1)) 10 (Note (Note 2)) sec Excludes 00H programming prior to erasure Chip Programming Time (Note 2) (Note (Note 1)) 12.5 sec Excludes system-level overhead Parameter Write/Erase Cycles Min 10,000 Unit Comments Cycles Notes: 1. 25C, 12 V VPP. 2. The Flasherase/Flashrite algorithms allows for 60 second erase time for military temperature range operations. 3. Maximum time specified is lower than worst case. Worst case is derived from the Flasherase/Flashrite pulse count (Flasherase = 1000 max and Flashrite = 25 max). Typical worst case for program and erase is significantly less than the actual device limit. LATCHUP CHARACTERISTICS Parameter Max Input Voltage with respect to VSS on all pins except I/O pins (Including A9 and VPP) -1.0 V 13.5 V Input Voltage with respect to VSS on all pins I/O pins -1.0 V VCC + 1.0 V -100 mA +100 mA Test Conditions Min Unit 150C 10 Years 125C 20 Years Current Includes all pins except VCC. Test conditions: VCC = 5.0 V, one pin at a time. DATA RETENTION Parameter Minimum Pattern Data Retention Time Am28F010 33 12.0 V Flash Min REVISION SUMMARY FOR AM28F010 Operating Ranges: Distinctive Characteristics: VCC Supply Voltages: Added -70, deleted -95 and -250 speed options. High Performance: The fastest speed option available is now 70 ns. General Description: Paragraph 2: Changed fastest speed option to 70 ns. Read Only Operations Characteristics: Added the -70 column and test conditions. Deleted -95 and -250 speed options. Product Selector Guide: AC Characteristics: Added -70, deleted -95 and -250 speed options. Write/Erase/Program Operations: Added the -70 column. Deleted -95 and -250 speed options. Changed speed option in Note 2 to -70. Ordering Information, Standard Products: The -70 speed option is now listed in the example. Valid Combinations: Added -70, deleted -95 and -250 combinations. 34 AC Characteristics: Switching Test Waveforms: In the 3.0 V waveform caption, changed -95 to -70. Am28F010