Quad, Serial-Input
12-Bit/10-Bit DACs
AD7398/AD7399
Rev. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©20002011 Analog Devices, Inc. All rights reserved.
FEATURES
AD739812-bit resolution
AD739910-bit resolution
Programmable power shutdown
Single (3 V to 5 V) or dual (±5 V) supply operation
3-wire, serial SPI®-compatible interface
Internal power-on reset
Double buffered registers for simultaneous
multichannel DAC update
Four separate rail-to-rail reference inputs
Thin profile, TSSOP-16 package available
Low tempco: 1.5 ppm/°C
Qualified for automotive applications
APPLICATIONS
Automotive output voltage span
Portable communications
Digitally controlled calibration
PC peripherals
FUNCTIONAL BLOCK DIAGRAM
DAC A
DAC A
REGISTER
INPUT
REG A
DAC B
REGISTER
INPUT
REG B
DAC C
REGISTER
INPUT
REG C
DAC D
REGISTER
INPUT
REG D
SERIAL
REGISTER
POWER
ON RESET
DAC D
DAC C
DAC B
12/10
CLK
V
OUT
A
V
OUT
B
V
OUT
C
V
OUT
D
SDI
V
SS
RS LDAC V
REF
C V
REF
DGND
CS
V
DD
V
REF
BV
REF
A
AD7398/AD7399
02179-001
Figure 1.
GENERAL DESCRIPTION
The AD7398/AD7399 family of quad, 12-bit/10-bit, voltage
output digital-to-analog converters (DACs) is designed to
operate from a single 3 V to 5 V supply or a dual ±5 V supply.
Built with the Analog Devices, Inc. robust CBCMOS process,
these monolithic DACs offer the user low cost with ease-of-use
in single or dual-supply systems.
The applied external reference, VREF, determines the full-scale
output voltage. Valid VREF values include VSS < VREF < VDD that
result in a wide selection of full-scale outputs. For multiplying
applications, ac inputs can be as large as ±5 VP.
A doubled-buffered serial-data interface offers high speed, 3-wire,
SPI- and microcontroller-compatible inputs using serial data-in
(SDI), clock (CLK), and a chip-select (CS). A common level-
sensitive, load-DAC strobe (LDAC) input allows simultaneous
update of all DAC outputs from previously loaded input registers.
Additionally, an internal power-on reset forces the output voltage to
zero at system turn on. An external asynchronous reset (RS) also
forces all registers to the zero code state. A programmable power-
shutdown feature reduces power dissipation on unused DACs.
Both parts are offered in the same pinout, enabling users to
select the appropriate resolution for their application without
redesigning the layout. For 8-bit resolution applications, see the
pin-compatible AD7304 product.
The AD7398/AD7399 are specified over the extended industrial
(−40°C to +125°C) temperature range. Parts are available in
16-lead, wide body SOIC and ultracompact, thin, 1.1 mm
TSSOP packages.
0.5
–0.5
–0.4
–0.3
–0.2
–0.1
0
0.1
0.2
0.3
0.4
04096358430722560204815361024512
DNL ( LSB)
CODE ( Decimal)
02179-002
VDD = +5V
VSS = –5V
VREF = +2.5V
TA = 25° C
Figure 2. AD7398 DNL vs. Code (TA = 25°C)
AD7398/AD7399
Rev. C | Page 2 of 24
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
Functional Block Diagram .............................................................. 1
General Description ......................................................................... 1
Revision History ............................................................................... 2
Specifications ..................................................................................... 3
AD7398 12-Bit Voltage Output DAC ........................................ 3
AD7399 10-Bit Voltage Output DAC ........................................ 4
Timing Diagrams .......................................................................... 5
Absolute Maximum Ratings ............................................................ 6
ESD Caution .................................................................................. 6
Pin Configuration And Function Descriptions ............................ 7
Input Registers .................................................................................. 8
AD7398 Serial Input Register Data Format .............................. 8
AD7399 Serial Input Register Data Format .............................. 8
Terminology ...................................................................................... 9
Typical Performance Characteristics ........................................... 10
Theory of Operation ...................................................................... 14
DAC Operation .......................................................................... 14
Operation with VREF Equal to the Supply ................................ 15
Power Supply Sequencing ......................................................... 15
Programmable Power Shutdown .............................................. 15
Worst Case Accuracy ................................................................. 15
Serial Data Interface ................................................................... 15
Power-On Reset .......................................................................... 16
Microprocessor Interfacing ....................................................... 16
Applications Information .............................................................. 18
Staircase Windows Comparator ............................................... 18
Programmable DAC Reference Voltage .................................. 19
Outline Dimensions ....................................................................... 20
Ordering Guide .......................................................................... 21
REVISION HISTORY
1/11—Rev. B to Rev. C
Added Automotive Model and Information .............. Throughout
12/09—Rev. A to Rev. B
Changes to Ordering Guide .......................................................... 21
6/06—Rev. 0 to Rev. A
Updated Format .................................................................. Universal
Changes to Table 1 ............................................................................ 3
Changes to Table 2 ............................................................................ 4
Changes to Ordering Guide .......................................................... 21
11/00—Revision 0: Initial Version
AD7398/AD7399
Rev. C | Page 3 of 24
SPECIFICATIONS
AD7398 12-BIT VOLTAGE OUTPUT DAC
VDD = 5 V, V SS = 0 V; or VDD = + 5 V, V SS = −5 V, V REF = +2.5 V, 40°C < TA < +125°C, unless otherwise noted.
Table 1.
Parameter Symbol Condition 3 V to 5 V ± 10% ±5 V ± 10% Unit
STATIC PERFORMANCE
Resolution1N 12 12 Bits
Relative Accuracy2 INL ±1.5 ±1.5 LSB max
Differential Nonlinearity2 DNL Monotonic ±1 ±1 LSB max
Zero-Scale Error VZSE Data = 000H 7 ±2.5 mV max
Full-Scale Voltage Error VFSE Data = FFFH ±2.5 ±2.5 mV max
Full-Scale Tempco3 TCVFS 1.5 1.5 ppm/°C typ
REFERENCE INPUT
VREFIN Range4 VREF 0/VDD VSS/VDD V min/max
Input Resistance5 RREF Data = 555H, worst case 35 35 kΩ typ6
Input Capacitance3 CREF 5 5 pF typ
ANALOG OUTPUT
Output Voltage Range VOUT 0 to VREF 0 to VREF V
Output Current IOUT Data = 800H, ΔVOUT = 4 LSBs ±5 ±5 mA typ
Capacitive Load3 CL No oscillation 200 400 pF max
LOGIC INPUTS
Logic Input Low Voltage VIL VDD = 3 V 0.5 V max
VDD = 5 V 0.8 0.8 V max
Logic Input High Voltage VIH CLK only 80% VDD 4.0 V min
2.1 to 2.4 2.4 V min
Input Leakage Current IIL 1 1 μA max
Input Capacitance3 CIL 10 10 pF max
INTERFACE TIMING3, 7
Clock Frequency fCLK 11 16.6 MHz max
Clock Width High tCH 45 30 ns min
Clock Width Low tCL 45 30 ns min
CS to Clock Setup tCSS 10 5 ns min
Clock to CS Hold tCSH 20 15 ns min
Load DAC Pulse Width tLDAC 45 30 ns min
Data Setup tDS 15 10 ns min
Data Hold tDH 10 5 ns min
Load Setup to CS tLDS 0 0 ns min
Load Hold to CS tLDH 20 15 ns min
AC CHARACTERISTICS
Output Slew Rate SR Data = 000H to FFFH to 000H 2 2 V/μs typ
Settling Time8 tS To ±0.1% of full scale 6 6 μs typ
Shutdown Recovery tSDR 6 6 μs typ
DAC Glitch Q Code 7FFH to 800H to 7FFH 150 150 nVs typ
Digital Feedthrough QDF 15 15 nVs typ
Feedthrough VOUT/VREF VREF = 1.5 VDC 1 V p-p, data = 000H,
f = 100 kHz
−63 −63 dB typ
AD7398/AD7399
Rev. C | Page 4 of 24
Parameter Symbol Condition 3 V to 5 V ± 10% ±5 V ± 10% Unit
SUPPLY CHARACTERISTICS
Shutdown Supply Current IDD_SD No load 30/60 30/60 μA typ/max
Positive Supply Current IDD VIL = 0 V, no load, −40°C < TA < +125°C 1.5/2.8 1.6/3 mA typ/max
IDD VIL = 0 V, no load, −40°C < TA < +85°C 1.5/2.6 1.6/2.8 mA typ/max
Negative Supply Current ISS VIL = 0 V, no load 1.5/2.5 1.6/2.7 mA typ/max
Power Dissipation PDISS VIL = 0 V, no load 5 16 mW typ
Power Supply Sensitivity PSS ΔVDD = ±5% 0.006 0.006 %/% max
1 One LSB = VREF/4096 V for the 12-bit AD7398.
2 The first eight codes (000H to 007H) are excluded from the linearity error measurement in single-supply operation.
3 These parameters are guaranteed by design and not subject to production testing.
4 When VREF is connected to either the VDD or the VSS power supply, the corresponding VOUT voltage programs between ground and the supply voltage minus the offset
voltage of the output buffer, which is the same as the VZSE error specification. See additional information in the Theory of Operation section.
5 Input resistance is code dependent.
6 Typicals represent average readings measured at 25°C.
7 All input control signals are specified with tR = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.
8 The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
AD7399 10-BIT VOLTAGE OUTPUT DAC
VDD = 5 V, V SS = 0 V; or VDD = + 5 V, V SS = 5 V; VREF = +2.5 V, 40°C < TA < +125°C, unless otherwise noted.
Table 2.
Parameter Symbol Condition 3 V to 5 V ± 10% ±5 V ± 10% Unit
STATIC PERFORMANCE
Resolution1 N 10 10 Bits
Relative Accuracy2 INL ±1 ±1 LSB max
Differential Nonlinearity2 DNL Monotonic ±1 ±1 LSB max
Zero-Scale Error VZSE Data = 000H 7 ±4 mV max
Full-Scale Voltage Error VFSE Data = 3FFH ±15 ±15 mV max
Full-Scale Tempco3 TCVFS 1.5 1.5 ppm/°C typ
REFERENCE INPUT
VREFIN Range4 VREF 0/VDD VSS/VDD V min/max
Input Resistance5 RREF Data = 155H, worst case 40 40 kΩ typ6
Input Capacitance3 CREF 5 5 pF typ
ANALOG OUTPUT
Output Voltage Range VOUT 0 to VREF 0 to VREF V
Output Current IOUT Data = 200H, ΔVOUT = 1 LSB ±5 ±5 mA typ
Capacitive Load3 CL No oscillation 200 400 pF max
LOGIC INPUTS
Logic Input Low Voltage VIL VDD = 3 V 0.5 V max
VDD = 5 V 0.8 0.8 V max
Logic Input High Voltage VIH CLK only 80% VDD 4.0 V min
2.1 to 2.4 2.4 V min
Input Leakage Current IIL 1 1 μA max
Input Capacitance3 CIL 10 10 pF max
INTERFACE TIMING3, 7
Clock Frequency fCLK 11 16.6 MHz max
Clock Width High tCH 45 30 ns min
Clock Width Low tCL 45 30 ns min
CS to Clock Setup tCSS 10 5 ns min
Clock to CS Hold tCSH 20 15 ns min
Load DAC Pulse Width tLDAC 45 30 ns min
Data Setup tDS 15 10 ns min
Data Hold tDH 10 5 ns min
Load Setup to CS tLDS 0 0 ns min
Load Hold to CS tLDH 20 15 ns min
AD7398/AD7399
Rev. C | Page 5 of 24
Parameter Symbol Condition 3 V to 5 V ± 10% ±5 V ± 10% Unit
AC CHARACTERISTICS
Output Slew Rate SR Data = 000H to 3FFH to 000H 2 2 V/μs typ
Settling Time8 tS To ±0.1% of full scale 6 6 μs typ
Shutdown Recovery tSDR 6 6 μs typ
DAC Glitch Q Code 1FFH to 200H to 1FFH 150 150 nVs typ
Digital Feedthrough QDF 15 15 nVs typ
Feedthrough VOUT/VREF VREF = 1.5 VDC + 1 V p-p, −63 −63 dB typ
data = 000H, f = 100 kHz
SUPPLY CHARACTERISTICS
Shutdown Supply Current IDD_SD No load 30/60 30/60 μA typ/max
Positive Supply Current IDD VIL = 0 V, no load,
−40°C < TA < +125°C
1.5/2.8 1.6/3 mA typ/max
IDD VIL = 0 V, no load,
−40°C < TA < +85°C
1.5/2.6 1.6/2.8 mA typ/max
Negative Supply Current ISS VIL = 0 V, no load 1.5/2.5 1.6/2.7 mA typ/max
Power Dissipation PDISS VIL = 0 V, no load 5 16 mW typ
Power Supply Sensitivity PSS ΔVDD = ±5% 0.006 0.006 %/% max
1 One LSB = VREF/1024 V for the 10-bit AD7399.
2 The first two codes (000H and 001H) are excluded from the linearity error measurement in single-supply operation.
3 These parameters are guaranteed by design and not subject to production testing.
4 When VREF is connected to either the VDD or the VSS power supply, the corresponding VOUT voltage programs between ground and the supply voltage minus the offset
voltage of the output buffer, which is the same as the VZSE error specification. See additional discussion in the Theory of Operation section.
5 Input resistance is code dependent.
6 Typicals represent average readings measured at 25°C.
7 All input control signals are specified with tR = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.
8 The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
TIMING DIAGRAMS
SDI
t
CSS
t
DS
t
DH
t
CH
t
CL
t
CSH
t
LDAC
t
LDH
SA SD A1 A0 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
CLK IN
REG
LD
t
LDS
CS
LDAC
02179-003
Figure 3. AD7398 Timing Diagram (AD7399 with SDI = 14 Bits Only)
CLK
t
CH
t
CL
t
CSH
t
CSS
t
LDS
t
LDH
t
LDS
t
LDAC
t
CSS
1/f
CLK
CS
LDAC
02179-004
Figure 4. Continuous Clock Timing Diagram
AD7398/AD7399
Rev. C | Page 6 of 24
ABSOLUTE MAXIMUM RATINGS
Table 3.
Parameter Rating
VDD to GND −0.3 V, +7 V
VSS to GND +0.3 V, −7 V
VREF to GND VSS, VDD
Logic Inputs to GND −0.3 V, +8 V
VOUT to GND VSS 0.3 V, VDD + 0.3 V
IOUT Short Circuit to GND 50 mA
Thermal Resistance JA)
16-Lead SOIC_W Package
(RW-16)
158°C/W
16-Lead TSSOP Package
(RU-16)
180°C/W
Maximum Junction
Temperature (TJ Max)
150°C
Package Power Dissipation (TJ MaxTA)/θJA
Operating Temperature Range −40°C to +125°C
Storage Temperature Range −65°C to +150°C
Reflow Soldering Peak
Temperature
SnPb 240°C
Pb-Free 260°C
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION
AD7398/AD7399
Rev. C | Page 7 of 24
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
02179-005
1
V
OUT
B
16
V
OUT
C
2
V
OUT
A
15
V
OUT
D
3
V
SS 14
V
DD
4
V
REF
A
13
V
REF
C
5
V
REF
B
12
V
REF
D
6
GND
11
SDI
7
LDAC
10
CLK
8
RS
9
CS
AD7398/
AD7399
TOP VI EW
(No t t o Scal e)
Figure 5. Pin Configuration
Table 4. Pin Function Descriptions
Table 5. Control Logic Truth Table
CS CLK LDAC Serial Shift Register Function Input Register Function DAC Register
H X H No effect No effect No effect
L L H No effect No effect No effect
L + H Shift register data advanced one bit Latched No effect
L H H No effect Latched No effect
+ L/H H No effect Updated with shift register contents No effect
H X L No effect Latched Transparent
H X + No effect Latched Latched
NOTES
1. + = Positive logic transition; – = Negative logic transition; X = Don’t Care.
2. At power-on, both the input register and the DAC register are loaded with all zeros.
3. During power shutdown, reprogramming of any internal registers can take place, but the output amplifiers do not produce the new values until the part is taken out
of shutdown mode.
4. The LDAC input is a level-sensitive input that controls the four DAC registers.
Pin No. Mnemonic Description
1 VOUTB DAC B Voltage Output.
2 VOUTA DAC A Voltage Output.
3 VSS Negative Power Supply Input. Specified range of operation 0 V to5.5 V.
4 VREFA DAC A Reference Voltage Input Terminal. Establishes DAC A full-scale output voltage. Pin can be tied to VDD pin or VSS pin.
5 VREFB DAC B Reference Voltage Input Terminal. Establishes DAC B full-scale output voltage. Pin can be tied to VDD pin or VSS pin.
6 GND Ground Pin.
7 LDAC Load DAC Register Strobe. Level sensitive active low. Transfers all input register data to DAC registers.
Asynchronous active low input. See Table 5 for operation.
8 RS Resets Input and DAC Registers to All Zero Codes. Shift register contents unchanged.
9 CS Chip Select. Active low input. Disables shift register loading when high. Transfers serial register data to the input
register when CS returns high. Does not effect LDAC operation.
10 CLK Schmitt Triggered Clock Input. Positive edge clocks data into shift register.
11 SDI Serial Data Input. Input data loads directly into the shift register.
12 VREFD DAC D Reference Voltage Input Terminal. Establishes DAC D full-scale output voltage. Pin can be tied to VDD pin or VSS pin.
13 VREFC DAC C Reference Voltage Input Terminal. Establishes DAC C full-scale output voltage. Pin can be tied to VDD pin or VSS pin.
14 VDD Positive Power Supply Input. Specified range of operation 3 V to 5 V ± 10%.
15 VOUTD DAC D Voltage Output.
16 VOUTC DAC C Voltage Output.
AD7398/AD7399
Rev. C | Page 8 of 24
INPUT REGISTERS
AD7398 SERIAL INPUT REGISTER DATA FORMAT
Data is loaded in the MSB first format.
MSB LSB
B15 B14 B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0
SA SD A1 A0 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
NOTE
Bit Position B14 and Bit Position B15 are the SD and SA power shutdown control bits. If SA is set to Logic 1, all DACs are placed in the power shutdown mode. If SD is set
to Logic 1, the address decoded by Bit B12 and Bit B13 (A0 and A1) determine the DAC channel that is placed in the power shutdown state.
AD7399 SERIAL INPUT REGISTER DATA FORMAT
Data is loaded in the MSB first format.
MSB LSB
B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0
SA SD A1 A0 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
NOTE
Bit Position B12 and Bit Position B13 are the SD and SA power shutdown control bits. If SA is set to Logic 1, all DACs are placed in the power shutdown mode. If SD is set
to Logic 1, the address decoded by Bit B10 and Bit B11 (A0 and A1) determine the DAC channel that is placed in the power shutdown state.
Table 6. AD7398/AD7399 Address Decode Control
SA SD A1 A0 DAC Channel Affected
1 X X X All DACs shutdown
0 1 0 0 DAC A shutdown
0 1 0 1 DAC B shutdown
0 1 1 0 DAC C shutdown
0 1 1 1 DAC D shutdown
0 0 0 0 DAC A input register decoded
0 0 0 1 DAC B input register decoded
0 0 1 0 DAC C input register decoded
0 0 1 1 DAC D input register decoded
AD7398/AD7399
Rev. C | Page 9 of 24
TERMINOLOGY
Relative Accuracy (INL)
For the DAC, relative accuracy or integral nonlinearity (INL) is
a measure of the maximum deviation, in LSBs, from a straight
line passing through the endpoints of the DAC transfer function.
Figure 6 illustrates a typical INL vs. code plot.
Differential Nonlinearity (DNL)
Differential nonlinearity is the difference between the measured
change and the ideal 1 LSB change between any two adjacent
codes. A specified differential nonlinearity of ±1 LSB maximum
ensures monotonicity. Figure 8 illustrates a typical DNL vs.
code plot.
Zero-Scale Error (VZSE)
Zero-scale error is a measure of the output voltage error from
zero voltage when zero code is loaded to the DAC register.
Full-Scale Error (VFSE)
Full-scale error is a measure of the output voltage error from
full-scale voltage when full-scale code is loaded to the DAC
register.
Full-Scale Temperature Coefficient (TCVFS)
This is a measure of the change in full-scale error with a change
in temperature. It is expressed in ppm/°C or mV/°C.
DAC Glitch Impulse (Q)
Digital-to-analog glitch impulse is the impulse injected into the
analog output when the input code in the DAC register changes
state. It is normally specified as the area of the glitch in nV s and
is measured when the digital input code is changed by 1 LSB at the
major carry transition (midscale transition). A plot of the glitch
impulse is shown in Figure 15.
Digital Feedthrough (QDF)
Digital feedthrough is a measure of the impulse injected into
the analog output of the DAC from the digital inputs of the
DAC, but is measured when the DAC output is not updated. CS
Power Supply Sensitivity (PSS)
is held high while the CLK and SDI signals are toggled. It is
specified in nV s, and is measured with a full-scale code change
on the data bus, such as from all 0s to all 1s and vice versa. A
typical plot of digital feedthrough is shown in Figure 16.
This specification indicates how the output of the DAC is
affected by changes in the power supply voltage. Power supply
sensitivity is quoted in terms of % change in output per % change
in VDD for full-scale output of the DAC. VDD is varied by ±10%.
Reference Feedthrough (VOUT/VREF)
This is a measure of the feedthrough from the VREF input to the
DAC output when the DAC is loaded with all 0s. A 100 kHz,
1 V p-p is applied to VREF. Reference feedthrough is expressed in
dB or mV p-p.
AD7398/AD7399
Rev. C | Page 10 of 24
TYPICAL PERFORMANCE CHARACTERISTICS
1.50
–1.00
–0.75
–0.50
–0.25
0
0.25
0.50
0.75
1.00
1.25
04096358430722560204815361024512
INL (LSB)
CODE ( Decimal)
02179-006
AD7398
V
DD
= +5V
V
SS
= –5V
V
REF
= +2. 5V
T
A
= 25° C
Figure 6. AD7398 INL vs. Code (TA = 25°C)
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
INL (LSB)
CODE ( Decimal)
DAC D
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
INL (LSB)
CODE ( Decimal)
DAC C
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
INL (LSB)
CODE ( Decimal)
DAC B
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
02179-007
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
INL (LSB)
CODE ( Decimal)
DAC A
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
Figure 7. AD7399 INL vs. Code (TA = 25°C)
0.5
–0.5
–0.4
–0.3
–0.2
–0.1
0
0.1
0.2
0.3
0.4
04096358430722560204815361024512
DNL ( LSB)
CODE ( Decimal)
02179-008
AD7398
V
DD
= +5V
V
SS
= –5V
V
REF
= +2. 5V
T
A
= 25° C
Figure 8. AD7398 DNL vs. Code (TA = 25 °C)
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
DNL ( LSB)
CODE ( Decimal)
DAC D
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
DNL ( LSB)
CODE ( Decimal)
DAC C
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
DNL ( LSB)
CODE ( Decimal)
DAC B
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
02179-009
–0.50
–0.25
0
0.25
0.50
0128 256 384 512 640 768 896 1024
DNL ( LSB)
CODE ( Decimal)
DAC A
T
A
= 25° C, V
DD
= +5V,
V
SS
= –5V, V
REF
= +2. 5V
Figure 9. AD7399 DNL vs. Code (TA = 25 °C)
AD7398/AD7399
Rev. C | Page 11 of 24
1.00
–1.00
–0.75
–0.50
–0.25
0
0.25
0.50
0.75
–5 –4 –3 –2 –1 012345
INL, DNL, FSE (LSB)
REFERENCE VOLT AGE (V)
02179-010
INL
DNL
FSE
AD7398
T
A
= 25° C
V
DD
= +5V
V
SS
= –5V
Figure 10. AD7398 INL, DNL, FSE vs. Reference Voltage
100
90
80
70
60
50
40
30
20
10
004096358430722560204815361024512
REF E RE NCE INPUT CURRE NT A)
CODE ( Decimal)
02179-011
AD7398
V
DD
= +5V
V
SS
= –5V
V
REF
= +2. 5V
T
A
= 25° C
Figure 11. AD7398 Reference Input Current vs. Code
1000
100
10 04096358430722560204815361024512
REF E RE NCE INPUT RE S ISTANCE (kΩ)
CODE ( Decimal)
02179-012
AD7398
V
DD
= +5V
V
SS
= –5V
T
A
= 25° C
Figure 12. AD7398 Reference Input Resistance vs. Code
10
–10
–8
–6
–4
–2
0
2
4
6
8
–20 20151050–5–15–15
ΔV
OUT
(mV)
SO URCE OR SI NK CURRE NT F ROM V
OUT
(mA)
02179-013
AD7398/AD7399
T
A
= 25° C
SI NKING CURRE NT I NTO V
OUT
V
DD
= +3V, V
SS
= 0V
V
DD
= +5V, V
SS
= –5V
V
DD
= +5V, V
SS
= 0V
SO URCING CURRE NT F ROM V
OUT
V
DD
= +5V, V
SS
= –5V
V
DD
= +5V, V
SS
= 0V
V
DD
= +3V, V
SS
= 0V
Figure 13. ΔVOUT vs. Load Current
25
20
15
10
5
0
0.4 2.62.42.22.01.81.61.41.21.00.80.6
COUNTS
FULL-SCALE ERROR TEMPCO (ppm/°C)
02179-014
AD7398
SAMPLE SIZE = 125
–40°C TO + 125°C
Figure 14. AD7398 Full-Scale Error Tempco
Figure 15. AD7398 Midscale Glitch
AD7398/AD7399
Rev. C | Page 12 of 24
02179-016
TI M E ( 100ns/ DIV)
CLO CK ( 5V /DI V )
V
OUT
(50mV/ DIV)
100
90
10
0%
Figure 16. AD7398 Digital Feedthrough
02179-017
TIME (5µs/DIV)
CS (5V/DIV)
V
OUT
(2V/DIV)
DLY 54µs
5V 5µs
2v
100
90
10
0%
V
DD
= +5V, V
SS
= –5V, V
REF
= +5V
Figure 17. AD7398 Large Signal Settling Time
02179-018
TIME (2µs/DIV)
V
DD
= +5V, V
SS
= –5V, V
REF
= +5V
V
OUT
(2V/DIV)
DLY 67µsA2 0.8V
5V 2µs
CS (5V/DIV)
2V
100
90
10
0%
Figure 18. AD7398 Shutdown Recovery
100 1M100k
0
–108
–96
–84
–72
–60
–48
–36
–24
–12
10k1k FRE QUENCY ( Hz )
ATTENUAT IO N ( dB)
02179-019
0x000
0x001
0x002
0x004
0x008
0x010
0x020
0x040
0x080
0x100
0x200
0x400
0x800
0xFFF
V
DD
= +5V
V
SS
= –5V
V
REF
= +100mV rms
T
A
= 25° C
Figure 19. AD7398 Multiplying Gain vs. Frequency
5
2
1
6
5
0
1
2
3
4
1k 10k 100k 1M 10M 100M
SUPP LY CURRENT (mA)
CLOCK FRE QUENCY ( Hz )
02179-020
4
3
T
A
= 25° C
1. V
DD
= +5V, V
SS
= –5V, CODE = 0x000, 0xFFF
3. V
DD
= +5V, V
SS
= –5V, CODE = 0x555
3. V
DD
= +5V, V
SS
= 0V, CODE = 0x000, 0xFFF
4. V
DD
= +5V, V
SS
= 0V, CODE = 0x555
5. V
DD
= +3V, V
SS
= 0V, CODE = 0x000, 0xFFF
6. V
DD
= +3V, V
SS
= 0V, CODE = 0x555
Figure 20. AD7398 Supply Current vs. Clock Frequency
2.00
AD7398
T
A
= 25° C
V
REF
= +2. 5V
1.00
1.25
1.50
1.75
23456
PO WER SUP P LY CURRE NT (mA)
POWER SUPPLY VOL T AGE (V)
02179-021
DUAL S UP P LY
±3V
±5V
SINGLE SUPPLY
Figure 21. AD7398 Supply Current vs. Supply Voltage
AD7398/AD7399
Rev. C | Page 13 of 24
3.0
0
0.5
1.0
1.5
2.0
2.5
–50 050 100 150
SUPP LY CURRENT (mA)
TEMPERATURE (°C)
02179-022
AD7398/AD7399
V
DD
= +5V
V
SS
= –5V
Figure 22. Supply Current vs. Temperature
36
35
34
33
32
31
–60 –40 140120100806040200–20
SHUT DOWN CURRE NT A)
TEMPERATURE (°C)
02179-023
AD7398/AD7399
V
DD
= +5V
V
SS
= –5V
Figure 23. Shutdown Current vs. Temperature
1.00
0.75
0.50
0.25
00600500400300200100
NOM INAL CHANGE IN VO LT AGE (mV )
HOURS OF OPE RATION AT 150°C
02179-024
AD7398
SAMPLE SIZE = 135
V
REF
= 2.5V
CODE = 0xFFF
CODE = 0x000
Figure 24. AD7398 Long-Term Drift
AD7398/AD7399
Rev. C | Page 14 of 24
THEORY OF OPERATION
0
2179-025
V
REF
A
V
DD
V
REF
B
V
REF
C
V
REF
D
DAC A
DAC
REGISTER
INPUT
REGISTER V
OUT
A
DAC B
DAC
REGISTER
INPUT
REGISTER V
OUT
B
DAC C
DAC
REGISTER
INPUT
REGISTER V
OUT
C
DAC D
DAC
REGISTER
INPUT
REGISTER V
OUT
D
SERIAL
REGISTER
CLK
SDI
CS
AD7398/AD7399
POWER
ON RESET
V
SS
GNDRS LDAC
ADDRESS
DECODE
4
12/10
Figure 25. Simplified Block Diagram
The AD7398/AD7399 contain four 12-bit and 10-bit,
respectively, voltage output, digital-to-analog converters. Each
DAC has its own independent multiplying reference input. Both
the AD7398 and AD7399 use a 3-wire, SPI-compatible serial
data interface, with an asynchronous RS pin for zero-scale reset.
In addition, an LDAC strobe enables four-channel simultaneous
updates for hardware-synchronized output voltage changes.
02179-026
AD7398/AD7399
V
OUT
A
V
REF
GND V
SS
V
DD
R
R
Figure 26. Simplified DAC Channel
DAC OPERATION
The internal R-2R ladder of the AD7398/AD7399 operates in
the voltage switching mode, maintaining an output voltage that
is the same polarity as the input reference voltage. A proprietary
scaling technique is used to attenuate the input reference voltage in
the DAC. The output buffer amplifies the internal DAC output to
achieve a VREF to VOUT gain of unity.
The nominal DAC output voltage is determined by the
externally applied VREF and the digital data (D) as
VOUT = VREF × D/4096 (For AD7398) (1)
VOUT = VREF × D/1024 (For AD7399) (2)
where:
D is the 12-bit or 10-bit decimal equivalent of the data word.
VREF is the externally applied reference voltage.
In order to maintain good analog performance, the user should
bypass power supplies with 0.01 μF ceramic capacitors (mount
them close to the supply pins) and 1 μF to 10 μF tantalum
capacitors in parallel. In addition, clean power supplies with low
ripple voltage capability should be used. Switching power supplies
can be used for this application, but beware of its higher ripple
voltage and PSS frequency-dependent characteristics. It is also
best to supply power to the AD7398/AD7399 from the systems
analog supply voltages. Do not use the digital 5 V supply.
The reference input resistance is code dependent, exhibiting
worst case 35 kΩ for AD7398 when the DAC is loaded with
alternating codes 010101010101. Similarly, the reference input
resistance is 40 kΩ for AD7399 when the DAC is loaded with
0101010101.
AD7398/AD7399
Rev. C | Page 15 of 24
OPERATION WITH VREF EQUAL TO THE SUPPLY
The AD7398/AD7399 are designed to approach the full output
voltage swing from ground to VDD or VSS. The maximum output
swing is achieved when the corresponding VREF input pin is tied
to the same power supply. This power supply should be low noise
and low ripple, preferably operated by a suitable reference voltage
source such as ADR292 or REF02. The output swing is limited
by the internal buffer offset voltage and the output drive current
capability of the output stage. Users should at least budget the VZSE
offset voltage as the closest the output voltage can get to either
supply voltage under a no load condition. Under a loaded output,
degrade the headroom by a factor of 2 mV per 1 mA of load
current. Also note that the internal op amp has an offset voltage
so that the first eight codes of AD7398 may not respond at the
supply voltage or at ground until the internal DAC voltage
exceeds the offset voltage of the output buffers. Similarly, the first
two codes of AD7399 should not be used.
POWER SUPPLY SEQUENCING
VDD/VSS of AD7398/AD7399 should be powered from the system
analog supplies. The external reference input can be supplied from
the same supply to avoid a possible latch-up when the reference is
powered on prior to VDD/VSS, or powered off subsequent to
VDD/VSS. If VDD/VSS and VREF have separate power sources, ensure
the power-up sequence is GND, VDD, VSS, VREF/digital input/digital
output. The reverse sequence applies to the power-down sequence.
The order of VREF and digital input/digital output is not important.
In addition, VREF pins of the unused DACs should be connected to
GND or some other power sources to ensure a similar power-
up/power-down sequence.
PROGRAMMABLE POWER SHUTDOWN
The two MSBs of the serial input register, SA and SD, are used
to program various shutdown modes. If SA is set to Logic 1, all
DACs are placed in shutdown mode. If SA = 0 and SD = 1, a
corresponding DAC is shutdown addressed by Bit A0 and
Bit A1 (see the Input Registers section).
WORST CASE ACCURACY
Assuming a perfect reference, the worst-case output voltage can
be calculated from the following equation:

INLVVV
D
VZSEFSEREF
N
OUT 2 (3)
where:
D = decimal code loaded to DAC ranges 0 ≤ D ≤ 2N–1.
N = number of bits.
VREF = applied reference voltage.
VFSE = full-scale error in volts.
VZSE = zero-scale error in volts.
INL = integral nonlinearity in volts. INL is 0 at full scale or zero
scale.
SERIAL DATA INTERFACE
The AD7398/AD7399 uses a 3-wire (CS, SDI, CLK) SPI-
compatible serial data interface. Serial data of the AD7398 and
AD7399 is clocked into the serial input register in a 16-bit and 14-
bit data-word format, respectively. MSBs are loaded first. The Input
Registers section defines the 16 data-word bits for AD7398 and the
14 data-word bits for the AD7399. Data is placed on the SDI pin,
and clocked into the register on the positive clock edge of CLK,
subject to the data setup and data hold time requirements specified
in the Specifications section. Data can only be clocked in while the
CS chip select pin is active low. For the AD7398, only the last 16
bits clocked into the serial register are interrogated when the CS pin
returns to the logic high state, and extra data bits are ignored. For
the AD7399, only the last 14 bits clocked into the serial register are
interrogated when the CS pin returns to the logic high state.
Because most microcontrollers output serial data is in eight-bit
bytes, two right-justified data bytes can be written to the AD7398
and AD7399. Keeping the CS line low between the first and second
byte transfers results in a successful serial register update.
Once the data is properly aligned in the shift register, the positive
edge of the CS initiates the transfer of new data to the target DAC
register, determined by the decoding of Address Bit A1 and
Address Bit A0. For the AD7398, Table 5, Table 6, the Input
Registers section, Figure 3, and Figure 4 define the characteristics
of the serial interface. For the AD7399, Table 5, Table 6, the Input
Registers section, and Figure 4 (with a 14-bit exception) define the
characteristics of the serial interface. Figure 27 and Figure 28 show
the equivalent logic interface for the key digital control pins for
AD7398 and AD7399.
An asynchronous RS provides hardware control reset to zero-
code state over the preset function and DAC register loading. If
this function is not needed, the RS pin can be tied to logic high.
02179-027
EN
CLK
SDI
SHIFT
REGISTER
ADDRESS
DECODER
A
B
C
D
CS
TO INPUT REGISTER
Figure 27. Equivalent Logic Interface
AD7398/AD7399
Rev. C | Page 16 of 24
POWER-ON RESET
When the VDD power supply is turned on, an internal reset
strobe forces all the input and DAC registers to the zero-code
state. The VDD power supply should have a smooth positive
ramp without drooping in order to have consistent results,
especially in the region of VDD = 1.5 V to 2.2 V. The VSS supply
has no effect on the power-on reset performance. The DAC
register data stays at zero until a valid serial register data load
takes place.
ESD Protection Circuits
All logic input pins contain back-biased ESD protection Zeners
connected to ground (GND) and VDD as shown in Figure 28.
02179-028
GND
V
DD
DIGITAL INPUTS
5k
Figure 28. Equivalent ESD Protection Circuits
MICROPROCESSOR INTERFACING
Microprocessor interfacing to the AD7398/AD7399 is via a
serial bus that uses standard protocol compatible with DSP
processors and microcontrollers. The communications channel
requires a 3-wire interface consisting of a clock signal, a data
signal, and a synchronization signal. The AD7398/AD7399
require a 16-bit/14-bit data word with data valid on the rising edge
of CLK. The DAC update can be done automatically when all the
data is clocked in, or it can be done under control of LDAC.
ADSP-2101 to AD7398/AD7399 Interface
Figure 29 shows a serial interface between the AD7398/AD7399
and the ADSP-2101. The ADSP-2101 is set to operate in the serial
port (SPORT) transmit alternate framing mode. The ADSP-2101 is
programmed through the SPORT control register and should be
configured as follows: Internal clock operation, active low framing,
16-bit-word length. For the AD7398, transmission is initiated by
writing a word to the Tx register after the SPORT has been
enabled. For the AD7399, the first two bits are dont care as the
AD7399 keeps the last 14 bits. Similarly, transmission is initiated
by writing a word to the Tx register after the SPORT has been
enabled. Because of the edge-triggered difference, an inverter is
required at the SCLKs between the DSP and the DAC.
02179-029
AD7398/
AD7399
ADSP-21011
FO LDAC
TFS CS
DT SDI
SCLK CLK
1
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 29. ADSP-2101 to AD7398/AD7399 Interface
68HC11/68L11 to AD7398/AD7399 Interface
Figure 30 shows a serial interface between the AD7398/AD7399
and the 68HC11/68L11 microcontroller. SCK of the 68HC11/
68L11 drives the CLK of the DAC, and the MOSI output drives the
serial data lines SDI. CS signal is driven from one of the port lines.
The 68HC11/68L11 are configured for master mode; MSTR = 1,
CPOL = 0, and CPHA = 0. Data appearing on the MOSI output is
valid on the rising edge of SCK.
02179-030
AD7398/
AD7399
68HC11/
68L111
PC6 LDAC
PC7 CS
MOS1 SDI
SCK CLK
1
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 30. 68HC11/68L11 to AD7398/AD7399 Interface
MICROWIREto AD7398/AD7399 Interface
Figure 31 shows an interface between the AD7398/AD7399 and
any MICROWIRE-compatible device. Serial data is shifted out
on the falling edge of the serial clock and into the AD7398/
AD7399 on the rising edge of the serial clock. No glue logic is
required as the DAC clocks data into the input shift register on
the rising edge.
02179-031
AD7398/
AD7399
MICROWIRE1
SO SDI
SCK CLK
1
ADDITIONAL PINS OMITTED FOR CLARITY.
CS CS
Figure 31. MICROWIRE to AD7398/AD7399 Interface
80C51/80L51 to AD7398/AD7399 Interface
A serial interface between the AD7398/AD7399 and the 80C51/
80L51 microcontroller is shown in Figure 32. TxD of the micro-
controller drives the CLK of the AD7398/AD7399, and RxD drives
the serial data line of the DAC. P3.3 is a bit-programmable pin on
the serial port that is used to drive CS.
02179-032
AD7398/
AD7399
80C51/
80L511
P3.4 LDAC
P3.3 CS
RxD SDI
TxD CLK
1
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 32. 80C51/80L51 to AD7398/AD7399 Interface
AD7398/AD7399
Rev. C | Page 17 of 24
Note that the 80C51/80L51 provide the LSB first, although the
AD7398/AD7399 expect the MSB of the 16-bit/14-bit word
first. Care should be taken to ensure the transmit routine takes
this into account. This can usually be done with software by
shifting out and accumulating the bits in the correct order
before inputting to the DAC. In addition, 80C51 outputs two
byte words/16 bits of data. Thus for AD7399, the first two bits,
after rearrangement, should be don’t care as they are dropped
from the 14-bit word of the AD7399.
When data is to be transmitted to the DAC, P3.3 is taken low.
Data on RxD is valid on the falling edge of TxD, so the clock
must be inverted as the DAC clocks data into the input shift
register on the rising edge of the serial clock. The 80C51/80L51
transmit their data in 8-bit bytes with only eight falling clock
edges occurring in the transmit cycle. As the AD7399 requires a
14-bit word, P3.3 (or any one of the other programmable bits) is the
CS input signal to the DAC; therefore P3.3 should be brought low
at the beginning of the 16-bit write cycle 2 × 8 bit-words, and held
low until the 16-bit 2 × 8 cycle is completed. After that, P3.3 is
brought high again and the new data loads to the DAC. Again, the
first two bits, after rearranging, should be dont care. LDAC on the
AD7398/AD7399 can also be controlled by the 80C51/80L51 serial
port output by using another bit-programmable pin, P3.4.
AD7398/AD7399
Rev. C | Page 18 of 24
APPLICATIONS INFORMATION
STAIRCASE WINDOWS COMPARATOR
Many applications need to determine whether voltage levels are
within predetermined limits. Some requirements are for
nonoverlapping windows and others for overlapping windows.
Both circuit configurations are shown in Figure 33 and
Figure 34, respectively.
02179-033
AD8564 10k
+
+
WI NDOW 1
V+
10k
+
+
WI NDOW 2
V+
AD8564 10k
+
+
WI NDOW 3
V+
10k
+
+
WI NDOW 4
V+
1/2
AD8564 10k
+
+
WI NDOW 5
V+
V
TEST
VREF
AD7398/
AD7399
GND
VDD
VOUTAVREFA
VOUTBVREFB
VOUTCVREFC
VOUTDVREFD
Figure 33. Nonoverlapping Windows Comparator
02179-034
VREF
VOUTA
VOUTB
VOUTC
VOUTD
GND
WI NDOW 2
WI NDOW 1
WI NDOW 3
WI NDOW 4
WI NDOW 5
Figure 34. Nonoverlapping Windows Range
02179-035
AD8564
10k
+
+
WINDOW 1
V+
10k
+
+
WINDOW 2
V+
1/2
AD8564 10k
+
+
WINDOW 3
V+
VTEST
VREF
AD7398/
AD7399
GND
VDD
VOUTA
V
REF
A
V
OUT
B
V
REF
B
V
OUTCVREFC
VOUTD
VREFD
Figure 35. Overlapping Windows Comparator
02179-036
V
REF
V
OUT
A
V
OUT
B
V
OUT
C
V
OUT
D
GND
WI NDOW 1
WI NDOW 2
WI NDOW 3
Figure 36. Overlapping Windows Range
The nonoverlapping circuit employs one AD7398/AD7399 and
ten comparators to achieve five voltage windows. These windows
range between VREF and analog ground as shown in Figure 34.
Similarly, the overlapping circuit employs six comparators to
achieve three overlapping windows (see Figure 36).
AD7398/AD7399
Rev. C | Page 19 of 24
PROGRAMMABLE DAC REFERENCE VOLTAGE
With the flexibility of the AD7398/AD7399, one of the internal
DACs can be used to control a common programmable VREFX
for the remainder of the DACs.
The circuit configuration is shown in Figure 37. The relationship of
VREFX to VREF is dependent upon the digital code and the ratio of
R1 and R2, and is given by
1
2
21
2
1R
RD
V
R
R
VV N
REFXREFREFX ××
+×= (4)
×+
+×
=
1
2
2
1
1
2
1
R
R
N
D
R
R
V
V
REF
REFX
(5)
where:
D = decimal equivalent of input code.
N = number of bits.
VREF = applied external reference.
VREFX = reference voltage for DAC A to DAC D.
Table 7. VREFX vs. R1 and R2
R1, R2 Digital Code VREFX
R1 = R2 0000 0000 0000 2 VREF
R1 = R2 1000 0000 0000 1.3 VREF
R1 = R2 1111 1111 1111 VREF
R1 = 3R2 0000 0000 0000 4 VREF
R1 = 3R2 1000 0000 0000 1.6 VREF
R1 = 3R2 1111 1111 1111 VREF
The accuracy of VREFX is affected by the quality of R1 and R2.
Therefore, tight tolerance, low tempco, thin film resistors
should be used.
02179-037
AD7398/AD7399
DAC A
V
REF
AV
OUT
AR1 ±0.1%
R2 ±0.1%
V
REF
VIN
DAC B
V
REF
BV
OUT
B
ADR293
DAC C
V
REF
CV
OUT
C
DAC D
V
REF
DV
OUT
D
TO OTHER
COMPONENTS
Figure 37. Programmable DAC Reference
AD7398/AD7399
Rev. C | Page 20 of 24
OUTLINE DIMENSIONS
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
COMPLIANT TO JEDEC STANDARDS MS-013-AA
10.50 (0.4134)
10.10 (0.3976)
0.30 (0.0118)
0.10 (0.0039)
2.65 (0.1043)
2.35 (0.0925)
10.65 (0.4193)
10.00 (0.3937)
7.60 (0.2992)
7.40 (0.2913)
0.75 (0.0295)
0.25 (0.0098)
45°
1.27 (0.0500)
0.40 (0.0157)
COPLANARITY
0.10 0.33 (0.0130)
0.20 (0.0079)
0.51 (0.0201)
0.31 (0.0122)
SEATING
PLANE
16 9
8
1
1.27 (0.0500)
BSC
03-27-2007-B
Figure 38. 16-Lead Standard Small Outline Package [SOIC_W]
Wide Body
(RW-16)
Dimensions shown in millimeters and (inches)
16 9
81
PI N 1
SEATING
PLANE
4.50
4.40
4.30
6.40
BSC
5.10
5.00
4.90
0.65
BSC
0.15
0.05
1.20
MAX 0.20
0.09 0.75
0.60
0.45
0.30
0.19
COPLANARITY
0.10
COM P LIANT T O JEDEC S TANDARDS M O-153-AB
Figure 39. 16-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-16)
Dimensions shown in millimeters
AD7398/AD7399
Rev. C | Page 21 of 24
ORDERING GUIDE
Model1, 2 Resolution (Bits) Temperature Range Package Description Package Option Ordering Quantity
AD7398BR 12 −40°C to +125°C 16-Lead SOIC_W RW-16 47
AD7398BR-REEL 12 −40°C to +125°C 16-Lead SOIC_W RW-16 1,000
AD7398BRZ 12 −40°C to +125°C 16-Lead SOIC_W RW-16 47
AD7398BRZ-REEL 12 −40°C to +125°C 16-Lead SOIC_W RW-16 1,000
AD7398BRU 12 −40°C to +125°C 16-Lead TSSOP RU-16 96
AD7398BRU-REEL7 12 −40°C to +125°C 16-Lead TSSOP RU-16 1,000
AD7398BRUZ 12 −40°C to +125°C 16-Lead TSSOP RU-16 96
AD7398BRUZ-REEL7 12 −40°C to +125°C 16-Lead TSSOP RU-16 1,000
AD7398WBRUZ-RL7 12 −40°C to +125°C 16-Lead TSSOP RU-16 1,000
AD7399BR 10 −40°C to +125°C 16-Lead SOIC_W RW-16 47
AD7399BR-REEL 10 −40°C to +125°C 16-Lead SOIC_W RW-16 1,000
AD7399BRZ 10 −40°C to +125°C 16-Lead SOIC_W RW-16 47
AD7399BRZ-REEL 10 −40°C to +125°C 16-Lead SOIC_W RW-16 1,000
AD7399BRU 10 −40°C to +125°C 16-Lead TSSOP RU-16 96
AD7399BRU-REEL7 10 −40°C to +125°C 16-Lead TSSOP RU-16 1,000
AD7399BRUZ 10 −40°C to +125°C 16-Lead TSSOP RU-16 96
AD7399BRUZ-REEL7 10 −40°C to +125°C 16-Lead TSSOP RU-16 1,000
1 Z = RoHS Compliant Part.
2 W = Qualified for Automotive Applications.
The AD7398 contains 3254 transistors. The die size measures 108 mils × 144 mils.
AUTOMOTIVE PRODUCTS
The AD7398WBRUZ-RL7 model is available with controlled manufacturing to support the quality and reliability requirements of
automotive applications. Note that this automotive model may have specifications that differ from the commercial models; therefore,
designers should review the Specifications section of this data sheet carefully. Only the automotive grade product shown is available for
use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and
to obtain the specific Automotive Reliability reports for this model.
AD7398/AD7399
Rev. C | Page 22 of 24
NOTES
AD7398/AD7399
Rev. C | Page 23 of 24
NOTES
AD7398/AD7399
Rev. C | Page 24 of 24
NOTES
©20002011 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D02179-0-1/11(C)