LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
LM48901 Quad Class D Spatial Array
Check for Samples: LM48901
1FEATURES Available in space-saving micro SMD and LLP
packages
2 Spatial Sound Processing
I2S Compatible Input APPLICATIONS
Differential-Input Stereo ADC Laptops
Edge Rate Control Reduces EMI while Tablets
Preserving Audio Quality and Efficiency Desktop Computers
Paralleled Output Mode Sound Bars
Short Circuit and Thermal Overload Protection Multimedia Devices
Minimum external components MP3 Player Accessories
Click and Pop suppression Docking Stations
Micro-power shutdown
DESCRIPTION
The LM48901 is a quad Class D amplifier that utilizes Texas Instruments’ proprietary spatial sound processor to
create an enhanced sound stage for portable multimedia devices. The Class D output stages feature Texas
Instruments’ edge rate control (ERC) PWM architecture that significantly reduces RF emissions while preserving
audio quality and efficiency.
The LM48901’s flexible I2S interface is compatible with standard serial audio interfaces. A stereo differential-input
ADC gives the device the ability to process analog stereo audio signals.
The LM48901 is configured through an I2C compatible interface and is capable of delivering 2.8W/channel of
continuous output power into an 4load with less than 10% THD+N. A 2.1 mode pairs two output drivers in
parallel, increasing current drive for 4loads.
Output short circuit and thermal overload protection prevent the device from being damaged during fault
conditions. Superior click and pop suppression eliminates audible transients on power-up/down and during
shutdown. The LM48901 is available in space saving microSMD and LLP packages.
Table 1. Key Specifications
VALUE UNIT
SNR (A-Weighted) 87 dBA (typ)
RL= 8, THD+N 10% 1.7
Output Power/channel, PVDD = 5V W (typ)
RL= 4, THD+N 10% 2.8
THD+N 0.06% (typ)
Efficiency/Channel 89% (typ)
PSRR at 217Hz 71 dB (typ)
Shutdown current 1 μA (typ) 1 µA (typ)
1Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2011–2012, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
SDIO
PVDD
2.7V to 5.5V
I2S
INTERFACE
CS
PVDD
CS
H-
BRIDGE
OUT1+
OUT1-
H-
BRIDGE
OUT2+
OUT2-
H-
BRIDGE
OUT3+
OUT3-
H-
BRIDGE
OUT4+
OUT4-
MCLK
SCLK
I2C_EX
I2C
INTERFACE
SDA
SCL
SPATIAL
PROCESSOR
INL+
INL-
INR+ 18-BIT
STEREO ADC
INR-
WS
DGND GND PGND
SHDN
PGND
REF
CS
IOVDD
1.62V to 5.5V
CS
PLLVDD
2.7V to 5.5V
CS
DVDD
1.62V to 1.98V
CS
AVDD
2.7V to 5.5V
PLL
I2C_EN
IOGND GND
4.7 PF
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Typical Application
Figure 1. Typical Audio Amplifier Application Circuit
2Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
SDIO
PVDD
2.7V to 5.5V
I2S
INTERFACE
CS
PVDD
CS
H-
BRIDGE
OUT1+
OUT1-
H-
BRIDGE
OUT2+
OUT2-
H-
BRIDGE
OUT3+
OUT3-
H-
BRIDGE
OUT4+
OUT4-
MCLK
SCLK
I2C_EX
I2C
INTERFACE
SDA
SCL
SPATIAL
PROCESSOR
INL+
INL-
INR+ 18-BIT
STEREO ADC
INR-
WS
DGND GND PGND
SHDN
PGND
REF
CS
IOVDD
1.62V to 5.5V
CS
PLLVDD
2.7V to 5.5V
CS
DVDD
1.62V to 1.98V
CS
AVDD
2.7V to 5.5V
PLL
I2C_EN
IOGND GND
4.7 PF
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Figure 2. Channel Audio Amplifier Application Circuit
Only OUT2 and OUT3 can be configured in parallel. OUT1 and OUT4 cannot be configured in parallel.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: LM48901
G02
XYTT
Pin 1
D
E
F
1234
C
5
B
A
6
OUT4+ PVDD OUT3+ OUT2+ PVDD OUT1+
OUT4- PGND OUT3- OUT2- PGND OUT1-
IOVDD DVDD DGND AGND AVDD AVDD
SHDN I2C_EN IOGND AGND PLLVDD AVDD
I2C_EX WS SDA INR- INL- REF
MCLK SCLK SDIO SCL INR+ INL+
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Connection Diagram
micro SMD Package
Figure 3. Top View
36–Bump micro SMD Marking
Figure 4. Top View
XY = Date code
TT = Die traceability
G = Boomer Family
02 = LM48901RL
4Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
1
2
3
4
32
31
30
29
28
27
14
13
12
11
10
9
24
23
22
21
20
19
5
6
7
8
16
15
18
17
25
26
OUT4+
OUT3-
PVDD
OUT3+
OUT2+
OUT2-
OUT1+
PVDD
PGND
GND
OUT1-
REF
INL+
INL-
AVDD1
AVDD2
MCLK
SCLK
WS
SDIO
SDA
SCL
INR+
INR-
PGND
DGND
OUT4-
I2C_EX
I2C_EN
IOVDD
DVDD
SHDN
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
SQ Package
Figure 5. Top View
Table 2. Pin Descriptions
BUMP PIN NAME DESCRIPTION
A1 1 OUT4+ Channel 4 Non-Inverting Output
A2, A5 2, 7 PVDD Class D Power Supply
A3 4 OUT3+ Channel 3 Non-Inverting Output. Connect to OUT2+ in Parallel Mode.
A4 5 OUT2+ Channel 2 Non-Inverting Output. Connect to OUT3+ in Parallel Mode.
A6 8 OUT1+ Channel 1 Non-Inverting Output
B1 31 OUT4- Channel 4 Inverting Output
B2, B5 9, 32 PGND Power Ground
B3 3 OUT3- Channel 3 Inverting Output. Connect to OUT2- in Parallel Mode.
B4 6 OUT2- Channel 2 Inverting Output. Connect to OUT3- in Parallel Mode.
B6 10 OUT1- Channel 1 Inverting Output
C1 29 IOVDD Digital Interface Power Supply
C2 28 DVDD Digital Power Supply
C3 30 DGND Digital Ground
C4 11 AGND1 Modulator Analog Ground
C5 AVDD3 ADC Reference Power Supply
C6 12 AVDD1 Modulator Analog Power Supply. Set to same voltage as PVDD for maximum headroom.
D1 27 SHDN Active Low Shutdown. Connect to VDD for normal operation.
D2 26 I2C_EN I2C Enable Input
D3 30 IOGND Digital Interface Ground
D4 AGND2 ADC Analog Ground
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 2. Pin Descriptions (continued)
BUMP PIN NAME DESCRIPTION
D5 PLLVDD PLL Power Supply
D6 13 AVDD2 ADC Analog Power Supply
E1 25 I2C_EX I2C Enable Output
E2 23 WS I2S Word Select Input
E3 20 SDA I2C Serial Data Input
E4 18 INR- Right Channel Inverting Analog Input
E5 15 INL- Left Channel Inverting Analog Input
E6 14 REF ADC Reference Bypass
F1 24 MCLK Master Clock
F2 22 SCLK Serial Clock Input
F3 21 SDIO I2S Serial Data Input/Output
F4 19 SCL I2C Clock Input
F5 17 INR+ Right Channel Non-Inverting Analog Input
F6 16 INL+ Left Channel Non-Inverting Analog Input
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Absolute Maximum Ratings (1) (2)
Supply Voltage
AVDD, PVDD, PLVDD, IOVDD(1) 6.0V
Supply Voltage, DVDD(1) 2.2V
Storage Temperature 65°C to + 150°C
Input Voltage 0.3V to VDD + 0.3V
Power Dissipation (3) Internally limited
ESD Susceptibility (4) 2000V
ESD Susceptibility (5) 150V
Junction Temperature 150°C
Thermal Resistance
θJA (microSMD) 26°C/W
θJA (LLP) 26°C/W
θJC (LLP) 2.6°C/W
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of
device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or
other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating
Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All
voltages are measured with respect to the ground pin, unless otherwise specified.
(2) The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as
otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and
are not guaranteed.
(3) The maximum power dissipation must be derated at elevated temperatures and is dictated by TJMAX,θJA, and the ambient temperature,
TA. The maximum allowable power dissipation is PDMAX = (TJMAX TA) / θJA or the given in Absolute Maximum Ratings, whichever is
lower.
(4) Human body model, applicable std. JESD22-A114C.
(5) Machine model, applicable std. JESD22-A115-A.
Operating Ratings
Temperature Range
TMIN TATMAX 40°C TA+85°C
Supply Voltage
AVDD 2.7V AVDD 5.5V
6Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Operating Ratings (continued)
PVDD 2.7V PVDD 5.5V
PLLVDD 2.7V PLLVDD 5.5V
IOVDD 1.62V IOVDD 5.5V
DVDD 1.62V DVDD 1.98V
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Electrical Characteristics PVDD = AVDD = 5V, IOVDD = PLLVDD = 3.3V, DVDD = 1.8 (1) (2)
The following specifications apply for AV= 0dB, CREF = 4.7µF, RL= 8, f = 1kHz, unless otherwise specified. Limits apply for
TA= 25°C. LM48901 Units
Symbol Parameter Conditions Min Typ Max (Limits)
(2) (3) (2)
AVDD Analog Supply Voltage Range (4) 2.7 5.5 V
PVDD Amplifier Supply Voltage Range (4) 2.7 5.5 V
PLLVDD PLL Supply Voltage Range 2.7 5.5 V
IOVDD Interface Supply Voltage Range 1.62 5.5 V
DVDD Digital Supply Voltage Range 1.62 1.98 V
LM48901RL 17.5 21 mA
AIDD Analog Quiescent Supply Current LM48901SQ 19.2 22.3 mA
Amplifier Quiescent Supply
PIDD RL= 85.25 8.25 mA
Current
PLLIDD PLL Quiescent Supply Current LM48901RL 1.5 mA
Quiescent Digital Power Supply
DIDD 5.5 6.2 mA
Current
Shutdown Current (Analog,
ISD Shutdown Enabled 1 5 μA
Amplifier and PLL Supplies)
DISTBY Digital Standby Current 30 μA
DISD Digital Shutdown Current Shutdown Enabled 2 μA
VOS Differential Output Offset Voltage VIN = 0 –17 0 17 mV
Power Up (Device Initialization) 150 ms
TWU Wake-up Time From Shutdown 30 ms
fSW Switching Frequency fS= 48kHz 384 kHz
RL= 4, THD+N = 10%
f = 1kHz, 22kHz BW
VDD = 5V 2.8 W
VDD = 3.6V 1.4 W
RL= 4, THD+N = 1%
f = 1kHz, 22kHz BW
VDD = 5V 2.2 W
VDD = 3.6V 1.2 W
POOutput Power/Channel RL= 8, THD+N = 10%
f = 1kHz, 22kHz BW
VDD = 5V 1.7 W
VDD = 3.6V 825 mW
RL= 8, THD+N = 1%
f = 1kHz, 22kHz BW
VDD = 5V 1.0 1.3 W
VDD = 3.6V 650 mW
(1) The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as
otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and
are not guaranteed.
(2) RLis a resistive load in series with two inductors to simulate an actual speaker load. For RL= 8, the load is 15μH+8+15μH. For RL=
4, the load is 15μH+4+15μH.
(3) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.
(4) Maintain PVDD and AVDD at the same voltage potential.
8Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Electrical Characteristics PVDD = AVDD = 5V, IOVDD = PLLVDD = 3.3V, DVDD = 1.8 (1) (2) (continued)
The following specifications apply for AV= 0dB, CREF = 4.7µF, RL= 8, f = 1kHz, unless otherwise specified. Limits apply for
TA= 25°C. LM48901 Units
Symbol Parameter Conditions Min Typ Max (Limits)
(2) (3) (2)
RL= 4, THD+N = 10%, f = 1kHz, 22kHz BW
VDD = 5V 3.2 W
VDD = 3.6V 1.6 W
POOutput Power (Parallel Mode) (5) RL= 4, THD+N = 1%, f = 1kHz, 22kHz BW
VDD = 5V 2.5 W
VDD = 3.6V 1.2 W
THD+N Total Harmonic Distortion + Noise PO= 500mW, f = 1kHz, RL= 80.06 %
VRIPPLE = 200mVP-P sine, Inputs AC GND, CIN = 1μF
fRIPPLE = 217Hz, Applied to PVDD 67 dB
fRIPPLE = 217Hz, Applied to DVDD 54 dB
Power Supply Rejection Ratio
PSRR fRIPPLE = 1kHz, Applied to PVDD 66 dB
(ADC Path) fRIPPLE = 1kHz, Applied to DVDD 54 dB
fRIPPLE = 10kHz, Applied to PVDD 57 dB
fRIPPLE = 10kHz, Applied to DVDD 52 dB
VRIPPLE = 200mVP-P sine, Inputs –120dBFS
fRIPPLE = 217Hz, Applied to PVDD 71 dB
fRIPPLE = 217Hz, Applied to DVDD 58 dB
Power Supply Rejection Ratio
PSRR fRIPPLE = 1kHz, Applied to PVDD 69 dB
(I2S Path) fRIPPLE = 1kHz, Applied to DVDD 57 dB
fRIPPLE = 10kHz, Applied to PVDD 70 dB
fRIPPLE = 10kHz, Applied to DVDD 55 dB
VRIPPLE = 1VP-P, fRIPPLE = 217Hz,
CMRR Common Mode Rejection Ratio 60 dB
AV= 0dB
VDD = 5V, PO= 1.1W 89 %
ηEfficiency/Channel VDD = 3.6V, PO= 400mW 87 %
VDD = 5V, PO= 1.1W 87 %
ηEfficiency VDD = 3.6V, PO= 400mW 86 %
ADC Input, PO= 1W 85 dB
SNR Signal-to-Noise-Ratio I2S Input, PO= 1W 87 dB
Common Mode Input Voltage
CMVR 5 V
Range Inputs AC GND, A-weighted, 130 μV
AV= 0dB
εOS Output Noise I2S Input 72 μV
XTALK Crosstalk 75 dB
(5) Only OUT2 and OUT3 can be configured in Parallel Mode.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
I2C Interface Characteristics (1) (2)
The following specifications apply for RPU = 1kto IOVDD, unless otherwise specified. Limits apply for TA= 25°C.
LM48901
Symbol Parameter Conditions Units
Min Typ Max
(3) (4) (3)
VIH Logic Input High Threshold SDA, SCL 0.7*IOVDD V
VIL Logic Input Low Threshold SDA, SCL 300 mV
VOL Logic Output Low Threshold SDA, ISDA = 3.6mA 0.35 V
IOH Logic Output High Current SDA, SCL 2 uA
SCL Frequency 400 kHz
Hold Time
1 0.6 µs
(repeated START Condition)
2 Clock Low Time 1.3 µs
3 Clock High Time 600 ns
Setup Time for Repeated START
4 600 ns
condition
5 Data Hold Time Output 300 900 ns
6 Data Setup Time 100 ns
7 SDA Rise Time 300 ns
8 SDA Fall Time 300 ns
9 Setup Time for STOP Condition 600 ns
Bus Free Time Between STOP
10 1.3 µs
and START Condition
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of
device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or
other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating
Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All
voltages are measured with respect to the ground pin, unless otherwise specified.
(2) The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as
otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and
are not guaranteed.
(3) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.
(4) Typical values represent most likely parametric norms at TA= +25ºC, and at the Recommended Operation Conditions at the time of
product characterization and are not guaranteed.
10 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
I2S Timing Characteristics (1) (2)
The following specifications apply for DVDD = 1.8V, unless otherwise specified. Limits apply for TA= 25°C.
LM48901 Units
Symbol Parameter Conditions Min Typ Max (Limits)
(3) (4) (3)
tMCLKL MCLK Pulse Width Low 16 ns
tMCLKH MCLK Pulse Width High 16 ns
tMCLKY MCLK Period 27 ns
tBCLKR SCLK rise time 3 ns
tBCLKCF SCLK fall time 3 ns
tBCLKDS SCLK Duty Cycle 50 %
LRC Propagation Delay from
TDL 10 ns
SCLK falling edge
DATA Setup Time to SCLK Rising
TDST 10 ns
Edge
DATA Hold Time from SCLK
TDHT 10 ns
Rising Edge
(1) The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as
otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and
are not guaranteed.
(2) RLis a resistive load in series with two inductors to simulate an actual speaker load. For RL= 8, the load is 15μH+8+15μH. For RL=
4, the load is 15μH+4+15μH.
(3) Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.
(4) Typical values represent most likely parametric norms at TA= +25ºC, and at the Recommended Operation Conditions at the time of
product characterization and are not guaranteed.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Links: LM48901
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
PARALLEL MODE
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Typical Performance Characteristics
THD+N THD+N
vs vs
FREQUENCY FREQUENCY
VDD = 3.6V, POUT = 500mW, VDD = 5V, POUT = 925 mW,
RL= 8, ADC Input RL= 8, ADC Input
THD+N THD+N
vs vs
FREQUENCY FREQUENCY
VDD = 3.6V, POUT = 7505 mW, VDD = 5V, POUT = 1.3W,
RL= 4, ADC Input RL= 4, ADC Input
THD+N THD+N
vs vs
FREQUENCY FREQUENCY
VDD = 3.6V, POUT = 900mW, VDD = 3.6V, POUT = 450mW,
RL= 4, ADC Input RL= 8, I2S Input
12 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
PARALLEL MODE
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
PARALLEL MODE
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
0.01
0.1
1
10
100
0.01 0.1 1 10 100
FREQUENCY (kHz)
THD+N (%)
SINGLE CHANNEL
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Typical Performance Characteristics (continued)
THD+N THD+N
vs vs
FREQUENCY FREQUENCY
VDD = 5V, POUT = 950mW, VDD = 3.6V, POUT = 750mW,
RL= 8, I2S Input RL= 4, I2S Input
THD+N THD+N
vs vs
FREQUENCY FREQUENCY
VDD = 5V, POUT = 1.65W, VDD = 3.6V, POUT = 850mW,
RL= 4, I2S Input RL= 4, I2S Input
THD+N
vs THD+N
FREQUENCY vs
VDD = 5V, POUT = 1.8W, OUTPUT POWER
RL= 4, I2S Input RL= 8, f = 1kHz, ADC Input
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Links: LM48901
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
SINGLE CHANNEL
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
SINGLE CHANNEL
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
ALL CHANNELS
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
PARALLEL MODE
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
SINGLE CHANNEL
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
ALL CHANNELS
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Typical Performance Characteristics (continued)
THD+N THD+N
vs vs
OUTPUT POWER OUTPUT POWER
RL= 4, f = 1kHz, ADC Input, Single channel RL= 8, f = 1kHz, ADC Input
THD+N THD+N
vs vs
OUTPUT POWER OUTPUT POWER
RL= 4, f = 1kHz, ADC Input, All channels RL= 4, f = 1kHz, ADC Input, Parallel mode
THD+N THD+N
vs vs
OUTPUT POWER OUTPUT POWER
RL= 8, f = 1kHz, I2S Input, Single mode RL= 4, f = 1kHz, I2S Input, Single channel
14 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
0
10
20
30
40
50
60
70
80
90
100
0500 1000 1500 2000 2500
OUTPUT POWER (mW)
EFFICIENCY (%)
PVDD = 5V
PVDD = 3.6V
0
10
20
30
40
50
60
70
80
90
100
0500 1000 1500 2000
OUTPUT POWER (mW)
EFFICIENCY (%)
PVDD = 5V
PVDD = 3.6V
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
ALL CHANNELS
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
PARALLEL MODE
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
ALL CHANNELS
0.01
0.1
1
10
100
0.001 0.01 0.1 1 10
OUTPUT POWER (W)
THD+N (%)
VDD = 5V
VDD = 3.6V
ALL CHANNELS
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Typical Performance Characteristics (continued)
THD+N THD+N
vs vs
OUTPUT POWER OUTPUT POWER
RL= 8, f = 1kHz, I2S Input, All channels RL= 4, f = 1kHz, I2S Input, All channels
THD+N THD+N
vs vs
OUTPUT POWER OUTPUT POWER
RL= 4, f = 1kHz, I2S Input, All channels RL= 4, f = 1kHz, I2S Input, Parallel mode
EFFICIENCY EFFICIENCY
vs vs
OUTPUT POWER OUTPUT POWER
RL= 8, f = 1kHz, ADC Input, All channels RL= 4, f = 1kHz, ADC Input, All channels
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 15
Product Folder Links: LM48901
-90
-80
-70
-60
-50
-40
-30
-20
-10
0
PSRR (dB)
0.01 0.1 1 10 100
FREQUENCY (kHz)
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
PARALLEL MODE
THD + N = 10%
THD + N = 1%
OUTPUT POWER (W)
0
1.5
3.5
4
3
2.5
2
1
0.5
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
SINGLE CHANNEL
THD + N = 10%
THD + N = 1%
0
1.5
3.5
4
OUTPUT POWER (W)
3
2.5
2
1
0.5
0
100
200
300
400
500
600
700
800
900
1000
0 500 1000 1500 2000
OUTPUT POWER (mW)
POWER DISSIPATION (mW)
ALL CHANNELS
VDD = 5V
VDD
= 3.6V
0
500
1000
1500
2000
2500
3000
0 500 1000 1500 2000 2500
OUTPUT POWER (mW)
POWER DISSIPATION (mW)
ALL CHANNELS
VDD = 5V
VDD = 3.6V
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Typical Performance Characteristics (continued)
POWER DISSIPATION POWER DISSIPATION
vs vs
OUTPUT POWER OUTPUT POWER
RL= 8, f = 1kHz, ADC Input RL= 4, f = 1kHz, ADC Input
OUTPUT POWER OUTPUT POWER
vs vs
SUPPLY VOLTAGE SUPPLY VOLTAGE
RL= 4, f = 1kHz, ADC Input, Single mode RL= 4, f = 1kHz, ADC Input, Parallel mode
PSRR
OUTPUT POWER vs
vs FREQUENCY
SUPPLY VOLTAGE PVDD = 5V, VRIPPLE = 200mVP-P, RL= 8,
RL= 8, f = 1kHz, ADC Input, Single channel ADC Mode, ADC input = AC GND
16 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
0
1
2
3
4
5
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
0
5
10
15
20
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
ADC MODE
I2S MODE
-70
-60
-50
-40
-30
-20
-10
0
PSRR (dB)
0.01 0.1 1 10 100
FREQUENCY (kHz)
-60
-50
-40
-30
-20
-10
0
PSRR (dB)
0.01 0.1 1 10 100
FREQUENCY (kHz)
-90
-80
-70
-60
-50
-40
-30
-20
-10
0
PSRR (dB)
0.01 0.1 1 10 100
FREQUENCY (kHz)
-60
-50
-40
-30
-20
-10
0
PSRR (dB)
0.01 0.1 1 10 100
FREQUENCY (kHz)
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Typical Performance Characteristics (continued)
PSRR PSRR
vs vs
FREQUENCY FREQUENCY
DVDD = 1.8V, VRIPPLE = 200mVP-P, RL= 8, PVDD = 5V, VRIPPLE = 200mVP-P, RL= 8,
ADC Mode, ADC input = AC GND I2S mode, I2S input = –120dBFS
PSRR PSRR
vs vs
FREQUENCY FREQUENCY
DVDD = 1.8V, VRIPPLE = 200mVP-P, RL= 8, VRIPPLE = 200mVP-P, RL= 8,
I2S mode, I2S input = –120dBFS ADC mode
SUPPLY CURRENT
vs SUPPLY CURRENT
SUPPLY VOLTAGE (PVDD) vs
RL= Open, ADC mode, SUPPLY VOLTAGE (AVDD)
All channels enabled RL= Open
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 17
Product Folder Links: LM48901
0
50
100
150
200
0.01 0.1 1 10 100
FREQUENCY (Hz)
OUTPUT NOISE ( )
V
P
0
50
100
150
200
0.01 0.1 1 10 100
FREQUENCY (Hz)
OUTPUT NOISE ( )
V
P
0
0.2
0.4
0.6
0.8
1
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
0
0.5
1
1.5
2
1.6 1.7 1.91.8 2
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
0
1
2
3
4
5
2.5 3 3.5 4 4.5 5 5.5
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
0
5
10
15
20
1.6 1.7 1.91.8 2
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (PA)
I2S MODE
ADC MODE
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Typical Performance Characteristics (continued)
SUPPLY CURRENT SUPPLY CURRENT
vs vs
SUPPLY VOLTAGE (PLVDD) SUPPLY VOLTAGE (DVDD)
ADC mode, All channels enabled RL= Open
SHUTDOWN CURRENT SHUTDOWN CURRENT
vs vs
SUPPLY VOLTAGE SUPPLY VOLTAGE (DVDD)
OUTPUT NOISE OUTPUT NOISE
VS VS
FREQUENCY FREQUENCY
PVDD = 5V, RL= 8, DVDD = 1.8V, RL= 8,
ADC mode, ADC Input = AC GND I2S mode, I2S Input = –120dBFS
18 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
SDA
SCL SP
START condition STOP condition
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Application Information
I2C COMPATIBLE INTERFACE
The LM48901 is controlled through an I2C compatible serial interface that consists of a serial data line (SDA) and
a serial clock (SCL). The clock and data lines are bi-directional (open drain). The LM48901 can communicate at
clock rates up to 400kHz. Figure 6 shows the I2C interface timing diagram. Data on the SDA line must be stable
during the HIGH period of SCL. The LM48901 is a transmit/receive device, and can act as the I2C master,
generating the SCL signal. Each transmission sequence is framed by a START condition and a STOP condition
Figure 7.
Due to the number of data registers, the LM48901 employs a page mode scheme. Each data write consists of 7,
8 bit data bytes, device address (1 byte), 16 bit register address (2 bytes), and 32 bit register data (4 bytes).
Each byte is followed by an acknowledge pulse Figure 8. Single byte read and write commands are ignored. The
LM48901 device address is 0110000X.
Figure 6. I2C Timing Diagram
Figure 7. Start and Stop Diagram
WRITE SEQUENCE
The example write sequence is shown in Figure 8. The START signal, the transition of SDA from HIGH to LOW
while SDA is HIGH, is generated, altering all devices on the bus that a device address is being written to the bus.
The 7-bit device address is written to the bus, most significant bit (MSB) first, followed by the R/W bit (R/W = 0
indicating the master is writing to the LM48901). The data is latched in on the rising edge of the clock. Each
address bit must be stable while SDA is HIGH. After the R/W\ bit is transmitted, the master device releases SDA,
during which time, an acknowledge clock pulse is generated by the slave device. If the LM48901 receives the
correct address, the device pulls the SDA line low, generating and acknowledge bit (ACK).
Once the master device registers the ACK bit, the first 8-bit register address word is sent, MSB first [15:8]. Each
data bit should be stable while SCL is HIGH. After the first 8-bit register address is sent, the LM48901 sends
another ACK bit. Upon receipt of acknowledge, the second 8-bit register address word is sent [7:0], followed by
another ACK bit. The register data is sent, 8-bits at a time, MSB first in the following order [7:0], [15:8], [23:16],
[31:24]. Each 8-bit word is followed by an ACK, upon receipt of which the successive 8-bit word is sent.
Following the acknowledgement of the last register data word [31:24], the master issues a STOP bit, allowing
SDA to go high while SDA is high.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 19
Product Folder Links: LM48901
START MSB DEVICE ADDRESS W
LSB ACK
SCL
SDA REGISTER ADDRESS [15:8] REGISTER ADDRESS [7:0]
ACK ACK
ACK REGISTER DATA [7:0] REGISTER DATA [15:8]
ACK ACK
STOP
SCL
SDA
SCL
SDA REGISTER DATA [23:16] REGISTER DATA [31:24]
ACK ACK
START MSB DEVICE ADDRESS R
LSB
START MSB DEVICE ADDRESS W
LSB ACK
SCL
SDA REGISTER ADDRESS [15:8] REGISTER ADDRESS [7:0]
ACK ACK
ACK REGISTER DATA [15:8] REGISTER DATA [23:16]
ACK ACK
STOPREGISTER DATA [31:24] ACK
REGISTER DATA [7:0]
SCL
SDA
SCL
SDA
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Figure 8. Example I2C Write Sequence
READ SEQUENCE
The example read sequence is shown in Figure 9. The START signal, the transition of SDA from HIGH to LOW
while SDA is HIGH, is generated, altering all devices on the bus that a device address is being written to the bus.
The 7-bit device address is written to the bus, followed by the R/W = 0. After the R/W bit is transmitted, the
master device releases SDA, during which time, an acknowledge clock pulse is generated by the slave device. If
the LM48901 receives the correct address, the device pulls the SDA line low, generating and acknowledge bit
(ACK). Once the master device registers the ACK bit, the first 8-bit register address word is sent, MSB first
[15:8], followed by and ACK from the LM48901. Upon receipt of the acknowledge, the second 8-bit register
address word is sent [7:0], followed by another ACK bit. Following the acknowledgement of the last register
address, the master initiates a REPEATED START, followed by the 7-bit device address, followed by R/W = 1
(R/W = 1 indicating the master wants to read data from the LM48901). The LM48901 sends an ACK, followed by
the selected register data. The register data is sent, 8-bits at a time, MSB first in the following order [7:0], [15:8],
[23:16], [31:24]. Each 8-bit word is followed by an ACK, upon receipt of which the successive 8-bit word is sent.
Following the acknowledgement of the last register data word [31:24], the master issues a STOP bit, allowing
SDA to go high while SDA is high.
Figure 9. Example I2C Read Sequence
I2S DATA FORMAT
The LM48901 supports three I2S formats: Normal Mode Figure 10, Left Justified Mode Figure 11, and Right
Justified Mode Figure 12. In Normal Mode, the audio data is transmitted MSB first, with the unused bits following
the LSB. In Left Justified Mode, the audio data format is similar to the Normal Mode, without the delay between
the LSB and the change in I2S_WS. In Right Justified Mode, the audio data MSB is transmitted after a delay of a
preset number of bits.
20 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
INPUT SAMPLE
MEMORY
(48-BIT)
REGISTER SPACE
(32-BIT)
COEFFICIENT SPACE
(32-BIT)
0X000h
0X500h
0X600h
0X7FFh
0x400h - 0x4FFh: Pre-Filter Coefficients
0x000h - 0x3FFh: Array Coefficients
0x520h - 0x527h: Analog Control Registers
0x510h - 0x51Fh: System Control Registers
0x500h - 0x50Fh: Filter Control Registers
0x700h - 0x7FFh: Array Filter Sample Memory
0x600h - 0x67Fh: Pre-Filter Sample Memory
X X 23 22 012 X X 23 22 12 0
I2S_CLK
I2S_WS
I2S_DATA
LEFT CHANNEL DATA WORD RIGHT CHANNEL DATA WORD
23 22 21 20 012 X 23 21 20 012 X22 3
I2S_CLK
I2S_WS
I2S_DATA
LEFT CHANNEL DATA WORD RIGHT CHANNEL DATA WORD
X23 22 21 01 X X 23 22 21 01 X X
I2S_CLK
I2S_WS
I2S_DATA
LEFT CHANNEL DATA WORD RIGHT CHANNEL DATA WORD
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Figure 10. I2S Normal Input Format
Figure 11. I2S Left Justified Input Format
Figure 12. I2S Right Justified Input Format
MEMORY ORGANIZATION
The LM48901 memory is organized into three main regions: a 32-bit wide Coefficient Space that holds the spatial
coefficients, a 32-bit wide Register Space that holds the device configuration settings, and a 48-bit wide Audio
Sample Space that holds the current audio data sampled from either the ADCs or the I2S interface, organized as
shown in Figure 13.
Figure 13. LM48901 Memory Organization
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 21
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
COEFFICIENT MEMORY
The device must be in Debug mode in order to write to the Coefficient memory. Set Bit 7 (DBG_ENABLE) in
Filter Debug Register 1 (0x504h) = 1 to enable Debug mode. The Coefficient Memory Space is organized as
follows.
Table 3. Coefficient Memory Space
REGISTER ADDRESS REGISTER CONTENTS
(31:16) (15:0)
256x16 bit Array Taps 256x16 bit Array Taps
0x000h - 0x0FFh (Right Input to OUT4) (Left Input to OUT4)
256x16 bit Array Taps 256x16 bit Array Taps
0x100h - 0x1FFh (Right Input to OUT3) (Left Input to OUT3)
256x16 bit Array Taps 256x16 bit Array Taps
0x200h - 0x2FFh (Right Input to OUT2) (Left Input to OUT2)
256x16 bit Array Taps 256x16 bit Array Taps
0x300h - 0x3FFh (Right Input to OUT1) (Left Input to OUT1)
C2 128x16 bit Prefilter Taps C0 128x16 bit Prefilter FIR Taps
0x400h - 0x47Eh (EVEN) (Right to Right) (Left to Left)
C3 128x16 bit Prefilter Taps C1 128x16 bit Prefilter FIR Taps
0x441h - 0x47Fh (ODD) (Right to Left) (Left to Right)
CONTROL REGISTERS
Table 4. Register Map
Register Register Default 7 6 5 4 3 2 1 0
Name Address Value
0x500h 0xFFh ARRAY_TAP
[7:0]
0x500h [15:8] 0xFFh UNUSED PRE_TAP
FILTER
CONTROL 0x500h [23:16] 0xE4h CH4_SEL CH3_SEL CH2_SEL CH1_SEL
ARRAY_ PRE_ ARRAY_ PRE_
0x500h [31:24] 0x31h UNUSED
ENABLE ENABLE BYPASS BYPASS
0x501h 0x00h G1_GAIN COMP_TH
[7:0]
FILTER 0x501h [15:8] 0x00h UNUSED POST_GAIN UNUSED COMP_RATIO
COMP1 0x501h [23:16] 0x00h ARRAY_COMP_SELECT
0x501h [31:24] 0x00h UNUSED
0x502h G1_GAIN COMP_TH
[7:0] 0x00h
FILTER 0x502h [15:8] 0x00h UNUSED POST_GAIN UNUSED COMP_RATIO
COMP2 0x502h [23:16] 0x00h G1_GAIN COMP_TH
0x502h [31:24] 0x00h UNUSED POST_GAIN UNUSED COMP_RATIO
0x503h 0xFFh DBG_DATA [7:0]
[7:0]
0x503h [15:8] 0xFFh DBG_DATA [15:8]
FILTER
DEBUG0 0x503h [23:16] 0xFFh DBG_DATA [23:16]
DBG_
0x503h [31:24] 0xFFh UNUSED
STEP
DBG_ STEP_ FILTER_
0x504h 0xFFh UNUSED ACC_ADDR
[7:0] ENABLE ENABLE SELECT
FILTER 0x504h [15:8] 0xFFh UNUSED
DEBUG1 0x504h [23:16] 0xFFh UNUSED
0x504h [31:24] 0xFFh UNUSED
22 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 4. Register Map (continued)
Register Register Default 7 6 5 4 3 2 1 0
Name Address Value
0x505h 0x00h COUNT1_MODE CH_SEL
[7:0]
FILTER 0x505h [15:8] 0x80h CLEAR UNUSED COUNT2_MODE
STATS 0x505h [23:16] 0x00h COUNT1_MODE CH_SEL
0x505h [31:24] 0x80h CLEAR UNUSED COUNT2_MODE
0x508h 0x7Fh TAP_LENGTH
[7:0]
FILTER TAP 0x508h [15:8] 0x00h UNUSED
(READ-
ONLY) 0x508h [23:16] 0x00h UNUSED
0x508h [31:24] 0x00h UNUSED
0x509h 0x00h DBG_ACCL [7:0]
[7:0]
ACCUML
DEBUG 0x509h [15:8] 0x00h DBG_ACCL [15:8]
(READ- 0x509h [23:16] 0x00h DBG_ACCL [23:16]
ONLY) 0x509h [31:24] 0x00h DBG_ACCL [31:24]
0x50Ah 0x00h DBG_ACCH
[7:0]
ACCUMH
DEBUG 0x50Ah [15:8] 0x00h BDG_ACCH
(READ- 0x50Ah [23:16] 0x00h UNUSED
ONLY) 0x50Ah [31:24] 0x00h UNUSED
0x50Bh 0x00h DBG_SAT [7:0]
[7:0]
DBG SAT 0x50Bh [15:8] 0x00h DBG_SAT [15:8]
(READ-
ONLY) 0x50Bh [23:16] 0x00h DBG_SAT [23:16]
0x50Bh [31:24] 0x00h UNUSED
0x50Ch 0x00h COUNT [7:0]
[7:0]
STAT
PCNT1 0x50Ch [15:8] 0x00h COUNT [15:8]
(READ- 0x50Ch [23:16] 0x00h COUNT [23:16]
ONLY) 0x50Ch [31:24] 0x00h OVF COUNT [30:24]
0x50Dh 0x00h COUNT [7:0]
[7:0]
STAT
PCNT2 0x50Dh [15:8] 0x00h COUNT [15:8]
(READ- 0x50Dh [23:16] 0x00h COUNT [23:16]
ONLY) 0x50Dh [31:24] 0x00h OVF COUNT [30:24]
0x50Eh 0x00h COUNT [7:0]
[7:0]
STAT
ACNT1 0x50Eh [15:8] 0x00h COUNT [15:8]
(READ- 0x50Eh [23:16] 0x00h COUNT [23:16]
ONLY) 0x50Eh [31:24] 0x00h OVF COUNT [30:24]
0x50Fh 0x00h COUNT [7:0]
[7:0]
STAT
ACNT2 0x50Fh [15:8] 0x00h COUNT [15:8]
(READ- 0x50Fh [23:16] 0x00h COUNT [23:16]
ONLY) 0x50Fh [31:24] 0x00h OVF COUNT [30:24]
CONFIG
0x530h 0x30h _CLK_ DEVICE_ID
[7:0] ENABLE
ALTID_
SYS 0x530h [15:8] 0x00h ALT_DEVICE_ID
CONFIG ENABLE
CL_
0x530h [23:16] 0x8Ch UNUSED CL_PAGE CL_W CL_REQ
ENABLE
MBIST1_ MBIST0_
0x530h [31:24] 0x00h UNUSED ENABLE ENABLE
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 23
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 4. Register Map (continued)
Register Register Default 7 6 5 4 3 2 1 0
Name Address Value
0x531h 0x00h TRANS_LENGTH [7:0]
[7:0]
0x531h [15:8] 0x10h TRANS_LENGTH [15:8]
CL REG0 0x531h [23:16] 0x00h REG_START_ADDR [7:0]
0x531h [31:24] 0x00h REG_START_ADDR [16:8]
0x532h 0x00h E2_START_ADDR [7:0]
[7:0]
0x532h [15:8] 0x00h E2_START_ADDR [15:8]
CL REG1 0x532h [23:16] 0x00h UNUSED
0x532h [31:24] 0x00h UNUSED
0x533h 0x00h UNUSED E2_OFFSET
[7:0]
E2_ 0x533h [15:8] 0x00h UNUSED
OFFSET 0x533h [23:16] 0x00h UNUSED
0x533h [31:24] 0x00h UNUSED
0x534h I2C
0x00h UNUSED E2NXT_OFFSET
[7:0] _EnXT
0x534h [15:8] 0x00h UNUSED
I2C_EnXT 0x534h [23:16] 0x00h UNUSED
0x534h [31:24] 0x00h UNUSED
0x538h 0x7Fh UNUSED MBIST_EN MBIST_GO MBIST_DONE
[7:0]
MBIST
STAT 0x538h [15:8] 0x80h UNUSED
(READ- 0x538h [23:16] 0x00h UNUSED
ONLY) 0x538h [31:24] 0x80h UNUSED
0x520h POWER_UP_DELAY [7:0]
[7:0] 0x06h
0x520h [15:8] 0x00h POWER_UP_DELAY [15:8]
DELAY 0x520h [23:16] 0x20h DEGLITCH_DELAY
0x520h [31:24] 0x09h STATE_DELAY
VREF_
0x521h 0x00h UNUSED PULSE FORCE ENABLE
[7:0] DELAY
QSA_ PCM_
0x521h [15:8] 0x00h UNUSED HIFI I2S_CLK MCLK_RATE
ENABLE & CLK_ CLK_SEL
CLOCKS STOP
ADC_
0x521h [23:16] 0x00h UNUSED SYNC
0x521h [31:24] 0x00h UNUSED
ZERO_
0x522h 0x33h MUTE ADC_LVL
[7:0] CROSS
DIGITAL 0x522h [15:8] 0x33h UNUSED I2S_LVL
MIXER 0x522h [23:16] 0x00h ADC_DSP
I2SB_ON I2SA_ON I2SB_TX_SEL I2SA_TX_SEL I2S_DSP
0x522h [31:24] 0x00h OUT4_SEL OUT3_SEL OUT2_SEL OUT1_SEL
ZERO_
0x523h BYPASS_ AUTO ADC ZERO
0x00h PARALLEL ANA_LVL
[7:0] MOD _SD TRIM _DIG ANA
PMC_ SCKT
ANALOG 0x523h [15:8] 0x00h UNUSED SE_MOD TSD_DIS TST_SHT
_DIS
TEST
0x523h [23:16] 0x00h UNUSED
0x523h [31:24] 0x00h UNUSED
24 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 4. Register Map (continued)
Register Register Default 7 6 5 4 3 2 1 0
Name Address Value
STEREO_S
SYNC_ CLOCK_ TX_ RX_
0x524h SYNC
YNC_
0x01h CLK_MS STEREO
[7:0] _MS
MODE PHASE PHASE ENABLE ENABLE
0x524h [15:8] 0x00h UNUSED HALF_CYCLE_DIVIDER
SYNTH_
0x524h [23:14] 0x00h UNUSED SYNTH_NUM
DENOM
0x524h [31:24] 0x00h UNUSED MONO_SYNC_WIDTH SYNC_RATE
I2S PORT 0x525h 0x00h TX_BIT TX_WIDTH RX_WIDTH
[7:0]
RX_ RX_ RX
0x525h [15:8] 0x02h RX_MSB_POSITION _MODE
A/µLAW COMPAND
TX_ TX_ TX
0x525h [23:16] 0x02h TX_MSB_POSITION _MODE
A/µLAW COMPAND
0x525h [31:24] 0x00h UNUSED
0x526h 0x00h ADC_COMP_COEFF_C0 [7:0]
[7:0]
0x526h [15:8] 0x00h ADC_COMP_COEFF_C0 [15:8]
ADC TRIM 0x526h [23:14] 0x00h ADC_COMP_COEFF_C1 [7:0]
CO-EF 0x526h [31:24] 0x00h ADC_COMP_COEFF_C1 [15:8]
FICIENT 0x527h 0x00h ADC_COMP_COEFF_C2 [7:0]
[7:0]
0x527h [15:8] 0x00h ADC_COMP_COEFF_C2 [15:8]
I2SL I2SR ADCL ADCR ADCL_ ADCR_
0x528h _LVL _LVL _LVL _LVL
0x00h UNUSED
[7:0] CLIP CLIP CLIP CLIP CLIP CLIP
READBACK
(READ- 0x528h [15:8] 0x00h UNUSED THERMAL SHORT4 SHORT3 SHORT2 SHORT1
ONLY) 0x528h [23:14] 0x00h SPARE
0x528h [31:24] 0x00h UNUSED
0x529h 0x00h UNUSED CE_STATE
[7:0]
READBACK 0x529h [15:8] 0x00h SPARE
(READ-
ONLY) 0x529h [23:14] 0x00h UNUSED
0x529h [31:24] 0x00h UNUSED
FILTER CONTROL REGISTER (0x500h)
Configures the LM48901 Array and Pre-Array filters (Spatial Engine). The Filter Control Register sets the length
of the Array and Pre-Array filter taps, and selects the filter channel source for each audio output. Set
PRE_BYPASS and ARRAY_BYPASS to 1 to bypass the Spatial Engine, disabling the spatial effect without
modifying the coefficients. Set PRE_ENABLE and ARRAY_ENABLE to 1 to enable the Spatial Engine. Set
PRE_ENABLE and ARRAY_ENABLE to 0 to disable the spatial engine. Disabling the Spatial Engine does not
affect the register contents. Disable the Spatial Engine during coefficient programming.
Table 5. Filter Control Register
BIT NAME VALUE DESCRIPTION
7:0 ARRAY_TAP Array Filter Tap Length
Pre-filter Tap Length. Pre-filter tap length should be less
14:8 PRE_TAP than or equal to the Array filter tap length
15 UNUSED
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 25
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 5. Filter Control Register (continued)
BIT NAME VALUE DESCRIPTION
Channel 1 Output Routing Selection
00 Array Filter Channel 0 Output Select
17:16 CH1_SEL 01 Array Filter Channel 1 Output Select
10 Array Filter Channel 2 Output Select
11 Array Filter Channel 3 Output Select
Channel 2 Output Routing Selection
00 Array Filter Channel 0 Output Select
19:18 CH2_SEL 01 Array Filter Channel 1 Output Select
10 Array Filter Channel 2 Output Select
11 Array Filter Channel 3 Output Select
Channel 3 Output Routing Selection
00 Array Filter Channel 0 Output Select
21:20 CH3_SEL 01 Array Filter Channel 1 Output Select
10 Array Filter Channel 2 Output Select
11 Array Filter Channel 3 Output Select
Channel 4 Output Routing Selection
00 Array Filter Channel 0 Output Select
23:22 CH4_SEL 01 Array Filter Channel 1 Output Select
10 Array Filter Channel 2 Output Select
11 Array Filter Channel 3 Output Select
27:24 UNUSED 0 Pre-Array filter not bypassed
28 PRE_BYPASS 1 Pre-Array filter bypassed
0 Array filter not bypassed
29 ARRAY_BYPASS 1 Array filter bypassed
Pre-Array filter disabled. Disable the Pre-Array Filter during
0 filter and coefficient programming. Disabling the Pre-Array
30 PRE_ENABLE Filter does not affect the device memory contents.
1 Pre-Array filter enabled
Array filter disabled. Disable the Array Filter during filter and
0 coefficient programming. Disabling the Array Filter does not
31 ARRAY_ENABLE affect the device memory contents.
1 Array filter enabled
COMPRESSOR CONTROL REGISTER 1 (FILTER COMP1) (0x501h)
Table 6. Compressor Control Register
BIT NAME VALUE DESCRIPTION
Pre-Filter Compressor Threshold
00000 0
00001 0.3125
00010 0.0625
- -
4:0 COMP_TH 10000 0.5
- -
11000 0.75
- -
11111 0.96875
26 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 6. Compressor Control Register (continued)
BIT NAME VALUE DESCRIPTION
Pre-Compression Gain (V/V)
000 2
001 4
010 8
7:5 G1_GAIN 011 16
100 32
101 64
110 128
111 256
Compression Ratio
000 1:1
001 2:1
010 2.66:1
10:8 COMP_RATIO 011 4:1
100 5.33:1
101 8:1
110 10.66:1
111 16:1
11 UNUSED Post Compression Gain (V/V)
000 1
001 1.25
010 1.5
14:12 POST_GAIN 011 2
100 2.5
101 3
110 4
111 8
15 UNUSED Array Filter Compression Control Register Select. The Array
Filter has four channels, each channel can choose one of two
Array Filter Compression Threshold, Pre-Compression Gain,
Compression Ratio, and Post Compression Gain settings
from the FILTER_COMP2 register Table 4.
23:16 ARRAY_COMP_SELECT 0000 Select Setting 0
- -
1111 Select Setting 1
31:24 UNUSED
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 27
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
COMPRESSOR CONTROL REGISTER 2 (FILTER COMP2) (0x502h)
Table 7. Compressor Control Register 2
BIT NAME VALUE DESCRIPTION
Array Filter Compressor Threshold (Setting 0)
00000 0
00001 0.03125
00010 0.0325
- -
4:0 COMP_TH 10000 0.5
- -
11000 0.75
- -
11111 0.96875
Pre-Compression Gain (V/V) (Setting 0)
000 2
001 4
010 8
7:5 G1_GAIN 011 16
100 32
101 64
110 128
111 256
Compression Ratio (Setting 0)
000 1:1
001 2:1
010 2.66:1
10:8 COMP_RATIO 011 4:1
100 5.33:1
101 8:1
110 10.66:1
111 16:1
11 UNUSED Post Compression Gain (V/V) (Setting 0)
000 1
001 1.25
010 1.5
14:12 POST_GAIN 011 2
100 2.5
101 3
110 4
111 8
15 UNUSED
28 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 7. Compressor Control Register 2 (continued)
BIT NAME VALUE DESCRIPTION
Pre-Filter Compressor Threshold (Setting 1)
00000 0
00001 0.03125
00010 0.0325
- -
20:16 COMP_TH 10000 0.5
- -
11000 0.75
- -
11111 0.96875
Pre-Compression Gain (V/V) (Setting 1)
000 2
001 4
010 8
23:21 G1_GAIN 011 16
100 32
101 64
110 128
111 256
Compression Ratio (Setting 1)
000 1:1
001 2:1
010 2.66:1
24:26 COMP_RATIO 011 4:1
100 5.33:1
101 8:1
110 10.66:1
111 16:1
27 UNUSED Post Compression Gain (V/V) (Setting 1)
000 1
001 1.25
010 1.5
30:28 POST_GAIN 011 2
100 2.5
101 3
110 4
111 8
31 UNUSED
FILTER DEBUG REGISTER 1 (FILT_DBG1) (0x504h)
Table 8. Filter Debug Register 1
BIT NAME VALUE DESCRIPTION
Accumulator Address. Selects which accumulator is read
3:0 ACC_ADDR during debug mode
0 Selects Pre-Filter Accumulators
4 FILTER_SELECT 1 Selects Array Filter Accumulators
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 29
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 8. Filter Debug Register 1 (continued)
BIT NAME VALUE DESCRIPTION
5 UNUSED 0 Single Step Disabled
6 STEP_ENABLE 1 Single Step Enabled
Debug Mode Disabled. Coefficient memory is inaccessible
0with Debug mode is disabled.
7 DBG_ENABLE Debug Mode Enabled. Coefficient memory is accessible
1when Debug mode is enabled.
31:8 UNUSED
FILTER STATISTICS CONTROL REGISTER (FILT_STC) (0x505h)
Table 9. Filter Statistics Control Register
BIT NAME VALUE DESCRIPTION
PRE-FILTER Counter Channel Select
000 Channel 0
001 Channel 1
010 Channel 2
3:0 CH_SEL 011 Channel 3
100 Channel 4
101 Channel 5
110 Channel 6
111 Channel 7
Counter 1 Mode Select. Specifies input of Counter 1
0000 Sample Count Mode. Every audio sample is counted
0001 Overflow. Overflow events counted
Frequency Error. Indicates input frequency not sufficient for
0010 given filter length
1000 MAGN[7}
1001 MAGN[7:6]
7:4 COUNT1_MODE 1010 MAGN[7:5}
1011 MAGN[7:4}
1100 MAGN[7:3}
1101 MAGN[7:2]
1110 MAGN[7:1}
1111 MAGN[7:0]
Counter 2 Mode Select. Specifies input of Counter 2
0000 Sample Count Mode. Every audio sample is counted
0001 Overflow. Overflow events counted
Frequency Error. Indicates input frequency not sufficient for
0010 given filter length
1000 MAGN[7}
1001 MAGN[7:6]
11:8 COUNT2_MODE 1010 MAGN[7:5}
1011 MAGN[7:4}
1100 MAGN[7:3}
1101 MAGN[7:2]
1110 MAGN[7:1}
1111 MAGN[7:0]
30 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 9. Filter Statistics Control Register (continued)
BIT NAME VALUE DESCRIPTION
14:12 UNUSED 0 Counter Enabled
15 CLEAR 1 Counter Cleared
ARRAY-FILTER Counter Channel Select
000 Channel 0
001 Channel 1
010 Channel 2
19:16 CH_SEL 011 Channel 3
100 Channel 4
101 Channel 5
110 Channel 6
111 Channel 7
Counter 1 Mode Select. Specifies input of Counter 1
0000 Sample Count Mode. Every audio sample is counted
0001 Overflow. Overflow events counted
Frequency Error. Indicates input frequency not sufficient for
0010 given filter length
1000 MAGN[7}
1001 MAGN[7:6]
23:20 COUNT1_MODE 1010 MAGN[7:5}
1011 MAGN[7:4}
1100 MAGN[7:3}
1101 MAGN[7:2]
1110 MAGN[7:1}
1111 MAGN[7:0]
Counter 2 Mode Select. Specifies input of Counter 2
0000 Sample Count Mode. Every audio sample is counted
0001 Overflow. Overflow events counted
Frequency Error. Indicates input frequency not sufficient for
0010 given filter length
1000 MAGN[7}
1001 MAGN[7:6]
27:24 COUNT2_MODE 1010 MAGN[7:5}
1011 MAGN[7:4}
1100 MAGN[7:3}
1101 MAGN[7:2]
1110 MAGN[7:1}
1111 MAGN[7:0]
30:28 UNUSED 0 Counter Enabled
31 CLEAR 1 Counter Cleared
DELAY REGISTER (DELAY) (0x520h)
Table 10. Delay Register
BIT NAME VALUE DESCRIPTION
15:0 POWER_UP_DELAY Sets I2C Delay Time. Default 10ms delay.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 31
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 10. Delay Register (continued)
BIT NAME VALUE DESCRIPTION
23:16 DEGLITCH_DELAY Sets ENABLE Bit Polling Timeout. Default 32ms delay
31:24 STATE_DELAY Sets Delay Between Power Up/Down States
ENABLE AND CLOCK CONFIGURATION REGISTER (ENABLE & CLOCKS) (0x521h)
Table 11. Enable and Clock Configuration Register
BIT NAME VALUE DESCRIPTION
0 Device Disabled in I2C Mode
0 ENABLE 1 Device Enabled in I2C Mode
0 Device Enabled Via SHDN <<overbar>> Pin
1 FORCE 1 Device Enabled Via I2C
0 SHDN<<overbar>> Requires a Stable Logic Level
2 PULSE 1 SHDN<<overbar>> Accepts a Pulse Input
Device waits for delay time determined by STATE_DELAY to
0enable.
3 RELY_ON_VREF 1 Device waits for stable VREF
7:4 UNUSED Selects PLL Input Divider
000 32fs (1.536MHz)
001 64fs (3.072MHz)
010 128fs (6.114MHz)
10:8 MCLK_RATE 011 256fs (12.288MHz)
100 512fs (24.576MHz)
101 UNUSED
110 UNUSED
111 UNUSED
0 MCLK Input to PLL
11 I2S_CLK 1 I2S_CLK Input to PLL
0 Oscillator Clock Input to Power Management Circuitry
External Clock to Power Management Circuitry. Power
12 PMC_CLK_SEL management circuit uses MCLK or I2S_CLK. Clock source
1depends on the state of I2S_CLK. External Clock mode
disables the internal oscillator.
0 HiFi Mode Disabled
13 HIFI 1 HiFi Mode Enabled. PLL always produces a 4096fs clock.
0 QSA Clock Enabled
14 QSA_CLK_STOP 1 QSA Clock Disabled Following Device Configuration
15 UNUSED 0 Normal Operation
16 ADC_SYNC_SEL Reverse ADC SYNC Signal for additional timing margin at low
1supply voltages.
31:17 UNUSED
32 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
DIGITAL MIXER CONTROL REGISTER (DIGITAL MIXER) (0x522h)
Table 12. Digital Mixer Control Register
BIT NAME VALUE DESCRIPTION
Sets the Gain of the ADC Path (dB)
000000 -76.5
000001 -75
- 1.5dB steps
5:0 ADC_LVL 110010 -1.5
110011 0
110100 1.5
- 1.5dB Steps
111111 18
0 Normal Operation
6 MUTE 1 Mute
0 Zero Crossing Detection Enabled
7 ZXD_DISABLE 1 Zero Crossing Detection Disabled
Sets the Gain of the I2S Path (dB)
000000 -76.5
000001 -75
- 1.5dB steps
13:8 I2S_LVL 110010 -1.5
110011 0 (VOUT = 3.36VRMS with 0dBFS input)
110100 1.5
- 1.5dB Steps
111111 18
15:14 UNUSED 0 I2S Data Not Passed to DSP
16 I2S_DSP 1 I2S Data Passed to DSP
0 ADC Output Not Passed to DSP
17 ADC_DSP 1 ADC Output Passed to DSP
Selects Input of Primary I2S Transmitter
00 None
19:18 ISA_TX_SEL 01 ADC
10 DSP1/2
11 DSP3/4
Selects Input of Secondary I2S Transmitter
00 None
21:20 ISB_TX_SEL 01 ADC
10 DSP1/2
11 DSP3/4
0 I2SA Data NOT Output on SHDN
22 I2SA_ON 1 I2SA Data Output on SHDN
0 I2SB Data NOT Output on SHDN
23 I2SB_ON 1 I2SB Data Output on SHDN
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 33
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Table 12. Digital Mixer Control Register (continued)
BIT NAME VALUE DESCRIPTION
Selects OUT1 Amplifier Input Source
00 OUT1 Disabled
25:24 OUT1_SEL 01 DSP
10 I2S
11 ADC
Selects OUT2 Amplifier Input Source
00 OUT2 Disabled
27:26 OUT2_SEL 01 DSP
10 I2S
11 ADC
Selects OUT3 Amplifier Input Source
00 OUT3 Disabled
29:28 OUT3_SEL 01 DSP
10 I2S
11 ADC
Selects OUT4 Amplifier Input Source
00 OUT4 Disabled
31:30 OUT4_SEL 01 DSP
10 I2S
11 ADC
ANALOG CONFIGURATION REGISTER (ANALOG) (0x523h)
Table 13. Analog Configuration Register
BIT NAME VALUE DESCRIPTION
Sets ADC Preamplifier Gain (dB)
00 0
1:0 ANA_LVL 01 2.4
10 3.5
11 6
Normal Operation. OUT2 and OUT3 operate as separate
0amplifiers.
2 PARALLEL Parallel Operation. OUT2 and OUT3 operate in parallel as a
1single amplifier.
0 Normal Operation
3 ZERO_ANA Auto-Shutdown Mode. Automatically disables the amplifiers
1when no analog input is detected.
0 Normal Operation
4 ZERO_DIG Auto-Shutdown Mode. Automatically disables the amplifiers
1when there is no I2S input.
0 ADC Trim Disabled
5 ADCTRIM ADC Trim Enabled. Use ADC_COMP_COEFF_C0-C2 to trim
1ADC.
0 Normal Operation
6 AUTO_SD 1 Fault Conditions Disable the Amplifiers
0 Normal Operation
7 BYPASS_MOD Pulse Correction Bypass. Amplifier output stages act as a
1buffer, passing PWM signal without correction to output.
34 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
Table 13. Analog Configuration Register (continued)
BIT NAME VALUE DESCRIPTION
0 Normal Operation
8 TST_SHT Short Amplifier Inputs. Sets amplifier outputs to 50% duty
1cycle, minimizing click and pop during power up/down.
0 Normal Operation
9 SCKT_DIS 1 Output Short Circuit Protection Disabled
0 Normal Operation
10 TSD_DIS 1 Thermal Shutdown Disabled
0 Normal Operation
11 PMC_TEST 1 PMC uses PLL Source Clock
0 Normal Operation
12 SE_MOD 1 Single Edge Modulation Mode
31:13 UNUSED
I2S PORT CONFIGURATION REGISTER (I2S PORT) (0x524h/0x525h)
BIT NAME VALUE DESCRIPTION
0x524h
0 Mono Mode
0 STEREO 1 Stereo Mode
0 Receive Mode Disabled
1 RX_ENABLE 1 Receive Mode Enabled
0 Transmit Mode Disabled
2 TX_ENABLE 1 Transmit Mode Enabled
I2S Clock Slave. Device requires an external SCLK for proper
0operation.
3 CLK_MS I2S Clock Master. Device generates SCLK and transmits when
1either RX or TX mode are enabled.
I2S WS Slave. Device requires an external WS for proper
0operation.
4 SYNC_MS I2S WS Master. Device generates WS and transmits when
1either RX or TX mode are enabled.
I2S Clock Phase. Transmit on falling edge, receive on rising
0edge.
5 CLOCK_PHASE PCM Clock Phase. Transmit on rising edge, receive on falling
1edge.
0 I2S Data Format: Left, Right
STEREO_SYNC
6_PHASE 1 I2S Data Format: Right, Left
Mono Rising edge indicates start of data word.
7 SYNC_MODE 0 SYNC low = Left, SYNC high = Right
1 SYNC low = Right, SYNC high = left
Configures the I2S port master clock half-cycle divider.
Program the half-cycle divider by: (ReqDiv*2) 1
000000 BYPASS
000001 1
000010 1.5
HALF_CYCLE
13:8 _DIVIDER 000011 2
- -
111101 31
111110 31.5
111111 32
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 35
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
BIT NAME VALUE DESCRIPTION
15:14 UNUSED Sets the Clock Generator Numberator
000 SYNTH_DENOM (1/)
001 100/SYNTH_DENOM
010 96/SYNTH_DENOM
18:16 SYNTH_NUM 011 80/SYNTH_DENOM
100 72/SYNTH_DENOM
101 64/SYNTH_DENOM
110 48/SYNTH_DENOM
111 0/SYNTH_DENOM
0 Clock Generator Denominator = 128
19 SYNTH_DENOM 1 Clock Generator Denominator = 125
23:20 UNUSED Sets number of clock cycles before SYNC pattern repeats.
MONO MODE
000 8
001 12
010 16
011 18
100 20
101 24
110 25
26:24 SYNC_RATE 111 32
STEREO MODE
000 16
01 24
010 32
011 36
100 40
101 48
110 50
111 64
Sets SYNC symbol width in Mono Mode
000 1
001 2
010 4
29:27 MONO_SYNC_WIDTH 011 7
100 8
101 11
110 15
111 16
31:30 UNUSED 0x525h
36 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
BIT NAME VALUE DESCRIPTION
Sets number of valid RECEIVE bits.
000 24
001 20
010 18
2:0 RX_WIDTH 011 16
100 14
101 13
110 12
111 8
Sets number of TRANSMIT bits.
000 24
001 20
010 18
5:3 TX_WIDTH 011 16
100 14
101 13
110 12
111 8
Sets number of pad bits after the valid Transmit bits.
00 0
7:6 TX_BIT 01 1
10 High-Z
11 High-Z
0 MSB Justified Receive Mode
8 RX_MODE 1 LSB Justified Receive Mode
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 37
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
BIT NAME VALUE DESCRIPTION
MSB location from the frame start (MSB Justified) or LSB
location from the frame end (LSB Justified)
00000 0 (DSP/PCM LONG)
00001 1 (I2S/PCM SHORT)
00010 2
00011 3
00100 4
00101 5
00110 6
00111 7
01000 8
01001 9
01010 10
01011 11
01100 12
01101 13
01110 14
13:9 RX_MSB_POSITION 01111 15
10000 16
10001 17
10010 18
10011 19
10100 20
10101 21
10110 22
10111 23
11000 24
11001 25
11010 26
11011 27
11100 28
11101 29
11110 30
11111 31
0 Normal Operation
14 RX_COMPAND 1 Audio Data Companded
0 µLaw Compand Mode
15 RX_A/µLAW 1 A-Law Compand Mode
0 MSB Justified Transmit Mode
16 TX_MODE 1 LSB Justified Transmit Mode
38 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
BIT NAME VALUE DESCRIPTION
MSB location from the frame start (MSB Justified) or LSB
location from the frame end (LSB Justified)
00000 0 (DSP/PCM LONG)
00001 1 (I2S/PCM SHORT)
00010 2
00011 3
00100 4
00101 5
00110 6
00111 7
01000 8
01001 9
01010 10
01011 11
01100 12
01101 13
01110 14
21:17 TX_MSB_POSITION 01111 15
10000 16
10001 17
10010 18
10011 19
10100 20
10101 21
10110 22
10111 23
11000 24
11001 25
11010 26
11011 27
11100 28
11101 29
11110 30
11111 31
0 Normal Operation
22 TX_COMPAND 1 Audio Data Companded
0 µLaw Compand Mode
23 TX_A/µLAW 1 A-Law Compand Mode
31:24 UNUSED
ADC TRIM COEFFICIENT REGISTER (ADC_TRIM) (0x526h/0x527)
Table 14. ADC Trim Coefficient Register
BIT NAME VALUE DESCRIPTION
0x526h
15:0 ADC_COMP_COEFF_C0 Sets ADC Trim Coefficient C0
31:16 ADC_COMP_COEFF_C1 Sets ADC Trim Coefficient C1
0x527h
15:0 ADC_COMP_COEFF_C2 Sets ADC Trim Coefficient C2
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 39
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
READBACK REGISTER (READBACK) (0x528h) READ-ONLY
Table 15. Readback Register
BIT NAME VALUE DESCRIPTION
0 ADCR_CLIP 1 Right Channel ADC Input Clipped
1 ADCL_CLIP 1 Left Channel ADC Input Clipped
2 ADCR_LVLCLIP 1 Right Channel ADC Output Clipped
3 ADCL_LVLCLIP 1 Left Channel ADC Output Clipped
4 I2SR_LVLCLIP 1 Right Channel I2S Output Clipped
5 I2SL_LVLCLIP 1 Left Channel I2S Output Clipped
7:6 UNUSED
8 SHORT1 1 OUT1 Output Short Circuit
9 SHORT2 1 OUT2 Output Short Circuit
10 SHORT3 1 OUT3 Output Short Circuit
11 SHORT4 1 OUT4 Output Short Circuit
12 THERMAL 1 Thermal Shutdown Threshold Exceeded
23:13 SPARE
31:24 UNUSED
SYSTEM CONFIGURATION REGISTER (SYS_CONFIG) (0x530h)
Table 16. System Configuration Register
BIT NAME VALUE DESCRIPTION
6:0 DEVICE_ID Sets LM48901 Device ID in slave mode
0 Configuration Loader Clock Disabled
CONFIG_CLK
7_ENABLE 1 Configuration Loader Clock Enabled
14:8 ALT_DEVICE_ID Sets Alternate Device ID in Slave Mode.
0 Selects DEVICE_ID
15 ALTID_ENABLE 1 Selects ALT_DEVICE_ID
0 Configuration Loader Access not Requested
16 CL_REQ Configuration Loader Access Requested. I2C Master
1 Transaction Enabled
0 Configuration Loader Set to READ-ONLY
17 CL_W 1 Configuration Loader Set to WRITE
Sets I2C Page Mode Length
00 Single Byte
20:18 CL_PAGE 01 4 Bytes
10 8 Bytes
11 16 Bytes
22:21 UNUSED 0 Device Configured as I2C Slave
23 CL_ENABLE 1 Device Configured as I2C Master
0 Memory BIST Controller 0 Disabled
24 MBIST0_ENABLE 1 Memory BIST Control 0 Enabled.
0 Memory BIST Controller 1 Disabled
25 MBIST1_ENABLE 1 Memory BIST Control 1 Enabled.
31:26 UNUSED
40 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
I2C MASTER CONFIGURATION LOADER REGISTER 0 (CL_REG0) (0x531h)
Table 17. Filter Debug Register 0
BIT NAME VALUE DESCRIPTION
15:0 TRANS_LENGTH Sets I2C Master Transaction Length
31:16 REG_START_ADDR Starting Address of LM48901 Memory
I2C MASTER CONFIGURATION LOADER REGISTER 1 (CL_REG1) (0x532h)
Table 18. Filter Debug Register 1
BIT NAME VALUE DESCRIPTION
Sets EEPROM Address. Indicates EEPROM start address
15:0 E2_START_ADDR where data is stored
31:16 UNUSED
EEPROM ADDRESS OFFSET REGISTER (E2_OFFSET) (0x533h)
Table 19. EEPROM Address Offset Register
BIT NAME VALUE DESCRIPTION
5:0 E2_OFFSET EEPROM Address Offset Value.
31:6 UNUSED
I2C EnXT REGISTER (I2CEnXT) (0x534h)
Table 20. I2C EnXT Register
BIT NAME VALUE DESCRIPTION
Sets EEPROM Address Offset for Following LM48901 when
5:0 E2NXT_OFFSET devices are Daisy Chained.
6 UNUSED 0 Next Device in Daisy Chain Disabled. I2C_EX driven Low.
7 I2C_EnXT 1 Next Device in Daisy Chain Enabled. I2C_EX driven HIGH.
31:8 UNUSED
READ-ONLY MBIST STATUS REGISTER (MBIST_STAT) (0x538h)
Table 21. MBIST Status Register
BIT NAME VALUE DESCRIPTION
1:0 MBIST_DONE Logic HIGH indicates memory test complete
Logic Low indicates memory fault when MBIST_DONE is
3:2 BIST_GO HIGH
0 MBIST Read-back Disabled
5:4 MBIST_EN 1 MBIST Read-back Enabled
31:6 UNUSED
DAISY CHAINING
I2C_EN/I2C_EX
The LM48901 supports daisy chaining up to 127 devices from a single I2C bus utilizing I2C_EN and I2C_EX in a
chain enable scheme. I2C_EX is a push/pull logic output that drives the I2C_EN of the following device in the
chain Figure 14. At power up, I2C_EnXT (bit 8, I2C_EnXT Register [0x534h]) is set to 0, resulting in I2C_EN
driven low, disabling the I2C interface of the following device. Once device configuration is complete, and
I2C_EnXT is set to 1, I2C_EN is driven high, enabling the I2C interface of the following device. Driving I2C_EN
high enables the device’s I2C interface, driving I2C_EN low disables the device’s I2C interface.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 41
Product Folder Links: LM48901
I2C_EX
I2C
INTERFACE
SDA
SCL
I2C_EN
I2C_EX
I2C
INTERFACE
SDA
SCL
I2C_EN
I2C_EX
I2C
INTERFACE
SDA
SCL
I2C_EN
FROM I2C
MASTER
DEVICE 0
DEVICE 1
DEVICE 2
TO OTHER LM48901S
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
Figure 14. I2C_EN/I2C_EX Daisy Chaining Example
Device Address
The 0110000X is the default LM48901 I2C address hard coded into the device. Two alternate device addresses
can be programmed, via the SYS CONFIG (0x530h) Register. Use the default address during initial device
configuration.
GENERAL AMPLIFIER FUNCTION
Class D Amplifier
The LM48901 features four high-efficiency Class D audio power amplifiers that utilizes Texas Instruments’
filterless modulation scheme external component count, conserving board space and reducing system cost. The
Class D outputs transition from VDD to GND with a 384kHz switching frequency. With no signal applied, the
outputs switch with a 50% duty cycle, in phase, causing the two outputs to cancel. This cancellation results in no
net voltage across the speaker, thus there is no current to the load in the idle state.
With the input signal applied, the duty cycle (pulse width) of the LM48901 outputs changes. For increasing output
voltage, the duty cycle of OUT_+ increases while the duty cycle of OUT_- decreases. For decreasing output
voltages, the converse occurs. The difference between the two pulse widths yield the differential output voltage.
Edge Rate Control (ERC)
The LM48901 features Texas Instruments’ advanced edge rate control (ERC) that reduces EMI, while
maintaining high quality audio reproduction and efficiency. The LM48901 ERC greatly reduces the high
frequency components of the output square waves by controlling the output rise and fall times, slowing the
transitions to reduce RF emissions, while maximizing THD+N and efficiency performance. The overall result of
the E2S system is a filterless Class D amplifier that passes FCC Class B radiated emissions standards with 24in
of twisted pair cable, with excellent 0.06% THD+N and high 89% efficiency.
42 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
POWER DISSIPATION AND EFFICIENCY
The major benefit of a Class D amplifier is increased efficiency versus a Class AB. The efficiency of the
LM48901 is attributed to the region of operation of the transistors in the output stage. The Class D output stage
acts as current steering switches, consuming negligible amounts of power compared to their Class AB
counterparts. Most of the power loss associated with the output stage is due to the IR loss of the MOSFET on-
resistance, along with switching losses due to gate charge.
ANALOG INPUT
The LM48901 features a differential input, stereo ADC for analog systems. A differential amplifier amplifies the
difference between the two input signals. Traditional audio power amplifiers have typically offered only single-
ended inputs resulting in a 6dB reduction of SNR relative to differential inputs. The LM48901 also offers the
possibility of DC input coupling which eliminates the input coupling capacitors. A major benefit of the fully
differential amplifier is the improved common mode rejection ratio (CMRR) over single ended input amplifiers.
The increased CMRR of the differential amplifier reduces sensitivity to ground offset related noise injection,
especially important in noisy systems.
PARALLEL MODE
In Parallel mode, channels OUT2 and OUT3 are driven from the same audio source, allowing the two channels
to be connected in parallel, increasing output power to 3.2W into 4at 10% THD+N. Set bit 2 (PARALLEL) of
the Analog Configuration Register (0x532h) = 1 to configured the device in Parallel mode. After the device is set
to Parallel mode, make an external connection between OUT2+ and OUT3+, and a connection between OUT2-
and OUT3- (Figure 2). In Parallel mode, the combined channels are driven from the OUT2 source. OUT1 and
OUT4 are unaffected. Signal routing, mixing, filtering, and equalization are done through the Spatial Engine.
Make sure the device is configured in Parallel mode, before connecting OUT2 and OUT3 and enabling the
outputs. Do not make a connection between OUT2 and OUT3 together while the outputs are enabled. Disable
the outputs first, then make the connections between OUT2 and OUT3.
GAIN SETTING
The LM48901 has three gain stages, the ADC preamplifier, and two independent volume controls in the Digital
Mixer, one for the ADC path and one for the I2S path. The ADC preamplifier has four gain settings (0dB, 2.4dB,
3.5dB, and 6dB). The preamplifier gain is set by bits 0 and 1 (ANA_LVL) of the Analog Configuration Register
(0x523h). The Digital Mixer has two 64 step volume controls. The ADC path volume control is set by bits 5:0
(ADC_LVL) in the Digital Mixer Control Register (0x522h). The I2S path volume control is set by bits 13:8
(I2S_LVL) in the Digital Mixer Control Register (0x522h). Both volume controls have a range of -76.5dB to 18dB
in 1.5dB increments.
MODULATOR POWER SUPPLY (AVDD1)
The AVDD1 (RLpackage: bump C2, SQ package: pin 12) powers the class D modulators. For maximum output
swing, set AVDD1 and PVDD to the same voltage. Table 22 shows the output voltage for different AVDD1 levels.
Table 22. Amplifier Output Voltage with Variable AVDD1 Voltage
AVDD1 (V) VOUT (VRMS) @ PVDD = 5V, THD+N = 1% VOUT (VRMS) @ PVDD = 3.6V, THD+N = 1%
5 3.3 -
4.5 3.1 -
4.2 2.9 -
4 2.7 -
3.6 2.5 2.4
3.3 2.3 2.2
3 2.1 2.1
2.8 2 1.9
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 43
Product Folder Links: LM48901
LM48901
SNAS520C OCTOBER 2011REVISED JANUARY 2012
www.ti.com
CLOCK REQUIREMENTS
The LM48901 requires an external clock source for proper operation, regardless of input source or device
configuration. The device derives the ADC, digital mixer, DSP, I2S port, and PWM clocks from the external clock.
The clock can be derived from either MCLK or SCLK inputs. Set bit 11 (I2S_CLK) of the Enable and Clock
configuration register (0x521h) to 0 to select MCLK, set I2S_CLK to 1 to select SCLK. The LM48901 accepts five
different clock frequencies, 1.536, 3.072, 6.114, 12.288, and 24.576MHz. Set bits 10:8 (MCLK_RATE) of the
Enable and Clock Configuration Register to the appropriate clock frequency. In systems where both MCLK and
SCLK are available, choose the lower frequency clock for improved power consumption.
SHUTDOWN FUNCTION
There are two ways to shutdown the LM48901, hardware mode, and software mode. The default is hardware
mode.
Set bit 1 (FORCE) of the Enable and Clock Configuration Register (0x521h) to 0 to enable hardware shutdown
mode. In hardware mode, the device is enabled and disabled through SHDN. Connect SHDN to VDD for normal
operation. Connect SHDN to GND to disable the device. Hardware shutdown mode supports a one shot, or
momentary switch SHDN input. When bit 2 (PULSE) of the Enable and Clock Configuration Register (0x521h) is
set to 1, the LM48901 responds to a rising edge on SHDN to change the device state. When PULSE = 0, the
device requires a stable logic level on SHDN.
Set FORCE = 1 to enable software shutdown mode. In software shutdown mode, the device is enabled and
disabled through bit 0 (ENABLE) of the Enable and Clock Configuration Register (0x512h). Set ENABLE = 0 to
disable the LM48901. Set ENABLE = 1 to enable the LM48901.
In either hardware or software mode, the content of the LM48901 memory registers is retained after the device is
disabled, as long as power is still applied to the device. Minimize power consumption by disabling the PMC clock
oscillator when the LM48901 is shutdown. Set bit 12 (PMC_CLK_SEL) and bit 14 (QSA_CLK_STOP) of the
Enable and Clock configuration Register (0x521h) = 1 to disable the PMC clock oscillator.
EXTERNAL CAPACITOR SELECTION
Power Supply Bypassing and Filtering
Proper power supply bypassing is critical for low noise performance and high PSRR. Place the supply bypass
capacitors as close to the device as possible. Typical applications employ a voltage regulator with 10μF and
0.1μF bypass capacitors that increase supply stability. These capacitors do not eliminate the need for bypassing
of the LM48901 supply pins. A 1μF capacitor is recommended for IOVDD, PLLVDD, DVDD, and AVDD. A 2.2μF
capacitor is recommended for PVDD.
REF and BYPASS Capacitor Selection
For best performance, bypass REF with a 4.7μF ceramic capacitor.
INPUT CAPACITOR SELECTION
The LM48901 analog inputs require input coupling capacitors. Input capacitors block the DC component of the
audio signal, eliminating any conflict between the DC component of the audio source and the bias voltage of the
LM48901. The input capacitors create a high-pass filter with the input resistors RIN. The -3dB point of the high
pass filter is found using Equation (1) below.
f = 1 /2πRINCIN (1)
Where the value of RIN is 20k.
The input capacitors can also be used to remove low frequency content from the audio signal. Small speakers
cannot reproduce, and may even be damaged by low frequencies. High pass filtering the audio signal helps
protect the speakers. When the LM48901 is using a single-ended source, power supply noise on the ground is
seen as an input signal. Setting the high-pass filter point above the power supply noise frequencies, 217Hz in a
GSM phone, for example, filters out the noise such that it is not amplified and heard on the output. Capacitors
with a tolerance of 10% or better are recommended for impedance matching and improved CMRR and PSRR.
44 Submit Documentation Feedback Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Links: LM48901
LM48901
www.ti.com
SNAS520C OCTOBER 2011REVISED JANUARY 2012
PCB LAYOUT GUIDELINES
As output power increases, interconnect resistance (PCB traces and wires) between the amplifier, load, and
power supply create a voltage drop. The voltage loss due to the traces between the LM48901 and the load
results in lower output power and decreased efficiency. Higher trace resistance between the supply and the
LM48901 has the same effect as a poorly regulated supply, increasing ripple on the supply line, and reducing
peak output power. The effects of residual trace resistance increases as output current increases due to higher
output power, decreased load impedance or both. To maintain the highest output voltage swing and
corresponding peak output power, the PCB traces that connect the output pins to the load and the supply pins to
the power supply should be as wide as possible to minimize trace resistance.
The use of power and ground planes will give the best THD+N performance. In addition to reducing trace
resistance, the use of power planes creates parasitic capacitors that help to filter the power supply line.
The inductive nature of the transducer load can also result in overshoot on one of both edges, clamped by the
parasitic diodes to GND and VDD in each case. From an EMI standpoint, this is an aggressive waveform that can
radiate or conduct to other components in the system and cause interference. In is essential to keep the power
and output traces short and well shielded if possible. Use of ground planes beads and micros-strip layout
techniques are all useful in preventing unwanted interference.
As the distance from the LM48901 and the speaker increases, the amount of EMI radiation increases due to the
output wires or traces acting as antennas become more efficient with length. Ferrite chip inductors places close
to the LM48901 outputs may be needed to reduce EMI radiation.
Revision History
Rev Date Description
1.0 10/31/11 Initial Web released.
1.01 12/02/11 Fixed a typo (LM488901 to LM48901) on page 45.
1.02 12/12/11 Added two sections “Modulator Power Supply” and Clock Requirements.
1.03 12/16/11 Changed National to Texas Instruments.
Copyright © 2011–2012, Texas Instruments Incorporated Submit Documentation Feedback 45
Product Folder Links: LM48901
PACKAGE OPTION ADDENDUM
www.ti.com 11-Apr-2013
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead/Ball Finish MSL Peak Temp
(3)
Op Temp (°C) Top-Side Markings
(4)
Samples
LM48901RL/NOPB ACTIVE DSBGA YPG 36 250 Green (RoHS
& no Sb/Br) SNAG Level-1-260C-UNLIM -40 to 85 GO2
LM48901RLX/NOPB ACTIVE DSBGA YPG 36 1000 Green (RoHS
& no Sb/Br) SNAG Level-1-260C-UNLIM -40 to 85 GO2
LM48901SQ/NOPB ACTIVE WQFN RTV 32 1000 Green (RoHS
& no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 85 L48901
LM48901SQE/NOPB ACTIVE WQFN RTV 32 250 Green (RoHS
& no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 85 L48901
LM48901SQX/NOPB ACTIVE WQFN RTV 32 4500 Green (RoHS
& no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 85 L48901
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a
continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
PACKAGE OPTION ADDENDUM
www.ti.com 11-Apr-2013
Addendum-Page 2
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
LM48901RL/NOPB DSBGA YPG 36 250 178.0 12.4 3.43 3.59 0.76 8.0 12.0 Q1
LM48901RLX/NOPB DSBGA YPG 36 1000 178.0 12.4 3.43 3.59 0.76 8.0 12.0 Q1
LM48901SQ/NOPB WQFN RTV 32 1000 178.0 12.4 5.3 5.3 1.3 8.0 12.0 Q1
LM48901SQE/NOPB WQFN RTV 32 250 178.0 12.4 5.3 5.3 1.3 8.0 12.0 Q1
LM48901SQX/NOPB WQFN RTV 32 4500 330.0 12.4 5.3 5.3 1.3 8.0 12.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 21-Mar-2013
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
LM48901RL/NOPB DSBGA YPG 36 250 210.0 185.0 35.0
LM48901RLX/NOPB DSBGA YPG 36 1000 210.0 185.0 35.0
LM48901SQ/NOPB WQFN RTV 32 1000 210.0 185.0 35.0
LM48901SQE/NOPB WQFN RTV 32 250 210.0 185.0 35.0
LM48901SQX/NOPB WQFN RTV 32 4500 367.0 367.0 35.0
PACKAGE MATERIALS INFORMATION
www.ti.com 21-Mar-2013
Pack Materials-Page 2
MECHANICAL DATA
RTV0032A
www.ti.com
SQA32A (Rev B)
MECHANICAL DATA
YPG0036xxx
www.ti.com
RLA36XXX (Rev A)
0.650±0.075
D
E
4214895/A 12/12
A
. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
NOTES:
D: Max =
E: Max =
3.455 mm, Min =
3.231 mm, Min =
3.395 mm
3.171 mm
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated