HEF4052B-Q100 Dual 4-channel analog multiplexer/demultiplexer Rev. 2 -- 11 September 2014 Product data sheet 1. General description The HEF4052B-Q100 is a dual 4-channel analog multiplexer/demultiplexer with common channel select logic. Each multiplexer/demultiplexer has four independent inputs/outputs (nY0 to nY3) and a common input/output (nZ). The common channel select logic includes two select inputs (S1 and S2) and an active LOW enable input (E). Both multiplexers/demultiplexers contain four bidirectional analog switches, each with one side connected to an independent input/output (nY0 to nY3) and the other side connected to a common input/output (nZ). With E LOW, one of the four switches is selected (low-impedance ON-state) by S1 and S2. With E HIGH, all switches are in the high-impedance OFF-state, independent of S1 and S2. If break before make is needed, then it is necessary to use the enable input. VDD and VSS are the supply voltage connections for the digital control inputs (S1 and S2, and E). The VDD to VSS range is 3 V to 15 V. The analog inputs/outputs (nY0 to nY3, and nZ) can swing between VDD as a positive limit and VEE as a negative limit. VDD VEE may not exceed 15 V. Unused inputs must be connected to VDD, VSS, or another input. For operation as a digital multiplexer/demultiplexer, VEE is connected to VSS (typically ground). VEE and VSS are the supply voltage connections for the switches. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. 2. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from 40 C to +85 C and from 40 C to +125 C Fully static operation 5 V, 10 V, and 15 V parametric ratings Standardized symmetrical output characteristics ESD protection: MIL-STD-833, method 3015 exceeds 2000 V HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 ) Complies with JEDEC standard JESD 13-B 3. Applications Analog multiplexing and demultiplexing Digital multiplexing and demultiplexing Signal gating HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 4. Ordering information Table 1. Ordering information All types operate from 40 C to +125 C. Type number Package Name Description Version HEF4052BT-Q100 SO16 plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 HEF4052BTT-Q100 TSSOP16 plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 5. Functional diagram VDD 16 13 12 14 15 S1 10 11 S2 9 LOGIC LEVEL CONVERSION 1 - OF - 4 DECODER 1 5 E 1Z 1Y0 1Y1 1Y2 1Y3 2Y0 2Y1 6 2 4 3 8 7 VSS VEE 2Y2 2Y3 2Z mnb042 Fig 1. Functional diagram nYn VDD VDD nZ VEE 001aak604 Fig 2. Schematic diagram (one switch) HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 2 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 10 9 13 6 0 1 4x 0 3 G4 1Z 1Y0 12 MDX 10 S1 1Y1 14 9 S2 1Y2 15 1Y3 11 2 2Y0 1 3 2Y1 5 2Y2 2 2Y3 4 6 E 3 Fig 3. Logic symbol HEF4052B_Q100 Product data sheet 5 1 2 4 12 14 13 15 2Z 3 1 0 11 001aak605 mnb041 Fig 4. IEC logic symbol All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 3 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 1Z 1Y0 S1 LEVEL CONVERTER 1Y1 S2 LEVEL CONVERTER 1Y2 E LEVEL CONVERTER 1Y3 2Y0 2Y1 2Y2 2Y3 2Z 001aak634 Fig 5. Logic diagram HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 4 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 6. Pinning information 6.1 Pinning +()%4 < 9'' < < = < < = < < ( 9(( 966 +()%4 < 6 6 < 9'' < < = < < = < < ( < 9(( 6 966 DDD Fig 6. 6 DDD Pin configuration SOT109-1 Fig 7. Pin configuration SOT403-1 6.2 Pin description Table 2. Pin description Symbol Pin Description E 6 enable input (active LOW) VEE 7 supply voltage VSS 8 ground supply voltage S1, S2 10, 9 select input 1Y0, 1Y1, 1Y2, 1Y3, 2Y0, 2Y1, 2Y2, 2Y3 12, 14, 15, 11, 1, 5, 2, 4 independent input or output 1Z, 2Z 13, 3 common output or input VDD 16 supply voltage HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 5 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 7. Functional description 7.1 Function table Table 3. Function table[1] Input Channel on E S2 S1 L L L nY0 to nZ L L H nY1 to nZ L H L nY2 to nZ L H H nY3 to nZ H X X switches off [1] H = HIGH voltage level; L = LOW voltage level; X = don't care. 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to VSS = 0 V (ground). Symbol Parameter VDD supply voltage Conditions [1] Min Max Unit 0.5 +18 V 18 +0.5 V - 10 mA VEE supply voltage referenced to VDD IIK input clamping current pins Sn and E; VI < 0.5 V or VI > VDD + 0.5 V VI input voltage 0.5 VDD + 0.5 V II/O input/output current - 10 mA IDD supply current - 50 mA Tstg storage temperature 65 +150 C Tamb ambient temperature 40 +125 C Ptot total power dissipation - 500 mW - 100 mW Tamb = 40 C to +125 C SO16 and TSSOP16 package P [1] [2] power dissipation [2] per output To avoid drawing VDD current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal Z, no VDD current will flow out of terminals Y, and in this case there is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed VDD or VEE. For SO16 package: Ptot derates linearly with 8 mW/K above 70 C. For TSSOP16 package: Ptot derates linearly with 5.5 mW/K above 60 C. HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 6 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 9. Recommended operating conditions Table 5. Recommended operating conditions Symbol Parameter Conditions Min Typ Max Unit VDD supply voltage see Figure 8 3 - 15 V VI input voltage 0 - VDD V Tamb ambient temperature in free air 40 - +125 C t/V input transition rise and fall rate VDD = 5 V - - 3.75 s/V VDD = 10 V - - 0.5 s/V VDD = 15 V - - 0.08 s/V 001aac285 15 VDD - VSS (V) 10 operating area 5 0 0 Fig 8. 5 10 VDD - VEE (V) 15 Operating area as a function of the supply voltages 10. Static characteristics Table 6. Static characteristics VSS = VEE = 0 V; VI = VSS or VDD unless otherwise specified. Symbol Parameter VIH VIL II HIGH-level input voltage LOW-level input voltage input leakage current HEF4052B_Q100 Product data sheet Tamb = 40 C Tamb = 25 C Tamb = 85 C Tamb = 125 C Unit Conditions VDD Min Max Min Max Min Max Min Max IO < 1 A 5V 3.5 - 3.5 - 3.5 - 3.5 - V 10 V 7.0 - 7.0 - 7.0 - 7.0 - V 15 V 11.0 - 11.0 - 11.0 - 11.0 - V IO < 1 A 5V - 1.5 - 1.5 - 1.5 - 1.5 V 10 V - 3.0 - 3.0 - 3.0 - 3.0 V 15 V - 4.0 - 4.0 - 4.0 - 4.0 V 15 V - 0.1 - 0.1 - 1.0 - 1.0 A All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 7 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer Table 6. Static characteristics ...continued VSS = VEE = 0 V; VI = VSS or VDD unless otherwise specified. Symbol Parameter IS(OFF) OFF-state leakage current Conditions CI Max Min Max Min Max Min Max Z port; 15 V all channels OFF; see Figure 9 - - - 1000 - - - - nA 15 V - - - 200 - - - - nA 5V - 5 - 5 - 150 - 150 A 10 V - 10 - 10 - 300 - 300 A 15 V - 20 - 20 - 600 - 600 A - - - - 7.5 - - - - pF supply current IO = 0 A input capacitance Tamb = 85 C Tamb = 125 C Unit Min Y port; per channel; see Figure 10 IDD Tamb = 40 C Tamb = 25 C VDD Sn, E inputs 10.1 Test circuits VDD S1 and S2 VDD or VSS nYn nZ E IS VSS = VEE VDD VI VO 001aak635 Fig 9. Test circuit for measuring OFF-state leakage current Z port VDD VDD or VSS S1 and S2 nY0 1 nZ nYn 2 switch IS E VSS = VEE VSS VO VI 001aak636 Fig 10. Test circuit for measuring OFF-state leakage current nYn port HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 8 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 10.2 On resistance Table 7. ON resistance Tamb = 25 C; ISW = 200 A; VSS = VEE = 0 V. Symbol Parameter Conditions VDD VEE Typ Max Unit RON(peak) ON resistance (peak) VI = 0 V to VDD VEE; see Figure 11 and Figure 12 5V 350 2500 10 V 80 245 15 V 60 175 5V 115 340 10 V 50 160 15 V 40 115 5V 120 365 10 V 65 200 15 V 50 155 RON(rail) ON resistance (rail) VI = 0 V; see Figure 11 and Figure 12 VI = VDD VEE; see Figure 11 and Figure 12 RON ON resistance mismatch between channels VI = 0 V to VDD VEE; see Figure 11 5V 25 - 10 V 10 - 15 V 5 - 10.2.1 On resistance waveform and test circuit V VSW VDD VDD or VSS S1 and S2 nYn nZ E VSS = VEE VSS ISW VI 001aak637 RON = VSW / ISW. Fig 11. Test circuit for measuring RON HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 9 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer DDH 521 9'' 9 9 9 9,9 Fig 12. Typical RON as a function of input voltage 11. Dynamic characteristics Table 8. Dynamic characteristics Tamb = 25 C; VSS = VEE = 0 V; for test circuit see Figure 16. Symbol Parameter tPHL HIGH to LOW propagation delay nYn, nZ to nZ, nYn; see Figure 13 Conditions Sn to nYn, nZ; see Figure 14 tPLH LOW to HIGH propagation delay Yn, nZ to nZ, nYn; see Figure 13 Sn to nYn, nZ; see Figure 14 tPHZ tPZH tPLZ HIGH to OFF-state propagation delay OFF-state to HIGH propagation delay LOW to OFF-state propagation delay HEF4052B_Q100 Product data sheet E to nYn, nZ; see Figure 15 E to nYn, nZ; see Figure 15 E to nYn, nZ; see Figure 15 All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 VDD Typ Max Unit 5V 10 20 ns 10 V 5 10 ns 15 V 5 10 ns 5V 150 305 ns 10 V 65 135 ns 15 V 50 100 ns 5V 10 20 ns 10 V 5 10 ns 15 V 5 10 ns 5V 150 300 ns 10 V 75 150 ns 15 V 50 100 ns 5V 95 190 ns 10 V 90 180 ns 15 V 85 180 ns 5V 130 260 ns 10 V 55 115 ns 15 V 45 85 ns 5V 100 205 ns 10 V 90 180 ns 15 V 90 180 ns (c) Nexperia B.V. 2017. All rights reserved 10 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer Table 8. Dynamic characteristics ...continued Tamb = 25 C; VSS = VEE = 0 V; for test circuit see Figure 16. Symbol Parameter Conditions VDD Typ Max Unit tPZL OFF-state to LOW propagation delay E to nYn, nZ; see Figure 15 5V 120 240 ns 10 V 50 100 ns 15 V 35 75 ns 11.1 Waveforms and test circuit VDD nYn or nZ input VM VDD Sn input VEE tPLH tPLH VO nZ or nYn output VM VSS tPHL tPHL VO 90 % nYn or nZ output VM 10 % VEE VEE switch OFF switch ON 001aac290 switch OFF 001aac291 Measurement points are given in Table 9. Measurement points are given in Table 9. Fig 13. nYn, nZ to nZ, nYn propagation delays Fig 14. Sn to nYn, nZ propagation delays VDD E input VM VSS tPLZ nYn or nZ output LOW-to-OFF OFF-to-LOW tPZL VO 90 % 10 % VEE tPHZ VO tPZH 90 % nYn or nZ output HIGH-to-OFF OFF-to-HIGH 10 % VEE switch ON switch OFF switch ON 001aac292 Measurement points are given in Table 9. Fig 15. Enable and disable times Table 9. Measurement points Supply voltage Input Output VDD VM VM 5 V to 15 V 0.5VDD 0.5VDD HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 11 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer tW VI negative pulse 0V 90 % VM 10 % tf tr tr tf VI positive pulse 0V VM 10 % 90 % VM VM tW VDD VDD VI PULSE GENERATOR VI VO RL S1 open DUT RT CL VSS VEE 001aaj903 Test data is given in Table 10. Definitions: DUT = Device Under Test. RT = Termination resistance should be equal to output impedance Zo of the pulse generator. CL = Load capacitance including test jig and probe. RL = Load resistance. Fig 16. Test circuit for measuring switching times Table 10. Test data Input nYn, nZ Load Sn and E tr, tf VDD or VEE VDD or VSS 20 ns [1] S1 position VM CL RL tPHL[1] 0.5VDD 50 pF 10 k VDD or VEE VEE tPLH tPZH, tPHZ tPZL, tPLZ other VEE VDD VEE For nYn to nZ propagation delays use VEE. For Sn to nYn or nZ propagation delays use VDD. HEF4052B_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 12 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer 11.2 Additional dynamic parameters Table 11. Additional dynamic characteristics VSS = VEE = 0 V; Tamb = 25 C. Symbol THD Parameter Conditions total harmonic distortion 3 dB frequency response f(3dB) VDD Typ Max Unit see Figure 17; RL = 10 k; CL = 15 pF; 5 V channel ON; VI = 0.5VDD (p-p); 10 V fi = 1 kHz 15 V [1] 0.25 - % [1] 0.04 - % [1] 0.04 - % see Figure 18; RL = 1 k; CL = 5 pF; channel ON; VI = 0.5VDD (p-p) 5V [1] 13 - MHz 10 V [1] 40 - MHz 70 - 50 15 V [1] iso isolation (OFF-state) see Figure 19; fi = 1 MHz; RL = 1 k; CL = 5 pF; channel OFF; VI = 0.5VDD (p-p) 10 V [1] Vct crosstalk voltage digital inputs to switch; see Figure 20; RL = 10 k; CL = 15 pF; E or Sn = VDD (square-wave) 10 V Xtalk crosstalk between switches; see Figure 21; fi = 1 MHz; RL = 1 k; VI = 0.5VDD (p-p) 10 V [1] 50 [1] MHz - dB - mV 50 - dB fi is biased at 0.5 VDD; VI = 0.5VDD (p-p). Table 12. Dynamic power dissipation PD PD can be calculated from the formulas shown; VEE = VSS = 0 V; tr = tf 20 ns; Tamb = 25 C. Symbol Parameter dynamic power dissipation PD VDD Typical formula for PD (W) 5V where: PD = 1300 fi + (fo CL) VDD 2 fi = input frequency in MHz; 10 V PD = 6100 fi + (fo CL) VDD 2 fo = output frequency in MHz; 15 V PD = 15600 fi + (fo CL) VDD2 CL = output load capacitance in pF; VDD = supply voltage in V; (CL fo) = sum of the outputs. 11.2.1 Test circuits VDD VDD or VSS VDD S1 and S2 VDD or VSS nYn nZ S1 and S2 E VSS = VEE VSS nYn nZ E RL CL D VSS = VEE VSS fi RL 001aak638 Fig 17. Test circuit for measuring total harmonic distortion HEF4052B_Q100 Product data sheet CL dB fi 001aak639 Fig 18. Test circuit for measuring frequency response All information provided in this document is subject to legal disclaimers. Rev. 2 -- 11 September 2014 (c) Nexperia B.V. 2017. All rights reserved 13 of 21 HEF4052B-Q100 Nexperia Dual 4-channel analog multiplexer/demultiplexer VDD VDD or VSS S1 and S2 nY0 1 nZ nYn 2 switch E VSS = VEE VSS RL CL dB fi 001aak657 Fig 19. Test circuit for measuring isolation (OFF-state) 9'' 9'' 5/ 9'' 6DQG6 Q< Q= Q