1. General description
The HEF4052B-Q100 is a dual 4-channel analog multiplexer/demultiplexer with common
channel select logic. Each multiplexer/demultiplexer has four independent inputs/outputs
(nY0 to nY3) and a common input/o utput (nZ). Th e common chan nel select logic includes
two select inputs (S1 and S2) and an active LOW enable input (E). Both
multiplexers/demu ltipl exers contain four bidire ctional analog switch es, each with one side
connected to an independent inp ut/output (nY0 to nY3) and the ot her side con nected to a
common input/output (nZ). With E LOW, one of the four switches is selected
(low-impedance ON-state) by S1 and S2. With E HIGH, all switches are in the
high-impedance OFF-state, independent of S1 and S2. If break before make is needed,
then it is necessary to use the enable input.
VDD and VSS are the supply voltage connections for the digital control inputs (S1 and S2,
and E). The VDD to VSS range is 3 V to 15 V. The analog inputs/outputs (nY0 to nY3, and
nZ) can swing between VDD as a positive limit and VEE as a negative limit. VDD VEE may
not exceed 15 V. Unused inputs must be connec te d to V DD, VSS, or an ot he r inp u t. For
operation as a digital multiplexer/demultiplexer, VEE is connected to VSS (typically
ground). VEE and VSS are the supply voltage connections for the switches.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from 40 C to +85 C and from 40 C to +125 C
Fully static operation
5 V, 10 V, and 15 V parametric ratings
Standardized symmetrical output characteristics
ESD protection:
MIL-STD-833, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 )
Complies with JEDEC standard JESD 13-B
3. Applications
Analog multiplexing and demultiplexing
Digital multiplexing and demultiplexing
Signal gating
HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
Rev. 2 — 11 September 2014 Product data sheet
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 2 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
4. Ordering information
5. Functional diagram
Table 1. Ordering information
All types operate from
40
C to +125
C.
Type number Package
Name Description Version
HEF4052BT-Q100 SO16 plastic small outline package; 16 leads; body width 3.9 mm SOT109-1
HEF4052BTT-Q1 00 TSSOP16 plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1
Fig 1. Functional di agram
mnb042
1 - OF - 4
DECODER
LOGIC
LEVEL
CONVERSION
78
VEE
VSS
VDD
12
13
16
3
14
15
11
10
9
6
S1
S2
E
1
5
2
1Y0
1Z
2Z
1Y1
1Y2
1Y3
2Y0
2Y1
2Y2
2Y3
4
Fig 2. Schematic diagram (on e sw itc h)
001aak604
nYn
nZ
VEE
VDD VDD
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 3 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
Fig 3. Logic symbol Fig 4. IEC logic symbol
001aak605
4
2
5
1
11
15
14
12
13
3
6
9
1Z
S1
S2
E2Z 2Y3
2Y2
2Y1
2Y0
1Y3
1Y2
1Y1
1Y0
10
mnb041
11
15
14
12
4
2
5
91
10 0
6G4
MDX
0
3
4 ×
1
3
2
1
0
13
3
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 4 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
Fig 5. Logic diag ram
001aak634
LEVEL
CONVERTER
LEVEL
CONVERTER
LEVEL
CONVERTER
S1
S2
E
1Y0
1Y1
1Y2
1Y3
2Y0
2Y1
2Y2
2Y3
2Z
1Z
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 5 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
6. Pinning information
6.1 Pinning
6.2 Pin description
Fig 6. Pin configuration SOT109-1 Fig 7. Pin co nfiguration SOT403-1
DDD







+()%4
< 9''
< <
=
<
< =
< <
(
<
9(( 6
966 6
+()%4
< 9''
< <
=
<
< =
< <
(
<
9(( 6
966 6
DDD







Table 2. Pin de scription
Symbol Pin Description
E6 enable input (active LOW)
VEE 7 supply voltage
VSS 8 ground supply voltage
S1, S2 10, 9 select input
1Y0, 1Y1, 1Y2, 1Y3, 2Y0, 2Y1, 2Y2, 2Y3 12, 14, 15, 11, 1, 5, 2, 4 independent input or output
1Z, 2Z 13, 3 common output or input
VDD 16 supply voltage
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 6 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
7. Functional description
7.1 Function table
[1] H = HIGH voltage level;
L = LOW voltage level;
X = don’t care.
8. Limiting values
[1] To avoid drawing VDD current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional
switch must not exceed 0.4 V . If the switch current flows into terminal Z, no VDD current will flow out of terminals Y, and in this case there
is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed VDD or VEE.
[2] For SO16 package: Ptot derates linearly with 8 mW/K above 70 C.
For TSSOP16 package: Ptot derates linearly with 5.5 mW/K above 60 C.
Table 3. Function table[1]
Input Channel on
ES2 S1
LLLnY0 to nZ
L L H nY1 to nZ
LHLnY2 to nZ
LHHnY3 to nZ
H X X switches off
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to VSS = 0 V (ground).
Symbol Parameter Conditions Min Max Unit
VDD supply voltage 0.5 +18 V
VEE supply voltage referenced to VDD [1] 18 +0.5 V
IIK input clamping current pins Sn and E;
VI<0.5 V or VI>V
DD + 0.5 V -10 mA
VIinput voltage 0.5 VDD + 0.5 V
II/O input/output current - 10 mA
IDD supply current - 50 mA
Tstg storage temperature 65 +150 C
Tamb ambient temperature 40 +125 C
Ptot total power dissipation Tamb = 40 C to +125 C
SO16 and TSSOP16
package [2] - 500 mW
P power dissipation per output - 100 mW
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 7 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
9. Recommended operating conditions
10. Static characteristics
Table 5. Re commended operating con ditions
Symbol Parameter Conditions Min Typ Max Unit
VDD supply voltage see Figure 8 3- 15V
VIinput voltage 0 - VDD V
Tamb ambient temperature in free air 40 - +125 C
t/V input transition rise and fall
rate VDD = 5 V - - 3.75 s/V
VDD = 10 V - - 0.5 s/V
VDD = 15 V - - 0.08 s/V
Fig 8. Operating area as a function of the supply voltages
Table 6. Static characteristics
VSS = VEE = 0 V; VI = VSS or VDD unless otherwise specifi ed.
Symbol Parameter Conditions VDD Tamb = 40 C Tamb = 25 C Tamb = 85 C Tamb = 125 CUnit
Min Max Min Max Min Max Min Max
VIH HIGH-level
input voltage IO < 1 A 5 V 3.5 - 3.5 - 3.5 - 3.5 - V
10 V 7.0 - 7.0 - 7.0 - 7.0 - V
15 V 11.0 - 11.0 - 11.0 - 11.0 - V
VIL LOW-level
input voltage IO < 1 A 5 V - 1.5 - 1.5 - 1.5 - 1.5 V
10 V - 3.0 - 3.0 - 3.0 - 3.0 V
15 V - 4.0 - 4.0 - 4.0 - 4.0 V
IIinput leakage
current 15 V - 0.1 - 0.1 - 1.0 - 1.0 A
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 8 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
10.1 Test circuits
IS(OFF) OFF-state
leakage
current
Z port;
all channels OFF;
see Figure 9
15 V - - - 1000 - - - - nA
Y port;
per channel;
see Figure 10
15 V - - - 200 - - - - nA
IDD supply current IO = 0 A 5 V - 5 - 5 - 150 - 150 A
10 V - 10 - 10 - 300 - 300 A
15 V - 20 - 20 - 600 - 600 A
CIinput
capacitance Sn, E inputs - - - - 7.5 - - - - pF
Table 6. Static characteristics …continued
VSS = VEE = 0 V; VI = VSS or VDD unless otherwise specifi ed.
Symbol Parameter Conditions VDD Tamb = 40 C Tamb = 25 C Tamb = 85 C Tamb = 125 CUnit
Min Max Min Max Min Max Min Max
Fig 9. Test circuit for measuring OFF-state leakage current Z port
IS
001aak635
VDD
VI
VSS = VEE
S1 and S2
E
nZ
VDD or VSS
VDD
nYn
VO
Fig 10. Test circuit for measuring OFF-state leakage current nYn port
I
S
001aak636
V
SS
VO
switch
V
SS
= V
EE
S1 and S2
E
nZ
nY0
V
DD
or V
SS
V
DD
nYn
1
2
VI
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 9 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
10.2 On resistance
10.2.1 On resistance waveform and test circuit
Table 7. ON resistance
Tamb = 25
C; ISW =200
A; VSS = VEE = 0 V.
Symbol Parameter Conditions VDD VEE Typ Max Unit
RON(peak) ON resistance (peak) VI = 0 V to VDD VEE;
see Figure 11 and Figure 12 5 V 350 2500
10 V 80 245
15 V 60 175
RON(rail) ON resistance (rail) VI = 0 V; see Figure 11 and Figure 12 5 V 115 340
10 V 50 160
15 V 40 115
VI = VDD VEE;
see Figure 11 and Figure 12 5 V 120 365
10 V 65 200
15 V 50 155
RON ON resistance mismatch
between channel s VI = 0 V to VDD VEE; see Figure 11 5 V 25 -
10 V 10 -
15 V 5 -
RON =V
SW /I
SW.
Fig 11. Test circuit for measuring RON
V
001aak637
V
SS
VI
VSW
ISW
V
SS
= V
EE
S1 and S2
E
nZ
V
DD
or V
SS
V
DD
nYn
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 10 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
11. Dynamic characteristics
Fig 12. Typical RON as a function of input voltage
9,9

DDH




521
ȍ
9'' 9
9
9
Table 8. Dynamic characteristics
Tamb = 25
C; VSS = VEE = 0 V; for test circuit see Figure 16.
Symbol Parameter Conditions VDD Typ Max Unit
tPHL HIGH to LOW propagation delay nYn, nZ to nZ, nYn; see Figure 13 5 V 1020ns
10 V 5 10 ns
15 V 5 10 ns
Sn to nYn, nZ; see Figure 14 5 V 150 305 ns
10 V 65 135 ns
15 V 50 100 ns
tPLH LOW to HIGH propagation delay Yn, nZ to nZ, nYn; see Figure 13 5 V 1020ns
10 V 5 10 ns
15 V 5 10 ns
Sn to nYn, nZ; see Figure 14 5 V 150 300 ns
10 V 75 150 ns
15 V 50 100 ns
tPHZ HIGH to OFF-state
propagation delay Eto nYn, nZ; see Figure 15 5 V 95 190 ns
10 V 90 180 ns
15 V 85 180 ns
tPZH OFF-state to HIGH
propagation delay Eto nYn, nZ; see Figure 15 5 V 130 260 ns
10 V 55 115 ns
15 V 4585ns
tPLZ LOW to OFF-state
propagation delay Eto nYn, nZ; see Figure 15 5 V 100 205 ns
10 V 90 180 ns
15 V 90 180 ns
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 11 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
11.1 Waveforms and test circuit
tPZL OFF-stat e to LOW
propagation delay Eto nYn, nZ; see Figure 15 5 V 120 240 ns
10 V 50 100 ns
15 V 3575ns
Table 8. Dynamic characteristics …continued
Tamb = 25
C; VSS = VEE = 0 V; for test circuit see Figure 16.
Symbol Parameter Conditions VDD Typ Max Unit
Measurement points are given in Table 9. Measurement points are given in Table 9.
Fig 13. nYn, nZ to nZ, nYn propagation delays Fig 14. Sn to nYn, nZ propagation delays
001aac290
nYn or nZ
input
nZ or nYn
output
tPLH tPHL
VDD
VEE
VM
VM
VO
VEE
001aac291
switch ON
tPLH tPHL
switch OFF
VDD
VSS
VO
VEE
nYn or nZ
output
Sn input
switch OFF
10 %
90 %
VM
Measurement points are given in Table 9.
Fig 15. Enabl e and disable times
001aac292
tPLZ
tPHZ
switch OFF switch ONswitch ON
nYn or nZ output
LOW-to-OFF
OFF-to-LOW
nYn or nZ output
HIGH-to-OFF
OFF-to-HIGH
E input
VO
VO
VEE
VEE
VDD
VSS
VM
tPZL
tPZH
90 %
90 %
10 %
10 %
Table 9. Measur ement points
Supply voltage Input Output
VDD VMVM
5 V to 15 V 0.5VDD 0.5VDD
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 12 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
[1] For nYn to nZ propagation delays use VEE. For Sn to nYn or nZ propagation delays use VDD.
Test data is given in Table 10.
Definitions:
DUT = Device Under Test.
RT= Termination resistance should be equal to output impedance Zo of the pulse generator.
CL= Load capacitance including test jig and probe.
RL= Load resistance.
Fig 16. Test circuit for measuring switching times
001aaj903
VIVO
RTCL
RLS1
DUT
PULSE
GENERATOR
tW
VM
VI
VI
VDD VDD
VSS
VEE
open
0 V
negative
pulse
VI
0 V
positive
pulse
10 %
90 %
90 %
10 % VM
VM
VM
tW
tftf
tr
tr
Table 10. Test data
Input Load S1 position
nYn, nZ Sn and E tr, tfVMCLRLtPHL[1] tPLH tPZH, tPHZ tPZL, tPLZ other
VDD or VEE VDD or VSS 20 ns 0.5VDD 50 pF 10 kVDD or VEE VEE VEE VDD VEE
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 13 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
11.2 Additional dynamic parameters
[1] fi is biased at 0.5 VDD; VI=0.5V
DD (p-p).
11.2.1 Test circuits
Table 11. Additional dynamic characteristics
VSS = VEE = 0 V; Tamb = 25
C.
Symbol Parameter Conditions VDD Typ Max Unit
THD total harmonic distortion see Figure 17; RL=10k; CL=15pF;
channel ON; VI=0.5V
DD (p-p);
fi=1kHz
5 V [1] 0.25 - %
10 V [1] 0.04 - %
15 V [1] 0.04 - %
f(3dB) 3 dB frequency response see Figure 18; RL = 1 k; CL = 5 pF;
channel ON; VI=0.5V
DD (p-p) 5 V [1] 13 - MHz
10 V [1] 40 - MHz
15 V [1] 70 - MHz
iso isolation (OFF-state) see Figure 19; fi= 1 MHz; RL = 1 k;
CL = 5 pF; channel OFF;
VI=0.5V
DD (p-p)
10 V [1] 50 - dB
Vct crosstalk voltage digital inputs to switch; see Figure 20;
RL = 10 k; CL=15pF;
Eor Sn = VDD (square-wave)
10 V 50 - mV
Xtalk crosstalk between switches; see Figure 21;
fi= 1 MHz; RL=1 k;
VI=0.5V
DD (p-p)
10 V [1] 50 - dB
Table 12. Dynamic power diss ipation PD
PD can be calculated from the formulas shown; VEE = VSS =0 V; t
r = tf
20 ns; Tamb = 25
C.
Symbol Parameter VDD Typi cal formula for PD (W) where:
PDdynamic power
dissipation 5V P
D = 1300 fi + (fo CL) VDD2fi = input frequency in MHz;
fo = output frequency in MHz;
CL = output load capacitance in pF;
VDD = supply voltage in V;
(CL fo) = sum of the outputs.
10 V PD = 6100 fi + (fo CL) VDD2
15 V PD = 15600 fi + (fo CL) VDD2
Fig 17. Test circuit for measuring total harmonic
distortion Fig 18. Test circuit for measuring frequency response
D
001aak638
V
SS
fi
RLCL
V
SS
= V
EE
S1 and S2
E
nZ
V
DD
or V
SS
V
DD
nYn
dB
001aak639
V
SS
fi
RLCL
V
SS
= V
EE
S1 and S2
E
nZ
V
DD
or V
SS
V
DD
nYn
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 14 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
Fig 19. Test circuit for measuring isolation (OFF-state)
dB
001aak657
V
SS
fi
RLCL
switch
V
SS
= V
EE
S1 and S2
E
nZ
nY0
V
DD
or V
SS
V
DD
nYn
1
2
a. Test circuit
b. Input and output pulse definitions
Fig 20. Test circuit for measuring crosstalk voltage between digital inputs and switch
DDN
9
''
RU9
66
9
''
VZLWFK
9
66
 9
((
6DQG6
(
Q=
Q<
9
''
Q<Q
*
9
5/
9
''
5/
&/
92
DDM
RQ
929FW
RIIRII
ORJLF
LQSXW6Q(
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 15 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
a. Switch closed condition b. Switch open condition
Fig 21. Test circuit for measuring crosstalk between switches
001aak659
V
SS VO
RLRL
V
SS
= V
EE
S1 and S2
E
nZ
nY0
V
DD
or V
SS
V
DD
nYn
VI
001aak660
VSS VI
RL
RL
VSS = VEE
S1 and S2
E
nZ
nY0
VDD or VSS
VDD
nYn
VO
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 16 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
12. Package outline
Fig 22. Package outline SOT109-1 (SO16)
;
Z 0
ș
$
$

$

E
S
'
+
(
/
S
4
GHWDLO;
(
=
H
F
/
Y 0 $
$

$




\
SLQLQGH[
81,7 $
PD[ $
 $
 $
 E
S F '
 (
 
H +
( / /
S 4 =\ZY ș
5()(5(1&(6
287/,1(
9(56,21
(8523($1
352-(&7,21 ,668('$7(
,(& -('(& -(,7$
PP
LQFKHV
 


  






  




 

R
R
 
',0(16,216LQFKGLPHQVLRQVDUHGHULYHGIURPWKHRULJLQDOPPGLPHQVLRQV
1RWH
3ODVWLFRUPHWDOSURWUXVLRQVRIPPLQFKPD[LPXPSHUVLGHDUHQRWLQFOXGHG


627 

( 06
 


  






 










 


  PP
VFDOH
62SODVWLFVPDOORXWOLQHSDFNDJHOHDGVERG\ZLGWKPP 627
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 17 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
Fig 23. Package outline SOT403-1 (TSSOP16)
81,7 $
 $
 $
 E
S F ' ( 
H +
( / /
S 4 =\ZY ș
5()(5(1&(6
287/,1(
9(56,21
(8523($1
352-(&7,21 ,668('$7(
,(& -('(& -(,7$
PP 










  







R
R
 
',0(16,216PPDUHWKHRULJLQDOGLPHQVLRQV
1RWHV
3ODVWLFRUPHWDOSURWUXVLRQVRIPPPD[LPXPSHUVLGHDUHQRWLQFOXGHG
3ODVWLFLQWHUOHDGSURWUXVLRQVRIPPPD[LPXPSHUVLGHDUHQRWLQFOXGHG


627 02 

Z 0
E
S
'
=
H

 
 
ș
$
$

$

/
S
4
GHWDLO;
/
$

+
(
(
F
Y 0 $
;
$
\
  PP
VFDOH
76623SODVWLFWKLQVKULQNVPDOORXWOLQHSDFNDJHOHDGVERG\ZLGWKPP 627
$
PD[

SLQLQGH[
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 18 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
13. Abbreviations
14. Revision history
Table 13. Abbreviations
Acronym Description
HBM Human Body Model
ESD ElectroStatic Discharge
MM Machine Model
MIL Military
Table 14. Revision history
Document ID Release date Data sheet status Change notice Supersedes
HEF4052B_Q100 v.2 20140911 Product data sheet - HEF4052B_Q100 v.1
Modifications: Figure 20: Test circuit modified
HEF4052B_Q100 v.1 20120712 Product data sheet - -
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 19 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
15. Legal information
15.1 Data sheet status
[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term ‘short data sheet’ is explained in section “Definitions”.
[3] The product status of de vice(s) descr ibed in th is docume nt may have cha nged since this docume nt was publis hed and ma y dif fer in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nexperia.com.
15.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. Nexperia does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liab ility for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and tit le. A short data sh eet is intended
for quick reference only and shou ld not be rel ied u pon to cont ain det ailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local Nexperia sales
office. In case of any inconsistency or conf lict with the short data sheet, the
full data sheet shall pre vail.
Product specificat io n — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
Nexperia and its customer, unless Nexperia and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the Nexperia product is
deemed to off er functions and qualities beyon d those described in the
Product data sheet.
15.3 Disclaimers
Limited warr a nty and liability — Information in this document is believed to
be accurate and reliable. However, Nexperia does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. Nexperia takes no
responsibility for the content in this document if provided by an inf ormation
source outside of Nexperia.
In no event shall Nexperia be liable for any indirect, incidental,
punitive, special or consequ ential damages (including - wit hout limitatio n - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, Nexperia’s aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of Nexperia.
Right to make changes — Nexperia reserves the right to make
changes to information published in this document, including without
limitation specifications and product descripti ons, at any time and without
notice. This document supersedes and replaces all informa tion supplied prior
to the publication hereof .
Suitability for use in automotive applications — This Nexperia
product has been qualified for use in automotive
applications. Unless ot herwise agreed in writing, t he product is not designed,
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of a Nexperia product can reasonably be expected
to result in perso nal injury, death or severe property or environmental
damage. Nexperia and its suppliers accept no liability for
inclusion and/or use of Nexperia products in such equipment or
applications an d ther efo re su ch inclusi on a nd/or use is at the cu stome r's own
risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. Nexperia makes no
representation or warranty tha t such application s will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and ope ration of their applications
and products using Nexperia products, and Nexperia
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the Nexperia
product is suitable and fit for the customer’s applications and
products planned, as well as fo r the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associate d with t heir
applications and products.
Nexperia does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the appl ication or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using Nexperia
products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). Nexperia does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress rating s only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanent ly and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — Nexperia
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nexperia.com/profile/terms, unless otherwise
agreed in a valid written individua l agreement. In case an individual
agreement is concluded only the ter ms and conditions of the respective
agreement shall apply. Nexperia hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of Nexperia products by customer.
Document status[1][2] Product status[3] Definition
Objective [short] data sheet Development This document contains data from the obj ective specification for product development.
Preliminary [short] dat a sheet Qualification This document contains data from the preliminary specificat ion.
Product [short] dat a sheet Production This document contains the product specification.
© Nexperia B.V. 2017. All rights reserved
HEF4052B_Q100 All information provided in this document is subject to legal disclaimers.
Product data sheet Rev. 2 — 11 September 2014 20 of 21
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
No offer to sell or license — Nothing in this document may be interpret ed or
construed as an of fer to sell product s that is op en for accept ance or the grant ,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
15.4 Trademarks
Notice: All referenced b rands, produc t names, service names and trademarks
are the property of their respect i ve ow ners.
16. Contact information
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com
Nexperia HEF4052B-Q100
Dual 4-channel analog multiplexer/demultiplexer
17. Contents
1 General description. . . . . . . . . . . . . . . . . . . . . . 1
2 Features and benefits . . . . . . . . . . . . . . . . . . . . 1
3 Applications. . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
4 Ordering information. . . . . . . . . . . . . . . . . . . . . 2
5 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
6 Pinning information. . . . . . . . . . . . . . . . . . . . . . 5
6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5
7 Functional description . . . . . . . . . . . . . . . . . . . 6
7.1 Function table. . . . . . . . . . . . . . . . . . . . . . . . . . 6
8 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 6
9 Recommended operating conditions. . . . . . . . 7
10 Static characteristics. . . . . . . . . . . . . . . . . . . . . 7
10.1 Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
10.2 On resistance . . . . . . . . . . . . . . . . . . . . . . . . . . 9
10.2.1 On resistance waveform and test circuit. . . . . . 9
11 Dynamic characteristics . . . . . . . . . . . . . . . . . 10
11 .1 Waveforms and test circuit . . . . . . . . . . . . . . . 11
11.2 Additional dynamic parameters . . . . . . . . . . . 13
11.2.1 Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . 13
12 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 16
13 Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . . 18
14 Revision history. . . . . . . . . . . . . . . . . . . . . . . . 18
15 Legal information. . . . . . . . . . . . . . . . . . . . . . . 19
15.1 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 19
15.2 Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
15.3 Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 19
15.4 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 20
16 Contact information. . . . . . . . . . . . . . . . . . . . . 20
17 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
© Nexperia B.V. 2017. All rights reserved
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com
Date of release:
11 September 2014