April 2011 Doc ID 018760 Rev 1 1/50
50
A5975D
Up to 3 A step-down switching regulator
for automotive applications
Features
Qualified following the AEC-Q100
requirements (see PPAP for more details)
3 A DC output current
Operating input voltage from 4 V to 36 V
3.3 V / (±2%) reference voltage
Output voltage adjustable from 1.235 V to 35 V
Low dropout operation: 100% duty cycle
250 kHz internally fixed frequency
Voltage feed-forward
Zero load current operation
Internal current limiting
Inhibit for zero current consumption
Synchronization
Protection against feedback disconnection
Thermal shutdown
Application
Dedicated to automotive applications
Description
The A5975D is a step-down monolithic power
switching regulator with a minimum switch current
limit of 3.75 A, it is therefore able to deliver up to 3
A DC current to the load depending on the
application conditions. The output voltage can be
set from 1.235 V to 35 V. The high current level is
also achieved thanks to a HSOP8 package with
exposed frame, that allows to reduce the RTHJ-A
down to approximately 40 °C/W. The device uses
an internal P-channel DMOS transistor (with a
typical RDS(on) of 250 mΩ) as switching element
to minimize the size of the external components.
An internal oscillator fixes the switching frequency
at 250 kHz. Having a minimum input voltage of
only 4 V, it fits automotive applications requiring
device operation even in cold crank conditions.
Pulse-by-pulse current limit with the internal
frequency modulation offers an effective constant
current short-circuit protection.
HSOP8 - exposed pad
Figure 1. Application schematic
!-V
SMALLSIGNAL
POWERPLANE
64/6
6/54
6##
62%&
%80! $
).(
#/-0
'.$
&"
39.#
5
!$
2
++
40
'.$
40
6).
#
U&
6
$
3403,5
40
'.$
40
6/54
#
U&
#
N&
#
P&
2
+
2
+
,
U(
#
N&
6
www.st.com
Contents A5975D
2/50 Doc ID 018760 Rev 1
Contents
1 Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
1.1 Pin connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
1.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2 Electrical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2.1 Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2.2 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
3 Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
4 Datasheet parameters over the temperature range . . . . . . . . . . . . . . . 10
5 Functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
5.1 Power supply and voltage reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
5.2 Voltage monitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
5.3 Oscillator and synchronization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
5.4 Current protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
5.5 Error amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
5.6 PWM comparator and power stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
5.7 Inhibit function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
5.8 Thermal shutdown . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
6 Additional features and protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.1 Feedback disconnection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.2 Output overvoltage protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.3 Zero load . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
7 Closing the loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
7.1 Error amplifier and compensation network . . . . . . . . . . . . . . . . . . . . . . . . 19
7.2 LC filter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
7.3 PWM comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
8 Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
A5975D Contents
Doc ID 018760 Rev 1 3/50
8.1 Component selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
8.2 Layout considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
8.3 Thermal considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
8.3.1 Thermal resistance RTHJ-A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
8.3.2 Thermal impedance ZTHJ-A(t) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
8.4 RMS current of the embedded power MOSFET . . . . . . . . . . . . . . . . . . . 32
8.5 Short-circuit protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
8.6 Application circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
8.7 Positive buck-boost regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
8.8 Negative buck-boost regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
8.9 Floating boost current generator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
8.10 Synchronization example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
8.11 Compensation network with MLCC at the output . . . . . . . . . . . . . . . . . . . 41
8.12 External soft-start network . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
9 Typical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
10 Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
11 Ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
12 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
List of tables A5975D
4/50 Doc ID 018760 Rev 1
List of tables
Table 1. Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Table 2. Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Table 3. Thermal data. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Table 4. Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Table 5. Uncompensated error amplifier characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Table 6. List of ceramic capacitors for the A5975D . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Table 7. Output capacitor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Table 8. Inductor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Table 9. Component list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Table 10. HSOP8 mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
Table 11. Ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48
Table 12. Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
A5975D List of figures
Doc ID 018760 Rev 1 5/50
List of figures
Figure 1. Application schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Figure 2. Pin connection (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Figure 3. Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 4. Internal circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 5. Oscillator circuit block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Figure 6. Synchronization example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 7. Current limitation circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 8. Driving circuitry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Figure 9. Block diagram of the loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 10. Error amplifier equivalent circuit and compensation network . . . . . . . . . . . . . . . . . . . . . . . 20
Figure 11. Module plot . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Figure 12. Phase plot. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Figure 13. Layout example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Figure 14. Switching losses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 15. Power losses estimation (VIN = 5 V, fSW = 250 kHz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 16. Power loss estimation (VIN = 12 V, fSW = 250 kHz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 17. Measurement of the thermal impedance of the demonstration board . . . . . . . . . . . . . . . . 31
Figure 18. Maximum continuous output current vs. duty cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 19. Short-circuit current VIN = 12 V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
Figure 20. Short-circuit current VIN = 24 V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
Figure 21. Short-circuit current VIN = 36 V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 22. Demonstration board application circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 23. PCB layout (component side) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 24. PCB layout (bottom side) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 25. PCB layout (front side) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 26. Positive buck-boost regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Figure 27. Negative buck-boost regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Figure 28. Floating boost topology. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Figure 29. 350 mA LED boost current source . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Figure 30. Synchronization example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Figure 31. MLCC compensation network circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
Figure 32. Soft-start network example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Figure 33. Line regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 34. Shutdown current vs. junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 35. Output voltage vs. junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 36. Switching frequency vs. junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 37. Quiescent current vs. junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 38. Junction temperature vs. output current (VIN 5 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Figure 39. Junction temperature vs. output current (VIN 12 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Figure 40. Efficiency vs. output current (VIN 12 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Figure 41. Efficiency vs. output current (VIN 5 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
Figure 42. Package dimensions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
Pin settings A5975D
6/50 Doc ID 018760 Rev 1
1 Pin settings
1.1 Pin connection
Figure 2. Pin connection (top view)
1.2 Pin description
!-V
Table 1. Pin description
N Pin Description
1 OUT Regulator output.
2 SYNCH Master/slave synchronization.
3INH
A logical signal (active high) disables the device. If INH is not used, the
pin must be grounded. When it is open an internal pull-up disables the
device.
4 COMP E/A output for frequency compensation.
5FB
Feedback input. Connecting directly to this pin results in an output
voltage of 1.23 V. An external resistive divider is required for higher
output voltages.
6V
REF 3.3 V VREF
. No cap is requested for stability.
7 GND Ground.
8V
CC Unregulated DC input voltage.
A5975D Electrical data
Doc ID 018760 Rev 1 7/50
2 Electrical data
2.1 Maximum ratings
2.2 Thermal data
Table 2. Absolute maximum ratings
Symbol Parameter Value Unit
V8Input voltage 40 V
V1
OUT pin DC voltage
OUT pin peak voltage at Δt = 0.1 μs
-1 to 40
-5 to 40
V
V
I1Maximum output current Int. limit.
V4, V5Analog pins 4 V
V3INH -0.3 to VCC V
V2SYNCH -0.3 to 4 V
PTOT Power dissipation at TA 60 °C 2.25 W
TJOperating junction temperature range -40 to 150 °C
TSTG Storage temperature range -55 to 150 °C
Table 3. Thermal data
Symbol Parameter Value Unit
RTHJ-A Maximum thermal resistance junction-ambient 40 (1)
1. Package mounted on demonstration board.
°C/W
Electrical characteristics A5975D
8/50 Doc ID 018760 Rev 1
3 Electrical characteristics
TJ = -40 °C to 125 °C, VCC = 12 V, unless otherwise specified.
Table 4. Electrical characteristics
Symbol Parameter Test condition Min. Typ. Max. Unit
VCC
Operating input
voltage range V0 = 1.235 V; I0 = 2 A 4 36 V
RDS(on)
MOSFET on-
resistance 0.250 0.5 Ω
IL
Maximum limiting
current VCC = 5 V 3.75 4.5 5.25 A
fSW Switching frequency 212 250 280 kHz
Duty cycle 0 100 %
Dynamic characteristics (see test circuit)
V5Voltage feedback 4.4 V < VCC < 36 V,
20 mA < I0 < 2 A 1.198 1.235 1.272 V
DC characteristics
Iqop
Total operating
quiescent current 35mA
IqQuiescent current Duty cycle = 0; VFB = 1.5 V 2.5 mA
Iqst-by
Total standby
quiescent current
VINH > 2.2 V 50 100 μA
VCC = 36 V;
VINH > 2.2 V 50 100 μA
Inhibit
INH threshold voltage Device ON 0.8 V
Device OFF 2.2 V
Error amplifier
VOH
High level output
voltage VFB = 1 V 3.5 V
VOL
Low level output
voltage VFB = 1.5 V 0.4 V
Io source Source output current VCOMP = 1.9 V; VFB = 1 V 190 300 μA
Io sink Sink output current VCOMP = 1.9 V; VFB = 1.5 V 1 1.5 mA
IbSource bias current 2.5 4 μA
DC open loop gain RL = 50 65 dB
gm Transconductance ICOMP = -0.1 mA to 0.1 mA;
VCOMP = 1.9 V 2.3 mS
Synch function
A5975D Electrical characteristics
Doc ID 018760 Rev 1 9/50
High input voltage VCC = 4.4 to 36 V 2.5 VREF V
Low input voltage VCC = 4.4 to 36 V 0.74 V
Slave synch current(1) Vsynch = 0.74 V
Vsynch = 2.33 V
0.11
0.21
0.25
0.45 mA
Master output
amplitude Isource = 3 mA 2.75 3 V
Output pulse width No load, Vsynch = 1.65 V 0.20 0.35 μs
Reference section
Reference voltage IREF = 0 to 5 mA
VCC = 4.4 V to 36 V 3.2 3.3 3.399 V
Line regulation IREF = 0 mA
VCC = 4.4 V to 36 V 510mV
Load regulation IREF = 0 mA 8 15 mV
Short-circuit current 5 18 35 mA
1. Guaranteed by design.
Table 4. Electrical characteristics (continued)
Symbol Parameter Test condition Min. Typ. Max. Unit
Datasheet parameters over the temperature range A5975D
10/50 Doc ID 018760 Rev 1
4 Datasheet parameters over the temperature range
100% of the population in the production flow is tested at three different ambient
temperatures (-40 °C, +25 °C, and +125 °C) to guarantee the datasheet parameters inside
the junction temperature range (-40 °C, +125 °C).
The device operation is guaranteed when the junction temperature is inside the (-40 °C;
+150 °C) temperature range. The user can estimate the silicon temperature increase with
respect to the ambient temperature evaluating the internal power losses generated during
device operation (please refer to Section 2.2).
However, the embedded thermal protection disables the switching activity to protect the
device in case the junction temperature reaches the TSHTDWN (+150 °C ±10 °C)
temperature.
All the datasheet parameters can be guaranteed to a maximum junction temperature of
+125 °C, to avoid triggering the thermal shutdown protection during the testing phase due to
self heating.
A5975D Functional description
Doc ID 018760 Rev 1 11/50
5 Functional description
The main internal blocks are shown in the device block diagram in Figure 3. They are:
A voltage regulator supplying the internal circuitry. From this regulator, a 3.3 V
reference voltage is externally available
A voltage monitor circuit which checks the input and the internal voltages
A fully integrated sawtooth oscillator with a frequency of 250 kHz ± 15%, including also
the voltage feed-forward function and an input/output synchronization pin
Two embedded current limitation circuits which control the current that flows through
the power switch. The pulse-by-pulse current limit forces the power switch OFF cycle-
by-cycle, if the current reaches an internal threshold, while the frequency shifter
reduces the switching frequency in order to significantly reduce the duty cycle
A transconductance error amplifier
A pulse width modulator (PWM) comparator and the relative logic circuitry necessary to
drive the internal power
A high side driver for the internal P-MOS switch
An inhibit block for standby operation
A circuit to implement the thermal protection function
Figure 3. Block diagram
!-V
Functional description A5975D
12/50 Doc ID 018760 Rev 1
5.1 Power supply and voltage reference
The internal regulator circuit (shown in Figure 4) consists of a start-up circuit, an internal
voltage pre-regulator, the bandgap voltage reference and the bias block that provides
current to all the blocks. The starter supplies the start-up currents to the entire device when
the input voltage goes high and the device is enabled (inhibit pin connected to ground). The
pre-regulator block supplies the bandgap cell with a pre-regulated voltage, VREG, that has a
very low supply voltage noise sensitivity.
5.2 Voltage monitor
An internal block continuously senses the VCC, VREF and VBG. If the voltages go higher than
their thresholds, the regulator begins operating. There is also a hysteresis on the VCC
(UVLO).
Figure 4. Internal circuit
5.3 Oscillator and synchronization
Figure 5 shows the block diagram of the oscillator circuit.
The clock generator provides the switching frequency of the device, which is internally fixed
at 250 kHz. The frequency shifter block acts to reduce the switching frequency in case of
strong overcurrent or short-circuit. The clock signal is then used in the internal logic circuitry
and is the input of the ramp generator and synchronizer blocks.
The ramp generator circuit provides the sawtooth signal, used for PWM control and the
internal voltage feed-forward, while the synchronizer circuit generates the synchronization
signal. The device also has a synchronization pin which can work as both master and slave.
Beating frequency noise is an issue when more than one voltage rail is on the same board.
A simple way to avoid this issue is to operate all the regulators at the same switching
frequency.
The synchronization feature, of a set of the A5975D, is simply obtained by connecting
together their SYNCH pins. The device with highest switching frequency is the master,
!-V
A5975D Functional description
Doc ID 018760 Rev 1 13/50
which provides the synchronization signal to the others. Therefore the SYNCH is an I/O pin
to deliver or recognize a frequency signal. The synchronization circuitry is powered by the
internal reference (VREF), so a small filtering capacitor (100 nF) connected between the
VREF pin and the signal ground of the master device is recommended for its proper
operation. However, when a set of synchronized devices populate a board it is not possible
to know in advance which is working as master, so the filtering capacitor must be designed
for a whole set of devices.
When one or more devices are synchronized to an external signal, its amplitude must be in
compliance with specifications given in Ta b l e 4 . The frequency of the synchronization signal
must be, at a minimum, higher than the maximum guaranteed natural switching frequency of
the device (275 kHz, see Ta bl e 4 ) while the duty cycle of the synchronization signal can vary
from approximately 10% to 90%. The small capacitor under the VREF pin is required for this
operation.
Figure 5. Oscillator circuit block diagram
!-V
Functional description A5975D
14/50 Doc ID 018760 Rev 1
Figure 6. Synchronization example
5.4 Current protection
The A5975D features two types of current limit protection; pulse-by-pulse and frequency
foldback.
The schematic of the current limitation circuitry for the pulse-by-pulse protection is shown in
Figure 7. The output power PDMOS transistor is split into two parallel PDMOS transistors.
The smallest one includes a resistor in series, RSENSE. The current is sensed through
RSENSE and, if it reaches the threshold, the mirror becomes unbalanced and the PDMOS is
switched off until the next falling edge of the internal clock pulse. Due to this reduction of the
ON time, the output voltage decreases. As the minimum switch-on time necessary to sense
the current, in order to avoid a false overcurrent signal, is too short to obtain a sufficiently
low duty cycle at 250 kHz (see Section 8.5), the output current in strong overcurrent or
short-circuit conditions may not be properly limited. For this reason, the switching frequency
is also reduced, therefore keeping the inductor current under its maximum threshold. The
frequency shifter (Figure 5) functions based on the feedback voltage. As the feedback
voltage decreases (due to the reduced duty cycle), the switching frequency decreases also.
!-V
287
*1 '
&2 03
)%
66,1+
$'
6< 1 &+
287
*1'
&203
)%
66,1+
$'
6<1&+
287
*1 '
&203
)%
66,1+
$'
6<1&+
287
*1 '
&2 03
)%
66,1+
$'
6< 1 &+
$'$'
$'$'
$'$'
287
$'$'
!$ !$
!$ !$
A5975D Functional description
Doc ID 018760 Rev 1 15/50
Figure 7. Current limitation circuitry
5.5 Error amplifier
The voltage error amplifier is the core of the loop regulation. It is a transconductance
operational amplifier whose non inverting input is connected to the internal voltage
reference (1.235 V), while the inverting input (FB) is connected to the external divider or
directly to the output voltage. The output (COMP) is connected to the external compensation
network. The uncompensated error amplifier has the following characteristics:
The error amplifier output is compared to the oscillator sawtooth to perform PWM control.
5.6 PWM comparator and power stage
This block compares the oscillator sawtooth and the error amplifier output signals to
generate the PWM signal for the driving stage.
The power stage is a highly critical block, as it functions to guarantee a correct turn-on and
turn-off of the PDMOS. The turn-on of the power element, or more accurately, the rise time
of the current at turn-on, is a very critical parameter. At the first approach, it appears that the
faster the rise time, the lower the turn-on losses.
!-V
$2)6%2
./4
!
07-
6##
/54
!!
),
23%.3%
)/&&
))
24(
!
Table 5. Uncompensated error amplifier characteristics
Description Values
Transconductance 2300 µS
Low frequency gain 65 dB
Minimum sink/source voltage 1500 µA/300 µA
Output voltage swing 0.4 V/3.65 V
Input bias current 2.5 µA
Functional description A5975D
16/50 Doc ID 018760 Rev 1
However, there is a limit introduced by the recovery time of the recirculation diode.
In fact, when the current of the power element is equal to the inductor current, the diode
turns off and the drain of the power is able to go high. But, during its recovery time, the diode
can be considered a high value capacitor and this produces a very high peak current,
responsible for numerous problems:
Spikes on the device supply voltage that cause oscillations (and therefore noise) due to
the board parasites
Turn-on overcurrent leads to a decrease in the efficiency and system reliability
Major EMI problems
Shorter free-wheeling diode life
The fall time of the current during turn-off is also critical, as it produces voltage spikes (due
to the parasitic elements of the board) that increase the voltage drop across the PDMOS.
In order to minimize these problems, a new driving circuit topology has been used (the block
diagram is shown in Figure 8). The basic idea is to change the current levels used to turn
the power switch on and off, based on the PDMOS and the gate clamp status.
This circuitry allows the power switch to be turned off and on quickly and addresses the
free-wheeling diode recovery time problem. The gate clamp is necessary to ensure that VGS
of the internal switch does not go higher than VGSmax. The on/off control block protects
against any cross conduction between the supply line and ground.
Figure 8. Driving circuitry
!-V
6GSMAX
'!4%
34/0
$2)6%
$2!).
/&&
/.
0$-/3
6/54
$2!).
6##
)
,/!$
#
%32
)
/&&
)
/.
/./&&
#/.42/,
#,!-0
,
A5975D Functional description
Doc ID 018760 Rev 1 17/50
5.7 Inhibit function
The inhibit feature is used to put the device in standby mode. With the INH pin higher than
2.2 V, the device is disabled and the power consumption is reduced to less than 100 µA.
With the INH pin lower than 0.8 V, the device is enabled. If the INH pin is left floating, an
internal pull-up ensures that the voltage at the pin reaches the inhibit threshold and the
device is disabled. The pin is also VCC compatible.
5.8 Thermal shutdown
The shutdown block generates a signal that turns off the power stage if the temperature of
the chip goes higher than a fixed internal threshold (150±10 °C). The sensing element of the
chip is very close to the PDMOS area, ensuring fast and accurate temperature detection. A
hysteresis of approximately 20 °C keeps the device from turning on and off continuously.
Additional features and protection A5975D
18/50 Doc ID 018760 Rev 1
6 Additional features and protection
6.1 Feedback disconnection
If the feedback is disconnected, the duty cycle increases towards the maximum allowed
value, bringing the output voltage close to the input supply. This condition could destroy the
load.
To avoid this hazardous condition, the device is turned off if the feedback pin is left floating.
6.2 Output overvoltage protection
Overvoltage protection, or OVP, is achieved by using an internal comparator connected to
the feedback, which turns off the power stage when the OVP threshold is reached. This
threshold is typically 30% higher than the feedback voltage.
When a voltage divider is required to adjust the output voltage (Figure 19), the OVP
intervention is set at:
Equation 1
where R1 is the resistor connected between the output voltage and the feedback pin, and R2
is between the feedback pin and ground.
6.3 Zero load
Due to the fact that the internal power is a PDMOS, no bootstrap capacitor is required and
so the device works properly even with no load at the output. In this case it works in burst
mode, with a random burst repetition rate.
VOVP 1.3 R1R2
+
R2
-------------------- VFB
⋅⋅=
A5975D Closing the loop
Doc ID 018760 Rev 1 19/50
7 Closing the loop
Figure 9. Block diagram of the loop
7.1 Error amplifier and compensation network
The output LC filter of a step-down converter contributes with 180-degree phase shift in the
control loop. For this reason a compensation network between the COMP pin and GROUND
is added. The simplest compensation network, together with the equivalent circuit of the
error amplifier, are shown in Figure 10. RC and CC introduce a pole and a zero in the open
loop gain. CP does not significantly affect system stability but it is useful to reduce the noise
of the COMP pin.
The transfer function of the error amplifier and its compensation network is:
Equation 2
where Avo = Gm · Ro.
!-V
A0s() AV0 1s+RcCc
⋅⋅()
s2R0C0Cp
+()RcCcsR
0Cc
R0C0Cp
+()RcCc
++()1++⋅⋅
-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------=
Closing the loop A5975D
20/50 Doc ID 018760 Rev 1
Figure 10. Error amplifier equivalent circuit and compensation network
The poles of this transfer function are (if Cc >> C0+CP):
Equation 3
Equation 4
whereas the zero is defined as:
Equation 5
FP1 is the low frequency which sets the bandwidth, while the zero FZ1 is usually put near to
the frequency of the double pole of the LC filter (see below). FP2 is usually at a very high
frequency.
!-V
#0
2#
##
&"
#/-0
ǻ62
-ȍ
'Mǻ6
6
%!
2#
##
#0
#
P&
FP1
1
2πR0Cc
⋅⋅
----------------------------------=
FP2
1
2πRcC0Cp
+()⋅⋅
----------------------------------------------------=
FZ1
1
2πRcCc
⋅⋅
---------------------------------=
A5975D Closing the loop
Doc ID 018760 Rev 1 21/50
7.2 LC filter
The transfer function of the LC filter is given by:
Equation 6
where RLOAD is defined as the ratio between VOUT and IOUT
.
If RLOAD>>ESR, the previous expression of ALC can be simplified and becomes:
Equation 7
The zero of this transfer function is given by:
Equation 8
F0 is the zero introduced by the ESR of the output capacitor and it is very important to
increase the phase margin of the loop.
The poles of the transfer function can be calculated through the following expression:
Equation 9
In the denominator of ALC the typical second order system equation can be recognized:
Equation 10
If the damping coefficient δ is very close to zero, the roots of the equation become a double
root whose value is ωn.
Similarly for ALC, the poles can usually be defined as a double pole whose value is:
Equation 11
ALC s() RLOAD 1ESRC
OUT s⋅⋅+()
s2LC
OUT ESR RLOAD
+()sESRC
OUT RLOAD L+⋅⋅()RLOAD
++⋅⋅
---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------=
ALC s() 1ESRC
OUT s⋅⋅+
LC
OUT s2ESR COUT s1+⋅⋅+⋅⋅
-----------------------------------------------------------------------------------------=
FO
1
2πESR COUT
⋅⋅
------------------------------------------------=
FPLC1 2,
ESR COUT ESR COUT
()
24LC
OUT
⋅⋅()±
2LC
OUT
⋅⋅
----------------------------------------------------------------------------------------------------------------------------------------------=
s22δω
nsω2n
+⋅⋅ +
FPLC
1
2π LC
OUT
--------------------------------------------=
Closing the loop A5975D
22/50 Doc ID 018760 Rev 1
7.3 PWM comparator
The PWM gain is given by the following formula:
Equation 12
where VOSCMAX is the maximum value of a sawtooth waveform and VOSCMIN is the
minimum value. A voltage feed-forward is implemented to ensure a constant GPWM. This is
obtained by generating a sawtooth waveform directly proportional to the input voltage VCC.
Equation 13
where K is equal to 0.076. Therefore the PWM gain is also equal to:
Equation 14
This means that even if the input voltage changes, the error amplifier does not change its
value to keep the loop in regulation, therefore ensuring a better line regulation and line
transient response.
In summary, the open loop gain can be expressed as:
Equation 15
Example:
Considering RC = 10 kΩ, CC = 10 nF and CP = 120 pF, the poles and zeroes of A0 are:
FP1 = 20 Hz
FP2 = 130 kHz
FZ1 = 1.6 kHz
If L = 12 µH, COUT = 220 µF and ESR = 25 mΩ, the poles and zeroes of ALC become:
FPLC = 2.5 kHz
F0 = 38 kHz
Finally, R1 = 5.6 kΩ and R2 = 3.3 kΩ.
The gain and phase bode diagrams are plotted respectively in Figure 11 and 12.
GPWM s() Vcc
VOSCMAX VOSCMIN
()
-------------------------------------------------------------=
VOSCMAX VOSCMIN
KV
CC
=
GPWM s() 1
K
----const==
Gs() GPWM s() R2
R1R2
+
-------------------- AOs() ALC
⋅⋅s()=
A5975D Closing the loop
Doc ID 018760 Rev 1 23/50
Figure 11. Module plot
Figure 12. Phase plot
The cut-off frequency and the phase margin are:
Equation 16
FC38kHz=Phase margin = 4
Application information A5975D
24/50 Doc ID 018760 Rev 1
8 Application information
8.1 Component selection
Input capacitor
The input capacitor must be able to support the maximum input operating voltage and the
maximum RMS input current.
As step-down converters draw current from the input in pulses, the input current is squared
and the height of each pulse is equal to the output current. The input capacitor has to
absorb all this switching current, which can be up to the load current divided by two (worst
case, with duty cycle of 50%). For this reason, the quality of these capacitors must be very
high to minimize the power dissipation generated by the internal ESR, thereby improving
system reliability and efficiency. The critical parameter is usually the RMS current rating,
which must be higher than the RMS input current. The maximum RMS input current (flowing
through the input capacitor) is:
Equation 17
where η is the expected system efficiency, D is the duty cycle and IO is the output DC
current. This function reaches its maximum value at D = 0.5 and the equivalent RMS current
is equal to IO divided by 2 (considering η = 1). The maximum and minimum duty cycles are:
Equation 18
and
Equation 19
where VF is the free-wheeling diode forward voltage and VSW the voltage drop across the
internal PDMOS. Considering the range DMIN to DMAX, it is possible to determine the max.
IRMS going through the input capacitor. Capacitors that can be considered are:
Electrolytic capacitors:
These are widely used due to their low price and their availability in a wide range of RMS
current ratings.
The only drawback is that, considering ripple current rating requirements, they are physically
larger than other capacitors.
Ceramic capacitors:
If available for the required value and voltage rating, these capacitors usually have a higher
RMS current rating for a given physical dimension (due to very low ESR).
The drawback is the considerably high cost.
IRMS IOD2D
2
η
--------------- D2
η2
-------+=
DMAX
VOUT VF
+
VINMIN VSW
-------------------------------------=
DMIN
VOUT VF
+
VINMAX VSW
--------------------------------------=
A5975D Application information
Doc ID 018760 Rev 1 25/50
Tantalum capacitors:
Very good, small tantalum capacitors with very low ESR are becoming more available.
However, they can occasionally burn if subjected to very high current during charge.
Therefore, it is better to avoid this type of capacitor for the input filter of the device. They can,
however, be subjected to high surge current when connected to the power supply.
Output capacitor
The output capacitor is very important to meet the output voltage ripple requirements.
Using a small inductor value is useful to reduce the size of the choke but it increases the
current ripple. So, to reduce the output voltage ripple, a low ESR capacitor is required.
Nevertheless, the ESR of the output capacitor introduces a zero in the open loop gain,
which helps to increase the phase margin of the system. If the zero goes to a very high
frequency, its effect is negligible. For this reason, ceramic capacitors and very low ESR
capacitors in general should be avoided.
Tantalum and electrolytic capacitors are usually a good choice for this purpose. A list of
some tantalum capacitor manufacturers is provided in Ta bl e 7 .
Inductor
The inductor value is very important as it fixes the ripple current flowing through the output
capacitor. The ripple current is usually fixed at 20 - 40% of IOmax, which is 0.6 - 1.2 A with
IOmax = 3 A. The approximate inductor value is obtained using the following formula:
Equation 20
where TON is the ON time of the internal switch, given by D · T. For example, with
VOUT = 3.3 V, VIN = 12 V and ΔIO = 0.9 A, the inductor value is about 12 µH. The peak
current through the inductor is given by:
Table 6. List of ceramic capacitors for the A5975D
Manufacturer Series Capacitor value (µ) Rated voltage (V)
TAIYO YUDEN UMK325BJ106MM-T 10 50
MURATA GRM42-2 X7R 475K 50 4.7 50
Table 7. Output capacitor selection
Manufacturer Series Cap value (µF) Rated voltage (V) ESR (mΩ)
Sanyo POSCAP(1)
1. POSCAP capacitors have some characteristics which are very similar to tantalum.
TAE 47 to 680 2.5 to 10 25 to 35
TV 68 to 330 4 to 6.3 25 to 40
AVX TPS 100 to 470 4 to 35 50 to 200
KEMET T494/5 100 to 470 4 to 20 30 to 200
Sprague 595D 220 to 390 4 to 20 160 to 650
LVIN VOUT
()
ΔI
---------------------------------- TON
=
Application information A5975D
26/50 Doc ID 018760 Rev 1
Equation 21
and it can be seen that if the inductor value decreases, the peak current (which must be
lower than the current limit of the device) increases. So, when the peak current is fixed, a
higher inductor value allows a higher value for the output current. In Ta bl e 8 , some inductor
manufacturers are listed.
8.2 Layout considerations
The layout of the switching DC-DC converters is very important to minimize noise and
interference. Power-generating portions of the layout are the main cause of noise and so
high switching current loop areas should be kept as small as possible and lead lengths as
short as possible.
High impedance paths (in particular the feedback connections) are susceptible to
interference, so they should be as far as possible from the high current paths. A layout
example is provided in Figure 13 below.
The input and output loops are minimized to avoid radiation and high frequency resonance
problems. The feedback pin connections to the external divider are very close to the device
to avoid pick-up noise. Another important issue is the ground plane of the board. As the
package has an exposed pad, it is very important to connect it to an extended ground plane
in order to reduce the thermal resistance junction-to-ambient.
Table 8. Inductor selection
Manufacturer Series Inductor value (µH) Saturation current (A)
Coilcraft DO3316T 5.6 to 12 3.5 to 4.7
Coilcraft MSS1260T 5.6 to 15 3.5 to 8
Wurth Elektronik WE-PD L 4.7 to 27 3.55 to 6
IPK IO
ΔI
2
-----+=
A5975D Application information
Doc ID 018760 Rev 1 27/50
Figure 13. Layout example
8.3 Thermal considerations
8.3.1 Thermal resistance RTHJ-A
RTHJ-A is the equivalent static thermal resistance junction-to-ambient of the device; it can be
calculated as the parallel of many paths of heat conduction from the junction to the ambient.
For this device, the path through the exposed pad is the one conducting the largest amount
of heat. The static RTHJ-A measured on the application is about 40 °/W.
The junction temperature of the device is:
Equation 22
The dissipated power of the device is tied to three different sources:
Conduction losses due to the not insignificant RDS(on), which are equal to:
Equation 23
where D is the duty cycle of the application. Note that the duty cycle is theoretically given by
the ratio between VOUT and VIN, but in practice it is substantially higher than this value to
compensate for the losses in the overall application. For this reason, the switching losses
related to the RDS(on) increase compared to an ideal case.
!-V
!$
TJTARthJA PTOT
+=
PON RDS on() IOUT
()2D=
Application information A5975D
28/50 Doc ID 018760 Rev 1
Switching losses due to turning on and off. These are derived using the following
equation:
Equation 24
where TRISE and TFALL represent the switching times of the power element that cause the
switching losses when driving an inductive load (see Figure 14). TSW is the equivalent
switching time.
Figure 14. Switching losses
Quiescent current losses.
Equation 25
where IQ is the quiescent current.
Example:
–V
IN = 12 V
–V
OUT = 3.3 V
–I
OUT = 3 A
RDS(on) has a typical value of 0.25 @ 25 °C and increases up to a maximum value of 0.5. @
150 °C. We can consider a value of 0.4 Ω.
TSW is approximately 70 ns.
IQ has a typical value of 5 mA @ VIN = 12 V.
PSW VIN IOUT
TON TOFF
+()
2
------------------------------------FSW VIN
=IOUT TSW FSW
⋅⋅ ⋅⋅=
PQVIN IQ
=
A5975D Application information
Doc ID 018760 Rev 1 29/50
The overall losses are:
Equation 26
The junction temperature of device is:
Equation 27
Equation 28
8.3.2 Thermal impedance ZTHJ-A(t)
The thermal impedance of the system, considered as the device in the HSO8 package
soldered on the application board, takes on an important rule when the maximum output
power is limited by the static thermal performance and not by the electrical performance of
the device. Therefore, the embedded power elements could manage a higher current but the
system is already taking away the maximum power generated by the internal losses.
In case the output power increases, the thermal shutdown is triggered because the junction
temperature triggers the designed thermal shutdown threshold.
The RTH is a static parameter of the package; it sets the maximum power loss which can be
generated from the system given the operation conditions.
If we suppose, as an example, TA = 40 °C, 140 °C is the maximum operating temperature
before triggering the thermal shutdown and RTH = 40 °C/W, therefore, the maximum power
loss achievable with the thermal performance of the system is:
Figure 15 represents the estimation of power losses for different output voltages at VIN=5 V
and TAMB=40°C. The calculations are performed considering the RDS(on) of the power
element equal to 0.4 A.
PTOT RDS on() IOUT
()2DV
IN IOUT TSW FSW VIN IQ =+⋅⋅+=
0.4 320.3 12 3 70 10 9250 10312 2.5 10 3
⋅⋅+⋅⋅ +⋅⋅ 1.11W=
TJTARthJA PTOT
+=
TJ70 0.93 42 116°C+=
PMAX DC
ΔT
RTH
-----------
TJ MAX TAMB
RTH
--------------------------------------100
40
----------2.5W== ==