87C196KR, 87C196JV, 87C196JT, 87C196JR, and 87C196CA Advanced 16-Bit CHMOS Microcontrollers Automotive Datasheet Product Features J J J J J J J J J J J J -40C to +125C Ambient High Performance CHMOS 16-Bit CPU Up to 48 Kbytes of On-Chip EPROM Up to 1.5 Kbytes of On-Chip Register RAM Up to 512 Bytes of Additional RAM (Code RAM) Register-Register Architecture Up to Eight Channel/10-Bit A/D with Sample/Hold Up to 37 Prioritized Interrupt Sources Up to Seven 8-Bit (56) I/O Ports Full Duplex Serial I/O Port Dedicated Baud Rate Generator Interprocessor Communication Slave Port J J J J J J J J J J J J High Speed Peripheral Transaction Server (PTS) Two 16-Bit Software Timers Up to 10 High Speed Capture/Compare (EPA) Full Duplex Synchronous Serial I/O Port (SSIO) Two Flexible 16-Bit Timer/Counters Quadrature Counting Inputs Flexible 8-/16-Bit External Bus Programmable Bus (HLD/HLDA) 1.75 s 16 x 16 Multiply 3 s 32/16 Divide 68-Pin and 52-Pin PLCC Packages Supports CAN (Controller Area Network) Specification 2.0 (CA only) Order Number: 270827-008 August 2004 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The 87C196KR, JV, JT, JR and CA microcontrollers may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800548-4725 or by visiting Intel's website at http://www.intel.com. Copyright (c) Intel Corporation, 2004 *Third-party brands and names are the property of their respective owners. Datasheet Automotive -- 87C196KR, JV, JT, JR, and CA Microcontrollers Contents 1.0 Introduction ..................................................................................................................5 2.0 Architecture ..................................................................................................................6 2.1 2.2 2.3 2.4 CPU Features........................................................................................................ 6 Peripheral Features............................................................................................... 6 New Instructions.................................................................................................... 7 2.3.1 XCH/XCHB............................................................................................... 7 2.3.2 BMOVi ...................................................................................................... 7 2.3.3 TIJMP ....................................................................................................... 7 2.3.4 EPTS/DPTS ............................................................................................. 7 SFR Operation ...................................................................................................... 7 3.0 Packaging Information .............................................................................................9 4.0 Electrical Characteristics ......................................................................................14 4.1 4.2 4.3 4.4 Absolute Maximum Ratings................................................................................. 14 Operating Conditions........................................................................................... 14 DC Characteristics ..............................................................................................15 AC Characteristics............................................................................................... 18 4.4.1 Explanation of AC Symbols.................................................................... 23 4.4.2 EPROM Specifications ........................................................................... 23 4.4.3 A to D Converter Specifications ............................................................. 25 4.4.4 AC Characteristics--Slave Port ............................................................. 28 4.4.5 AC Characteristics--Serial Port-- Shift Register Mode ......................... 30 4.4.6 Waveform--Serial Port--Shift Register Mode 0 .................................... 30 5.0 52-Lead Devices .......................................................................................................31 6.0 Design Considerations ..........................................................................................32 6.1 6.2 7.0 Datasheet 87C196KR, JV, JT, JR, and CA Design Considerations ..................................... 32 87C196JR C-step to JR D-step - or - JV/JT A-step Design Considerations .................................................................................................... 33 6.2.1 87C196CA Design Considerations......................................................... 36 Revision History .......................................................................................................37 3 87C196KR, JV, JT, JR, and CA Microcontrollers -- Automotive Figures 1 2 3 4 5 6 7 8 9 10 11 12 13 14 17 18 19 20 Block Diagram ....................................................................................................... 8 8XC196Kx, Jx, and CA Family Nomenclature ...................................................... 8 87C196KR 68-Pin PLCC Package Diagram ......................................................... 9 87C196JV, JT, JR 52-Pin PLCC Package Diagram ........................................... 10 87C196CA 68-Pin PLCC Package Diagram ....................................................... 11 87C196KR and JR ICC vs. Frequency................................................................. 16 JT ICC vs. Frequency .......................................................................................... 17 87C196CA ICC vs. Frequency ............................................................................. 17 System Bus Timing ............................................................................................. 20 READY/Buswidth Timing .................................................................................... 21 External Clock Drive Waveforms ........................................................................ 21 AC Testing Input, Output Waveforms ................................................................. 22 Float Waveforms ................................................................................................. 22 Slave Programming Mode Data Program Mode with Single Program Pulse .................................................................................................... 24 Slave Programming Mode in Word Dump or Data Verify Mode with Auto Increment .................................................................................................... 24 Slave Programming Mode Timing in Data Program Mode with Repeated PROG Pulse and Auto Increment....................................................... 25 HOLD Timings..................................................................................................... 27 Slave Port Waveform (SLPL = 0) ........................................................................ 28 Slave Port Waveform (SLPL = 1) ........................................................................ 29 Serial Port Waveform--Shift Register Mode ....................................................... 30 1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 87C196Kx and Jx Features Summary .................................................................. 6 Pin Descriptions .................................................................................................. 12 Absolute Maximum Ratings ................................................................................ 14 Operating Conditions .......................................................................................... 14 DC Characteristics .............................................................................................. 15 AC Characteristics .............................................................................................. 18 External Clock Drive............................................................................................ 21 Thermal Characteristics ...................................................................................... 22 AC EPROM Programming Characteristics.......................................................... 23 DC EPROM Programming Characteristics ......................................................... 24 A/D Operating Conditions ................................................................................... 25 A/D Operating Parameter Values........................................................................ 26 HOLD#/HLDA# Timings ...................................................................................... 27 DC Specifications in HOLD ................................................................................. 27 Slave Port Timing-(SLPL = 0)............................................................................. 28 Slave Port Timing-(SLPL = 1)............................................................................. 29 Serial Port Timing--Shift Register Mode ............................................................ 30 15 16 Tables 4 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 1.0 Introduction The MCS 96 microcontroller family members are all high performance microcontrollers with a 16-bit CPU. The 87C196Kx and Jx family members are composed of the high-speed (16 MHz) core as well as the following peripherals: * Up to 48 Kbytes of Programmable EPROM * Up to 1.5 Kbytes of register RAM and 512 bytes of code RAM (16-bit addressing modes) with the ability to execute from this RAM space * Up to eight channels-10-Bit/ 3 LSB analog to digital converter with programmable S/H times with conversion times < 5 s at 16 MHz * An asynchronous/synchronous serial I/O port (8096 compatible) with a dedicated 16bit baud rate generator * Interprocessor communication slave port * Synchronous serial I/O port with full duplex master/slave transceivers * A flexible timer/counter structure with prescaler, cascading, and quadrature capabilities * Up to ten modularized multiplexed high speed I/O for capture and compare (called Event Processor Array) with 250 ns resolution and double buffered inputs * A sophisticated prioritized interrupt structure with programmable Peripheral Transaction Server (PTS). The PTS has several channel modes, including single/ burst block transfers from any memory location to any memory location, a PWM and PWM toggle mode to be used in conjunction with the EPA, and an A/D scan mode. * Serial communications protocol CAN 2.0 with 15 message objects of 8 bytes data length (CA only) The 87C196KR, JV, JT, JR, and CA devices represent the fourth generation of MCS(R) 96 microcontroller products implemented on Intel's advanced 1 micron process technology. These products are based on the 80C196KB device with improvements for automotive applications. The instruction set is a true super set of 80C196KB. The 87C196JR, JT, and JV are 52-pin versions of the 87C196KR device. The 87C196JV and JT devices are memory scalars of the 87C196JR and are designed for strict functional and electrical compatibility. The JT has 32 Kbytes of on-chip EPROM, 1.0 Kbytes of Register RAM and 512 bytes of Code RAM. The JV has 48 Kbytes of onchip EPROM, 1.5 Kbytes of Register RAM and 512 bytes of Code RAM. The 87C196CA device is a memory scalar of the 87C196KR in a 68-pin package with 32 Kbytes of on-chip EPROM, 1.0 Kbytes of register RAM, and 256 bytes of code RAM. In addition, the CA contains an extra peripheral for serial communications protocol CAN 2.0. Table 1 summarizes the features of the 87C196Kx, Jx, and CA devices. Datasheet 5 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Table 1. 87C196Kx and Jx Features Summary Device Pins/Package EPROM Reg RAM Code RAM I/O EPA SIO SSIO A/D 87C196KR 68-Pin PLCC 16 K 512 256 56 10 Y Y 8 87C196JV 52-Pin PLCC 48 K 1.5 K 512 41 6 Y Y 6 87C196JT 52-Pin PLCC 32 K 1.0 K 512 41 6 Y Y 6 87C196JR 52-Pin PLCC 16 K 512 256 41 6 Y Y 6 87C196CA 68-Pin PLCC 32 K 1.0 K 256 38 6 Y Y 6 Refer to the following datasheets for higher frequency versions of devices contained within this datasheet: * 87C196JT 20 MHz Advanced 16-Bit CHMOS Microcontroller datasheet, order #272529 * 87C196JV 20 MHz Advanced 16-Bit CHMOS Microcontroller datasheet, order #272580. 2.0 Architecture The 87C196KR, JV, JT, JR, and CA are members of the MCS 96 microcontroller family, have the same architecture and use the same instruction set as the 80C196KB/KC. Many new features have been added including: 2.1 CPU Features * * * * * * * * * * 2.2 Powerdown and Idle Modes 16 MHz Operating Frequency A High Performance Peripheral Transaction Server (PTS) Up to 37 Interrupt Vectors Up to 512 Bytes of Code RAM Up to 1.5 Kbytes of Register RAM "Windowing" Allows 8-Bit Addressing to Some 16-Bit Addresses 1.75 s 16 x 16 Multiply 3 s 32/16 Divide Oscillator Fail Detect Peripheral Features * Programmable A/D Conversion and S/H Times * Up to 10 Capture/Compare I/O with 2 Flexible Timers 6 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers * * * * Synchronous Serial I/O Port for Full Duplex Serial I/O Total Utilization of ALL Available Pins (I/O Mux'd with Control) Two 16-Bit Timers with Prescale, Cascading and Quadrature Counting Capabilities Up to 12 Externally Triggered Interrupts 2.3 New Instructions 2.3.1 XCH/XCHB Exchange the contents of two locations, either Word or Byte is supported. 2.3.2 BMOVi Interruptable Block Move Instruction, allows the user to be interrupted during long executing Block Moves. 2.3.3 TIJMP Table Indirect JUMP. This instruction incorporates a way to do complex CASE level branches through one instruction. An example of such code savings: several interrupt sources and only one interrupt vector. The TIJMP instruction will sort through the sources and branch to the appropriate sub-code level in one instruction. This instruction was added especially for the EPA structure, but has other code saving advantages. 2.3.4 EPTS/DPTS Enable and Disable PTS Interrupts (Works like EI and DI). 2.4 SFR Operation An additional 256 bytes of SFR registers were added to the 8XC196Kx, Jx, and CA devices. These locations were added to support the wide range of on-chip peripherals that these devices have. This memory space (1F00-1FFFH) has the ability to be addressed as direct 8-bit addresses through the "windowing" technique. Any 32-, 64- or 128-byte section can be relocated in the upper 32, 64 or 128 bytes of the internal register RAM (080-FFH) address space. The CA contains an additional 256 bytes of SFR registers for CAN functions located in memory space IE00-1EFFh. Datasheet 7 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Figure 1. Block Diagram XTAL1 XTAL2 Clock Generator On-chip EPROM (optional) Code RAM Peripheral Register Transaction RAM Server (PTS) 16 ALU VCC VSS VSS VSS Power and GND Memory Controller with Prefetch Queue Control Signals ADDR/ Data Bus 16 Programmable Interrupt Controller I/O Ports Timer 1 & 2 PORT0 PORT1 PORT2 PORT3 PORT4 PORT5 PORT6 SC0 SC1 SD0 SD1 TXD RXD ACH0 - 7 Serial I/O (UART & SSIO) Event Processor Array (EPA) EPA0 - 9 A/D Converter (10-Bit) [8 Channels] T1CLK T1DIR T2CLK T2DIR VREF ANGND A4643-01 Figure 2. 8XC196Kx, Jx, and CA Family Nomenclature xA N x 8 7 C 1 9 6 K R Frequency Designation (no mark = 16 MHz) Product Designation: KR, JV, JT, JR, CA Product Family CHMOS Technology Program Memory Options: 0 = ROMless 3 = Masked ROM 7 = EPROM, OTP, QROM Package Type Options: x = PLCC (plastic leaded chip carrier) N Temperature and Burn-in Options: A x = -40C to +125C ambient with Intel Standard Burn-in A4644-02 8 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 3.0 Packaging Information 9 8 7 6 5 4 3 2 1 68 67 66 65 64 63 62 61 WR# / WRL# / P5.2 BHE# / WRH# / P5.5 RD# / P5.3 VPP VSS ALE / ADV# / P5.0 INST / P5.1 READY / P5.6 P5.4 / SLPINT VSS XTAL1 XTAL2 P6.7 / SD1 P6.6 / SC1 P6.5 / SD0 P6.4 / SC0 P6.3 / T1DIR Figure 3. 87C196KR 68-Pin PLCC Package Diagram 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 87C196KR 68-Pin PLCC View of component as mounted on PC board 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 P6.2 / T1CLK P6.1 / EPA9 P6.0 / EPA8 P1.0 / EPA0 / T2CLK P1.1 / EPA1 P1.2 / EPA2 / T2DIR P1.3 / EPA3 P1.4 / EPA4 P1.5 / EPA5 P1.6 / EPA6 P1.7 / EPA7 VREF ANGND P0.7 / ACH7 P0.6 / ACH6 P0.5 / ACH5 P0.4 / ACH4 RESET# NMI EA# VSS VCC P2.0 / TXD P2.1 / RXD P2.2 / EXTINT P2.3 / BREQ# P2.4 / INTOUT# P2.5 / HLD# P2.6 / HLDA# P2.7 / CLKOUT P0.0 / ACH0 P0.1 / ACH1 P0.2 / ACH2 P0.3 / ACH3 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 BUSWIDTH / P5.7 AD15 / P4.7 AD14 / P4.6 AD13 / P4.5 AD12 / P4.4 AD11 / P4.3 AD10 / P4.2 AD9 / P4.1 AD8 / P4.0 AD7 / P3.7 AD6 / P3.6 AD5 / P3.5 AD4 / P3.4 AD3 / P3.3 AD2 / P3.2 AD1 / P3.1 AD0 / P3.0 A4645-02 Datasheet 9 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 7 6 5 4 3 2 1 52 51 50 49 48 47 AD15 / P4.7 WR# / WRL# / P5.2 RD# / P5.3 VPP VSS ALE / ADV# / P5.0 VSS XTAL1 XTAL2 P6.7 / SD1 P6.6 / SC1 P6.5 / SD0 P6.4 / SC0 Figure 4. 87C196JV, JT, JR 52-Pin PLCC Package Diagram 8 9 10 11 12 13 14 15 16 17 18 19 20 87C196JV 87C196JT 87C196JR 52-Pin PLCC View of component as mounted on PC board 46 45 44 43 42 41 40 39 38 37 36 35 34 P6.1 / EPA9 P6.0 / EPA8 P1.0 / EPA0 P1.1 / EPA1 P1.2 / EPA2 P1.3 / EPA3 VREF ANGND P0.7 / ACH7 P0.6 / ACH6 P0.5 / ACH5 P0.4 / ACH4 P0.3 / ACH3 AD1 / P3.1 AD0 / P3.0 RESET# EA# VSS VCC P2.0 / TXD P2.1 / RXD P2.2 / EXTINT P2.4 P2.6 P2.7 / CLKOUT P0.2 / ACH2 21 22 23 24 25 26 27 28 29 30 31 32 33 AD14 / P4.6 AD13 / P4.5 AD12 / P4.4 AD11 / P4.3 AD10 / P4.2 AD9 / P4.1 AD8 / P4.0 AD7 / P3.7 AD6 / P3.6 AD5 / P3.5 AD4 / P3.4 AD3 / P3.3 AD2 / P3.2 A4646-02 10 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 9 8 7 6 5 4 3 2 1 68 67 66 65 64 63 62 61 WR# / P5.2 WRH# / P5.5 RD# / P5.3 VPP VSS ALE / P5.0 READY / P5.6 P5.4 VSS1 XTAL1 XTAL2 RXCAN TXCAN SD1 / P6.7 SC1 / P6.6 SD0 / P6.5 SC0 / P6.4 Figure 5. 87C196CA 68-Pin PLCC Package Diagram 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 87C196CA 68 - ld PLCC View of component as mounted on PC board 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 NC NC VCC EPA9 / P6.1 EPA8 / P6.0 EPA0 / P1.0 / T2CLK EPA1 / P1.1 EPA2 / P1.2 / T2DIR EPA3 / P1.3 NC VREF ANGND ACH7 / P0.7 ACH6 / P0.6 ACH5 / P0.5 ACH4 / P0.4 NC P3.1 / AD1 P3.0 / AD0 RESET# NMI EA# VSS1 VCC VSS TXD / P2.0 RXD / P2.1 EXTINT / P2.2 P2.4 P2.6 CLKOUT / P2.7 ACH2 / P0.2 ACH3 / P0.3 NC 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 NC AD15 / P4.7 AD14 / P4.6 AD13 / P4.5 AD12 / P4.4 AD11 / P4.3 AD10 / P4.2 AD9 / P4.1 AD8 / P4.0 AD7 / P3.7 AD6 / P3.6 AD5 / P3.5 AD4 / P3.4 AD3 / P3.3 AD2 / P3.2 NC NC A4676-01 Datasheet 11 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Table 2. Pin Descriptions (Sheet 1 of 2) Symbol 12 Name and Function VCC Main supply voltage (+5 V). VSS Digital circuit ground (0 V). There are three VSS pins, all of which MUST be connected to a single ground plane. VREF Reference for the A/D converter (+5 V). VREF is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function. VPP Programming voltage for the EPROM parts. It should be +12.5 V for programming. It is also the timing pin for the return from powerdown circuit. Connect this pin with a 1 F capacitor to VSS and a 1 M resistor to VCC. If this function is not used, VPP may be tied to VCC. ANGND Reference ground for the A/D converter. Must be held at nominally the same potential as VSS. XTAL1 Input of the oscillator inverter and the internal clock generator. XTAL2 Output of the oscillator inverter. P2.7/CLKOUT Output of the internal clock generator. The frequency is 1/2 the oscillator frequency. It has a 50% duty cycle. Also LSIO pin when not used as CLKOUT. RESET# Reset input to the chip. Input low for at least 16 state times will reset the chip. The subsequent low to high transition resynchronizes CLKOUT and commences a 10state time sequence in which the PSW is cleared, bytes are read from 2018H and 201AH loading the CCBs, and a jump to location 2080H is executed. Input high for normal operation. RESET# has an internal pullup. P5.7/BUSWIDTH Input for bus width selection. If CCR bit 1 is a one and CCR1 bit 2 is a one, this pin dynamically controls the Bus width of the bus cycle in progress. If BUSWIDTH is low, an 8-bit cycle occurs. If BUSWIDTH is high, a 16-bit cycle occurs. If CCR bit 1 is "0" and CCR1 bit 2 is "1", all bus cycles are 8-bit; if CCR bit 1 is "1" and CCR1 bit 2 is "0", all bus cycles are 16-bit. CCR bit 1 ="0'' and CCR1 bit 2 = "0" is illegal. Also an LSIO pin when not used as BUSWIDTH. NMI A positive transition causes a non-maskable interrupt vector through memory location 203EH. P5.1/INST Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is active only during external memory fetches. During internal [EP]ROM fetches INST is held low. Also LSIO when not INST. EA# Input for memory select (External Access). EA# equal to a high causes memory accesses within the [EP]ROM address space to be directed to on-chip EPROM/ ROM. EA# equal to a low causes accesses to these locations to be directed to offchip memory. EA# = +12.5 V causes execution to begin in the Programming Mode. EA# latched at reset. P5.0/ALE/ADV# Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is ADV#, it goes inactive (high) at the end of the bus cycle. ADV# can be used as a chip select for external memory. ALE/ADV# is active only during external memory accesses. Also LSIO when not used as ALE. P5.3/RD# Read signal output to external memory. RD# is active only during external memory reads. LSIO when not used as RD#. P5.2/WR#/WRL# Write and Write Low output to external memory, as selected by the CCR, WR# will go low for every external write, while WRL# will go low only for external writes where an even byte is being written. WR#/WRL# is active during external memory writes. Also an LSIO pin when not used as WR#/WRL#. Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Table 2. Pin Descriptions (Sheet 2 of 2) Symbol Datasheet Name and Function P5.5/BHE#/WRH# Byte High Enable or Write High output, as selected by the CCR. BHE# = 0 selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects that bank of memory that is connected to the low byte. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0, BHE# =1), to the high byte only (A0 = 1, BHE# = 0) or both bytes (A0 = 0, BHE# = 0). If the WRH# function is selected, the pin will go low if the bus cycle is writing to an odd memory location. BHE#/WRH# is only valid during 16-bit external memory write cycles. Also an LSIO pin when not BHE#/WRH#. P5.6/READY Ready input to lengthen external memory cycles, for interfacing with slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait state mode until the next positive transition in CLKOUT occurs with READY high. When external memory is not used, READY has no effect. The max number of wait states inserted into the bus cycle is controlled by the CCR/CCR1. Also an LSIO pin when READY is not selected. P5.4/SLPINT Dual functional I/O pin. As a bidirectional port pin (LSIO) or as a system function. The system function is a Slave Port Interrupt Output Pin. P6.2/T1CLK Dual function I/O pin. Primary function is that of a bidirectional I/O pin (LSIO); however it may also be used as a TIMER1 Clock input. The TIMER1 will increment or decrement on both positive and negative edges of this pin. P6.3/T1DIR Dual function I/O pin. Primary function is that of a bidirectional I/O pin (LSIO); however it may also be used as a TIMER1 Direction input. The TIMER1 will increment when this pin is high and decrements when this pin is low. PORT1/EPA0-7 P6.0-6.1/EPA8-9 Dual function I/O port pins. Primary function is that of bidirectional I/O (LSIO). System function is that of High Speed capture and compare. EPA0 and EPA2 have yet another function of T2CLK and T2DIR of the TIMER2 timer/counter. PORT 0/ACH0-7 8-bit high impedance input-only port. These pins can be used as digital inputs and/ or as analog inputs to the on-chip A/D converter. These pins are also used as inputs to EPROM parts to select the Programming Mode. P6.4-6.7/SSIO Dual function I/O ports that have a system function as Synchronous Serial I/O. Two pins are clocks and two pins are data, providing full duplex capability. PORT 2 8-bit multi-functional port. All of its pins are shared with other functions. PORT 3 and 4 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. TXCAN Push-pull output to the CAN bus line. RXCAN High-impedance input-only from the CAN bus line. 13 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 4.0 Electrical Characteristics Note: 4.1 Table 3. This document contains information on products in production. The specifications are subject to change without notice. Absolute Maximum Ratings Absolute Maximum Ratings Parameter Maximum Rating Storage Temperature -60C to +150C Voltage from VPP or EA# to VSS or ANGND -0.5 V to +13.0 V Voltage from any other pin to VSS or ANGND -0.5 V to +7.0 V Power Dissipation 0.5 W Warning: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. 4.2 Table 4. Operating Conditions Operating Conditions Parameter TA (Ambient Temperature Under Bias) Values -40C to +125C VCC (Digital Supply Voltage) 4.50 V to 5.50 V VREF (Analog Supply Voltage) (Notes 1, 2) 4.50 V to 5.50 V FOSC (Oscillator Frequency): 4 MHz to 16 MHz(2) NOTE: 1. ANGND and VSS should be nominally at the same potential. 2. Device is static and should operate below 1 Hz, but only tested down to 4 MHz. Warning: Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. 14 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 4.3 Table 5. DC Characteristics DC Characteristics (Sheet 1 of 2) Symbol Parameter Min Typical Max Units 75 (JV=80) (CA=90) mA Test Conditions ICC VCC supply current (-40C to +125C ambient) 50 ICC1 Active mode supply current (typical) 50 (JV=55) IREF A/D reference supply current 2 5 mA IIDLE Idle mode current 15 30 (JV=32) (CA=40) mA XTAL1 = 16 MHz, VCC = VPP = VREF = 5.5 V IPD Powerdown mode current 50 A VCC = VPP = VREF = 5.5 V (Note 4) VIL Input low voltage (all pins) VIH Input high voltage (all pins) VOL Output low voltage (outputs configured as push/pull) VOH Output high voltage (outputs configured as complementary) ILI Input leakage current (standard inputs) ILI1 Input leakage current (Port 0--A/D inputs) IIH Input high current (NMI pin) VOH1 SLPINT (P5.4) and HLDA (P2.6) Output high voltage in RESET VOH2 Output high voltage in RESET mA XTAL1 = 16 MHz, VCC = VPP = VREF = 5.5 V (While device is in reset) -0.5 V 0.3 VCC V 0.7 VCC VCC + 0.5 V (Note 5) 0.3 0.45 1.5 V IOL = 200 A (Note 3) IOL = 3.2 mA IOL = 7.0 mA V IOH = - 200 A (Note 3) IOH = - 3.2 mA IOH = - 7.0 mA 8 JT,JV,CA: 10 A VSS VIN VCC (Note 2) 1 JT,JV: 2 CA: 1.5 A VSS VIN VCC +175 A VSS VIN VCC 2.0 V IOH = 0.8 mA (Note 8) VCC - 1 V V IOH = - 15 A (Notes 1, 6) VCC - 0.3 VCC - 0.7 VCC - 1.5 NOTES: 1. All BD (bidirectional) pins except P5.5/INST and P2.7/CLKOUT which are excluded due to their not being weakly pulled high in reset. BD pins include Port1, Port 2, Port3, Port4, Port5, and Port6. 2. Standard Input pins include XTAL1, EA#, RESET#, and Ports 1,2,3,4,5,6 when configured as inputs. 3. All bidirectional I/O pins when configured as outputs (push/pull). 4. Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and VREF = VCC = 5.0 V. 5. VIH max for Port0 is VREF + 0.5 V. 6. Refer to "VOH2/IOH2 Specification" errata #1 in errata section of this datasheet. 7. This specification is not tested in production and is based upon theoretical estimates and/or product characterization. 8. Violating these specifications in reset may cause the device to enter test modes (P5.4 and P2.6). Datasheet 15 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Table 5. DC Characteristics (Sheet 2 of 2) Symbol Parameter Min Typical Max Units Test Conditions IOH2 (KR) Output high current in RESET -6 -15 -20 -35 -60 -70 A VOH2 = VCC - 1.0 V VOH2 = VCC - 2.5 V VOH2 = VCC - 4.0 V IOH2 (JV, JT, JR,CA) Output High Current in RESET -30 -75 -90 -120 -240 -280 A VOH2 = VCC - 1.0 V VOH2 = VCC - 2.5 V VOH2 = VCC - 4.0 V RRST Reset pullup resistor 6K 65 K VOL3 Output low voltage in reset (RESET pin only) 0.3 0.5 0.8 V IOL3 = 4 mA (Note 7) IOL3 = 6 mA IOL3 = 10 mA CS Pin Capacitance (any pin to VSS) 10 pF FTEST = 1.0 MHz RWPU Weak pullup resistance (approx.) (Note 4) 150 K NOTES: 1. All BD (bidirectional) pins except P5.5/INST and P2.7/CLKOUT which are excluded due to their not being weakly pulled high in reset. BD pins include Port1, Port 2, Port3, Port4, Port5, and Port6. 2. Standard Input pins include XTAL1, EA#, RESET#, and Ports 1,2,3,4,5,6 when configured as inputs. 3. All bidirectional I/O pins when configured as outputs (push/pull). 4. Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and VREF = VCC = 5.0 V. 5. VIH max for Port0 is VREF + 0.5 V. 6. Refer to "VOH2/IOH2 Specification" errata #1 in errata section of this datasheet. 7. This specification is not tested in production and is based upon theoretical estimates and/or product characterization. 8. Violating these specifications in reset may cause the device to enter test modes (P5.4 and P2.6). Figure 6. 87C196KR and JR ICC vs. Frequency 80 KR/JR ICC vs. Frequency ICC Max 70 ICC = [mA] 60 50 ICC Typical 40 30 IIDLE Max 20 IIDLE Typical 10 0 4 MHz 10 MHz 15 MHz Notes: ICC Max = 3.88 x Freq + 13.43 IIDLE Max = 1.65 x Freq + 2.2 A4647-02 16 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Figure 7. JT ICC vs. Frequency ICC vs Frequency 90 ICC Max 70 60 50 ICC (mA) 40 30 IIDLE Max 20 10 0 0 4 MHz 10 MHz 20 MHz Note: ICC Max = 3.25 x FREQ + 23 IIDLE Max = 1.25 x FREQ + 15 A5877-01 Figure 8. 87C196CA ICC vs. Frequency Active ICC Max = 90 mA 90 80 Active ICC = 75 mA 70 60 50 ICC (mA) Idle Max = 40 mA 40 Idle ICC = 32 mA 30 20 10 0 2 8 14 20 A5862-01 Datasheet 17 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 4.4 Table 6. AC Characteristics AC Characteristics (Sheet 1 of 2) (over specified operating conditions); Test conditions: capacitance load on all pins = 100 pF, Rise and fall times = 10 ns, FOSC = 16 MHz Symbol Parameter Min Max Units The system must meet these specifications to work with the 87C196KR, JV, JT, JR, CA Microcontroller. TAVYV Address Valid to READY Setup TLLYV ALE Low to READY Setup TYLYH Non Ready Time TCLYX READY Hold after CLKOUT Low TLLYX READY Hold after ALE Low TAVGV Address Valid to Buswidth Setup TLLGV ALE Low to Buswidth Setup TCLGX Buswidth Hold after CLKOUT Low TAVDV Address Valid to Input Data Valid TRLDV 2 TOSC - 75 ns TOSC - 70 ns No Upper Limit ns 0 TOSC - 30 ns(1) TOSC - 15 2 TOSC - 40 ns(1) 2 TOSC - 75 ns TOSC - 60 ns 0 ns 3 TOSC - 55 ns RD# Active to Input Data Valid TOSC - 22 ns TCLDV CLKOUT Low to Input Data Valid TOSC - 50 ns TRHDZ End of RD# to Input Data Float TOSC ns TRXDX Data Hold after RD# Inactive 0 ns The 87C196KR, JV, JT, JR, CA Microcontroller meets these specifications. 4 16 MHz(2) 62.5 250 ns XTAL1 High to CLKOUT High or Low 20 110 ns(3) TOFD Clock Failure to Reset Pulled Low 4 40 S(7) TCLCL CLKOUT Period TCHCL CLKOUT High Period TCLLH CLKOUT Falling Edge to ALE Rising TLLCH ALE/ADV# Falling Edge to CLKOUT Rising TLHLH ALE/ADV# Cycle Time TLHLL ALE/ADV# High Period TOSC - 10 TAVLL Address Setup to ALE/ADV# Falling Edge TOSC - 15 ns TLLAX Address Hold after ALE/ADV# Falling Edge TOSC - 40 ns FXTAL Oscillator Frequency TOSC Oscillator Period (1/FXTAL) TXHCH 2 TOSC ns TOSC - 10 TOSC + 15 ns -10 CA: -15 15 CA: 10 ns -20 15 ns 4 TOSC ns TOSC + 10 ns NOTES: 1. If max is exceeded, additional wait states will occur. 2. Testing performed at 4 MHz; however, the device is static by design and will typically operate below 1 Hz. 3. Typical specifications, not guaranteed. 4. Assuming back-to-back bus cycles. 5. 8-bit bus only. 6. TRLAZ (max) = 5 ns by design. 7. TOFD is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. 18 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Table 6. AC Characteristics (Sheet 2 of 2) (over specified operating conditions); Test conditions: capacitance load on all pins = 100 pF, Rise and fall times = 10 ns, FOSC = 16 MHz Symbol Parameter Min Max TOSC - 30 Units TLLRL ALE/ADV# Falling Edge to RD# Falling Edge TRLCL RD# Low to CLKOUT Falling Edge TRLRH RD# Low Period TRHLH RD# Rising Edge to ALE/ADV# Rising Edge TRLAZ RD# Low to Address Float TLLWL ALE/ADV# Falling Edge to WR# Falling Edge TCLWL CLKOUT Low to WR# Falling Edge TQVWH Data Stable to WR# Rising Edge TCHWH CLKOUT High to WR# Rising Edge TWLWH WR# Low Period TOSC - 20 ns TWHQX Data Hold after WR# Rising Edge TOSC - 25 ns TWHLH WR# Rising Edge to ALE/ADV# Rising Edge TOSC - 10 TWHBX BHE#, INST Hold after WR# Rising Edge TOSC - 10 ns TWHAX AD[15:8] Hold after WR# Rising Edge TOSC - 30 ns(5) TRHBX BHE#, INST Hold after RD# Rising Edge TOSC - 10 ns TRHAX AD[15:8] Hold after RD# Rising Edge TOSC - 30 ns(5) 4 ns 30 TOSC - 5 CA: TOSC - 10 TOSC ns TOSC + 25 ns(4) 5 ns(6) TOSC - 10 -5 ns 25 TOSC - 23 -10 ns ns ns 15 TOSC + 15 ns ns(4) NOTES: 1. If max is exceeded, additional wait states will occur. 2. Testing performed at 4 MHz; however, the device is static by design and will typically operate below 1 Hz. 3. Typical specifications, not guaranteed. 4. Assuming back-to-back bus cycles. 5. 8-bit bus only. 6. TRLAZ (max) = 5 ns by design. 7. TOFD is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. Datasheet 19 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Figure 9. System Bus Timing TOSC XTAL1 TCLCL TCHCL TXHCH CLKOUT TCLCH TLLCH TLHLH ALE TLHLL TLLRL TAVLL TRLAZ TRLRH TRHLH RD# BUS TRHDZ TRLDV TLLAX Address Out TAVDV Data In TLLWL TWLWH TWHLH WR# TQVWH BUS Address Out Data Out TWHQX Address Out TWHBX, TRHBX BHE#, INST Valid TWHAX, TRHAX AD15:8 Address Out A4649-01 20 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Figure 10. READY/Buswidth Timing TOSC XTAL1 TCLCL TCHCL TXHCH CLKOUT TLLYX TCLLH ALE RD# BUS Address Out TLLYV Data TCLYX READY TAVYV TAVGV BUSWIDTH TCLGX TLLGV A4650-01 Table 7. External Clock Drive Symbol 1/TXLXL Parameter Oscillator Frequency Min Max Units 4 16 MHz 62.5 250 ns TXLXL Oscillator Period (TOSC) TXHXX High Time 0.35 TOSC 0.65 TOSC ns TXLXX Low Time 0.35 TOSC 0.65 TOSC ns TXLXH Rise Time 10 ns TXHXL Fall Time 10 ns Figure 11. External Clock Drive Waveforms TXHXX 0.7 VCC + 0.5 V 0.7 VCC + 0.5 V TXHXL TXLXH TXLXX 0.3 VCC - 0.5 V 0.7 VCC + 0.5 V 0.3 VCC - 0.5 V TXLXL A5842-01 Datasheet 21 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Figure 12. AC Testing Input, Output Waveforms OUTPUTS INPUTS 3.5 V 2.0 V Test Points 0.45 V 0.8 V Note: AC testing inputs are driven at 3.5 V for a logic " 1" and 0.45 V for a logic " 0" . Timing measurements are made at 2.0 V for a logic " 1" and 0.8 V for a logic " 0". A4651-01 Figure 13. Float Waveforms VOH - 0.15 V VLOAD + 0.15 V VLOAD Timing Reference Points VLOAD - 0.15 V VOL + 0.15 V Note: For timing purposes, a port pin is no longer floating when a 150 mV change from load voltage occurs and begins to float when a 150 mV change from the loading VOH/VOL level occurs with IOL/IOH 15 mA. A5844-01 Table 8. Thermal Characteristics JA JC xx87C196KR (68-Lead PLCC) 41C/W 14C/W xx87C196JV, JT, JR (52-Lead PLCC) 42C/W 15C/W 36.5C/W 10C/W Device and Package xx87C196CA (68-Lead PLCC) NOTES: 1. JA = Thermal resistance between junction and the surrounding environment (ambient). Measurements are taken 1 ft. away from case in air flow environment. JC = Thermal resistance between junction and package surface (case). 2. All values of JA and JC may fluctuate depending on the environment (with or without airflow, and how much airflow) and device power dissipation at temperature of operation. Typical variations are 2C/W. 3. Values listed are at a maximum power dissipation of 0.50 W. 4. To address the fact that many of the package prefix variables have changed, all package prefix variables in the document are now indicated with an "x". 22 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 4.4.1 Explanation of AC Symbols Each symbol is two pairs of letters prefixed by "t" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points. Conditions 4.4.2 Table 9. Signals H-High A-Address HA-HLDA# L-Low B-BHE# L-ALE/ADV# V-Valid C-CLKOUT R-RD# X-No Longer Valid D-DATA W-WR#/WRH#/WRI# Z-Floating G-Buswidth X-XTAL1 H-HOLD# Y-READY EPROM Specifications AC EPROM Programming Characteristics Operating Conditions: Load Capacitance = 150 pF; TC = 25C 5C; VREF = 5.0 V 0.5 V; VSS, ANGND = 0 V; VPP = 12.5 V 0.25 V; EA# = 12.5 V 0.25 V; FOSC = 5.0 MHz Symbol Parameter Min Max Units TAVLL Address Setup Time 0 TOSC TLLAX Address Hold Time 100 TOSC TDVPL Data Setup Time 0 TOSC TPLDX Data Hold Time 400 TOSC TLLLH PALE# Pulse Width 50 TOSC TPLPH PROG# Pulse Width(3) 50 TOSC TLHPL PALE# High to PROG# Low 220 TOSC TPHLL PROG# High to Next PALE# Low 220 TOSC TPHDX Word Dump Hold Time TPHPL PROG# High to Next PROG# Low TPLDV PROG# Low to Word Dump Valid TSHLL RESET# High to First PALE# Low TPHIL PROG# High to AINC# Low TILIH AINC# Pulse Width TILVH PVER Hold after AINC# Low 50 TOSC TILPL AINC# Low to PROG# Low 170 TOSC TPHVL PROG# High to PVER# Valid 50 220 TOSC TOSC 50 TOSC 1100 TOSC 0 TOSC 240 TOSC 220 TOSC NOTES: 1. Run-time programming is done with FOSC = 6.0 MHz to 10.0 MHz, VCC, VPD, VREF = 5 V 0.5 V, TC = 25C 5C and VPP = 12.5 V 0.25 V. For run-time programming over a full operating range, contact factory. 2. Programming specifications are not tested, but guaranteed by design. 3. This specification is for the word dump mode. For programming pulses, use 300 TOSC + 100 S. Datasheet 23 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Table 10. DC EPROM Programming Characteristics Symbol IPP Parameter Min VPP Programming Supply Current Max Units 100 CA: 200 mA NOTE: VPP must be within 1 V of VCC while VCC < 4.5 V. VPP must not have a low impedance path to ground or VSS while VCC > 4.5 V. Figure 14. Slave Programming Mode Data Program Mode with Single Program Pulse RESET# TDVPL TAVLL PORTS 3/4 Address/Command TSHLL PALE# P2.1 Data TPHDX TLLAX TLHPL TLLLH Address/Command TPLPH TPHLL PROG# P2.2 TPHVL AINC# P2.0 Valid TLLVH A5838-01 Figure 15. Slave Programming Mode in Word Dump or Data Verify Mode with Auto Increment RESET# ADDR PORTS 3/4 Address/Command TSHLL TPLDV ADDR + 2 Ver Bits/WD Dump Ver Bits/WD Dump TPHDX TPLDV TPHDX PALE# P2.1 PROG# P2.2 TILPL TPHPL PVER# P2.0 A5839-01 24 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Figure 16. Slave Programming Mode Timing in Data Program Mode with Repeated PROG Pulse and Auto Increment RESET# PORTS 3/4 Address/Command PALE# P2.1 PROG# P2.2 Data Data TPHPL P1 TILPL P2 TILVH PVER# P2.0 Valid For P1 Valid For P2 TILIH AINC# P2.4 TPHIL A5840-01 4.4.3 A to D Converter Specifications The speed of the A/D converter in the 10-bit or 8-bit modes can be adjusted by setting the AD_TIME special function register to the appropriate value. The AD_TIME register only programs the speed at which the conversions are performed, not the speed at which it can convert correctly. The converter is ratiometric, so absolute accuracy is dependent on the accuracy and stability of VREF. VREF must not exceed VCC by more than 0.5 V since it supplies both the resistor ladder and the digital portion of the converter and input port pins. For testing purposes, after a conversion is started, the device is placed in the IDLE mode until the conversion is complete. Testing is performed at VREF = 5.12 V and 16 MHz operating frequency. There is an AD_TEST register that allows for conversion on ANGND and VREF as well as zero offset adjustment. The absolute error listed is without doing any adjustments. Datasheet 25 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive Table 11. A/D Operating Conditions Symbol TA Description Min Max Units Automotive Ambient Temperature -40 +125 C VCC Digital Supply Voltage 4.50 5.50 V VREF Analog Supply Voltage 4.50 5.50 V TSAM Sample Time 2.0 TCONV Conversion Time FOSC Oscillator Frequency S 16.5 CA: 15 19.5 CA: 18 S 4 16 MHz NOTES: 1. ANGND and VSS should nominally be at the same potential. 2. VREF must not exceed VCC by more than +0.5 V. 3. Testing is performed at VREF = 5.12 V. 4. The value of AD_TIME must be selected to meet these specifications. Table 12. A/D Operating Parameter Values Parameter Typical(,1) Resolution Absolute Error Min Max Units 1024 10 1024 10 Level Bits 0 -3 +3 LSBs Full Scale Error 2 LSBs Zero Offset Error 2 LSBs Non-linearity Differential Non-linearity Channel-to-Channel Matching Repeatability 0.25 Temperature Coefficients: Offset Fullscale Differential Non-linearity 0.009 0.009 0.009 Off Isolation 3 LSBs > -0.5 +0.5 LSBs 0 1 LSBs LSBs(1) 0 LSB/C(1) dB(1)(2)(3) -60 Feedthrough -60 dB(1)(2) VCC Power Supply Rejection -60 dB(1)(2) Input Resistance DC Input Leakage 750 1.2 K (1) 0 1 JT, JV = 2 CA = 3 A NOTES: These values are expected for most parts at 25C but are not tested or guaranteed. An "LSB," as used here, has a value of approximately 5 mV. (See Automotive Handbook for A/D glossary of terms.) 1. These values are not tested in production and are based on theoretical estimates and/or laboratory test. 2. DC to 100 KHz. 3. Multiplexer break-before-make guaranteed. 26 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Table 13. HOLD#/HLDA# Timings Symbol Description Min Max Units Notes ns Note 1 THVCH HOLD Setup 65 TCLHAL CLKOUT Low to HLDA Low -15 15 ns TCLBRL CLKOUT Low to BREQ Low -15 15 ns TAZHAL HLDA# Low to Address Float 25 ns TBZHAL HLDA# Low to BHE#, INST, RD#, WR# Weakly Driven 25 ns TCLHAH CLKOUT Low to HLDA High -15 15 ns TCLBRH CLKOUT Low to BREQ High -15 15 ns THAHAX HLDA High to Address Valid -15 ns THAHBV HLDA High to BHE, INST, RD, WR Valid -10 ns TCLLH CLKOUT Low to ALE High -10 15 ns NOTE: 1. To guarantee recognition at next clock. Table 14. DC Specifications in HOLD Parameter Min Max Units Weak Pullups on ADV#, RD#, WR#, WRL#, BHE# 50 K 250 K VCC = 5.5 V, VIN = 0.45 V Weak Pulldowns on ALE, INST 10 K 50 K VCC = 5.5 V, VIN = 2.4 V Figure 17. HOLD Timings CLKOUT THVCH THVCH Hold Latency HOLD# TCLHAL TCLHAH HLDA# TCLBRL TCLBRH BREQ# THALAZ THAHAX THALBZ THAHBV BUS BHE#, INST, RD#, WR# TCLLH ALE A5883-01 Datasheet 27 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 4.4.4 AC Characteristics--Slave Port Figure 18. Slave Port Waveform (SLPL = 0) CS# TSRHAV ALE / A1 TSRLRH RD# TSRLDV TSRHDZ P3 TSDVWH TSAVWL TSWLWH TSWHQX WR# A5847-01 Table 15. Slave Port Timing-(SLPL = 0) (See notes 1, 2, 3) Symbol Parameter Min Max Units TSAVWL Address Valid to WR# Low 50 ns TSRHAV RD# High to Address Valid 60 ns TSRLRH RD# Low Period TOSC ns TSWLWH WR# Low Period TOSC TSRLDV RD# Low to Output Data Valid TSDVWH Input Data Setup to WR# High 20 ns TSWHQX WR# High to Data Invalid 30 ns TSRHDZ RD# High to Data Float 15 ns ns 60 ns NOTES: 1. Test conditions: FOSC = 16 MHz, TOSC = 60 ns, Rise/Fall Time = 10 ns. Capacitive Pin Load = 100 pF. 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory tests. 3. Specifications above are advanced information and are subject to change. 28 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Figure 19. Slave Port Waveform (SLPL = 1) TSRHEH TSELLL CS# ALE TSLLRL TSRLRH RD# TSRLDV TSRHDZ P3 TSAVLL TSLLAX TSWHQX TSDVWH TSWLWH WR# A5884-01 Table 16. Slave Port Timing-(SLPL = 1) (See notes 1, 2, 3) Symbol Parameter Min Max Units TSELLL CS# Low to ALE Low 20 ns TSRHEH RD# or WR# High to CS# High TSLLRL ALE Low to RD# Low 60 ns TOSC ns TSRLRH RD# Low Period TOSC ns TSWLWH WR# Low Period TOSC ns TSAVLL Address Valid to ALE Low 20 ns TSLLAX ALE Low to Address Invalid 20 ns TSRLDV RD# Low to Output Data Valid TSDVWH Input Data Setup to WR# High 20 ns TSWHQX WR# High to Data Invalid 30 ns TSRHDZ RD# High to Data Float 15 ns 60 ns NOTES: 1. Test conditions: FOSC = 16 MHz, TOSC = 60 ns, Rise/Fall Time = 10 ns. Capacitive Pin Load = 100 pF. 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory tests. 3. Specifications above are advanced information and are subject to change. Datasheet 29 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 4.4.5 AC Characteristics--Serial Port-- Shift Register Mode Table 17. Serial Port Timing--Shift Register Mode Test Conditions: TA = -40C to +125C; VCC = 5.0 V 10%; VSS = 0.0 V; Load Capacitance = 100 pF Symbol Parameter Min TXLXL Serial Port Clock Period TXLXH Serial Port Clock Falling Edge to Rising Edge TQVXH Output Data Setup to Clock Rising Edge 3 TOSC TXHQX Output Data Hold after Clock Rising Edge 2 TOSC - 50 TXHQV Next Output Data Valid after Clock Rising Edge TDVXH Input Data Setup to Clock Rising Edge Max Units 8 TOSC TXHDX (1) Input Data Hold after Clock Rising Edge TXHQZ (1) Last Clock Rising to Output Float ns 4 TOSC - 50 4 TOSC + 50 ns ns ns 2 TOSC + 50 ns 2 TOSC + 200 ns 0 ns 5 TOSC ns NOTES: 1. Parameter not tested. 4.4.6 Waveform--Serial Port--Shift Register Mode 0 Figure 20. Serial Port Waveform--Shift Register Mode TXLXL TXDx TQVXH RXDx (Out) TXLXH 0 1 2 Valid TXHQZ TXHQX 4 3 TDVXH RXDx (In) TXHQV 7 6 5 TXHDX Valid Valid Valid Valid Valid Valid Valid A5841-01 30 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 5.0 52-Lead Devices Intel offers 52-lead versions of the 87C196KR device: the 87C196JV, JT, and JR devices. The first samples and production units use the 87C196KR die and bond it out in a 52-lead package. It is important to point out some functionality differences because of future devices or to remain software consistent with the 68-lead device. Because of the absence of pins on the 52-lead device some functions are not supported. 52-Lead Unsupported Functions: * * * * * * * * Analog Channels 0 and 1 INST Pin Functionality SLPINT Pin Support HLD#/HLDA# Functionality External Clocking/Direction of Timer1 WRH# or BHE Functions Dynamic Buswidth Dynamic Wait State Control The following is a list of recommended practices when using the 52-lead device: 1. External Memory. Use an 8-bit bus mode only. There is neither a WRH# or BUSWIDTH pin. The bus cannot dynamically switch from 8- to 16-bit or vice versa. Set the CCB bytes to an 8-bit only mode, using WR# function only. 2. Wait State Control. Use the CCB bytes to configure the maximum number of wait states. If the READY pin is selected to be a system function, the device will lockup waiting for READY. If the READY pin is configured as LSIO (default after RESET#), the internal logic will receive a logic "0" level and insert the CCB defined number of wait states in the bus cycle. DON'T USE IRC = "111". 3. NMI Support. The NMI is not bonded out. Make the NMI vector at location 203Eh vector to a Return instruction. This is for glitch safety protection only. 4. Auto-Programming Mode. The 52-lead device will ONLY support the 16-bit zero wait state bus during auto-programming. 5. EPA4 through EPA7. Since the JR, JT, and JV devices use the KR silicon, these functions are in the device, just not bonded out. A programmer can use these as compare only channels or for other functions like software timer, start an A/D conversion, or reset timers. 6. Slave Port Support. The Slave port cannot be easily used on 52-lead devices due to 5.4/SLPINT and P5.1/SLPCS not being bonded-out. Datasheet 31 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive 7. Port Functions. Some port pins have been removed. P5.7, P5.6, P5.5, P5.1, P6.2, P6.3, P1.4 through P1.7, P2.3, P2.5, P0.0 and P0.1. The PxREG, PxSSEL, and PxIO registers can still be updated and read. The programmer should not use the corresponding bits associated with the removed port pins to conditionally branch in software. Treat these bits as RESERVED. Additionally, these port pins should be setup internally by software as follows: a. Written to PxREG as "1" or "0". b. Configured as Push/Pull, PxIO as "0". c. Configured as LSIO. Warning: This configuration will effectively strap the pin either high or low. DO NOT Configure as Open Drain output "1", or as an Input pin. This device is CMOS. 6.0 Design Considerations 6.1 87C196KR, JV, JT, JR, and CA Design Considerations 1. EPA Timer RESET/Write Conflict If the user writes to the EPA timer at the same time that the timer is reset, it is indeterminate which will take precedence. Users should not write to a timer if using EPA signals to reset it. 2. Valid Time Matches The timer must increment/decrement to the compare value for a match to occur. A match does not occur if the timer is loaded with a value equal to an EPA compare value. Matches also do not occur if a timer is reset and 0 is the EPA compare value. 3. P6 PIN.4-.7 Not Updated Immediately Values written to P6 REG are temporarily held in a buffer. If P6 MODE is cleared, the buffer is loaded into P6 REG.x. If P6 MODE is set, the value stays in the buffer and is loaded into P6 REG.x when P6 MODE.x is cleared. Since reading P6 REG returns the current value in P6. REG and not the buffer, changes to P6 REG cannot be read until/ unless P6 MODE.x is cleared. 4. Write Cycle during Reset If RESET occurs during a write cycle, the contents of the external memory device may be corrupted. 5. Indirect Shift Instruction The upper 3 bits of the byte register holding the shift count are not masked completely. If the shift count register has the value 32 x n, where n = 1, 3, 5, or 7, the operand will be shifted 32 times. This should have resulted in no shift taking place. 6. P2.7 (CLKOUT) P2.7 (CLKOUT) does not operate in open drain mode. 7. CLKOUT The CLKOUT signal is active on P2.7 during RESET for the KR, JV, JT, JR and CA devices. 32 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers 8. EPA Overruns EPA "lock-up" can occur if overruns are not handled correctly, refer to Intel Techbit #DB0459 "Understanding EPA Capture Overruns", dated 12-9-93. Applies to EPA channels with interrupts and overruns enabled (ON/RT bit in EPA_CONTROL register set to "1"). 9. Indirect Addressing with Auto-Increment For the special case of a pointer pointing to itself using auto-increment, an incorrect access of the incremented pointer address will occur instead of an access to the original pointer address. All other indirect auto-increment accesses will note be affected. Please refer to Techbit #MC0593. Incorrect sequence: ld ax,#ax ; ldb bx,[ax]+ ; Results in ax being incremented by 1 and the contents of the address pointed to by ax+1 to be loaded into bx. Correct sequence: ld ax,#bx ; ldb cx,[ax]+ ; where ax bx. Results in the contents of the address pointed to by ax to be loaded into bx and ax incremented by 1. 10. JV Additional Register RAM The 8XC196JV has a total of 1.5 Kbytes of register RAM. The RAM is located in two memory ranges: 0000h - 03FFh and 1C00h - 1DFFh. 6.2 87C196JR C-step to JR D-step - or - JV/JT A-step Design Considerations This section documents differences between the 87C197JV A-step (JV-A)/87C196JT Astep (JT-A)/87C196JR D-step (JR-D) and the 87C196JR C-step/(JR-C). For a list of design considerations between 68-lead and 52-lead devices, please refer to the 52-lead Device Design Considerations section of this datasheet. Since the 87C196JV and JT are simply memory scalars of the 87C196JR, the term JR'' in this section will refer to JV, JT, and JR versions of the device unless otherwise noted. The JR-C is simply a 87C196KR C-step (KR-C) device packaged within a 52-lead package. This reduction in pin count necessitated not bonding-out certain pins of the KRC device. The fact that these "removed pins" were still present on the device but not available to the outside world allowed the programmer to take advantage of some of the 68-lead KR features. The JR-D is a fully-optimized 52-lead device based on the 87C196KR C-step device. The KR-C design data base was used to assure that the JR-D would be fully compatible with the KR-C, JR-C and other Kx family members. The main differences between the JR-D and the JR-C is that several of the unused (not bonded-out) functions on the JR-C were removed altogether on the JR-D. Following is a list of differences between the JR-C and the JR-D: 1. Port3 Push-Pull Operation It was discovered on JR-C that if Port3 is selected for push-pull operation (P34_DRV register) during low speed I/O (LSIO), the port was driving data when the system bus Datasheet 33 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive was attempting to input data. It is rather unlikely that this errata would affect an application because the application would have to use Port3 for both LSIO and as an external addr/data bus. Nonetheless, this errata was corrected on the JR-D. 2. VOH2 Strengthened The DC Characteristics section of the Automotive KR datasheet contains a parameter, VOH2 (Output High Voltage in RESET (BD ports)), which is specified at VCC - 1 V min at IOH2 = -15 A. This specification indicates the strength of the internal weak pull-ups that are active during and after reset. These weak pull-ups stay active until the user writes to PxMODE (previously known as PxSSEL) and configures the port pin as desired. These pull-ups do not meet this VOH2 spec on the JR-C. The weak pull-ups on specified JR-D ports have been enhanced to meet the published specification of IOH2 = -15 A. 3. ONCE Mode ONCE mode is entered by holding a single pin low on the rising edge of RESET#. On the KR, this pin is P5.4/SLPINT. The JR-C does not support ONCE mode since P5.4/ SLPINT (ONCE mode entry pin) is not bonded-out on these devices. To provide ONCE mode on the JR-D, the ONCE mode entry function was moved from P5.4/ SLPINT to P2.6/HLDA. This will allow the JR-D to enter ONCE mode using P2.6 instead of removed pin P5.4. 4. Port0 On the JR-C, P0.0 and P0.1 are not bonded out. However, these inputs are present in the device and reading them will provide an indeterminate result. On the JR-D, the analog inputs for these two channels at the multiplexer are tied to VREF. Therefore, initiating an analog conversion on ACH0 or ACH1 will result in a value equal to full scale (3FFh). On the JR-D, the digital inputs for these two channels are tied to ground, therefore reading P0.0 or P0.1 will result in a digital 0''. 5. Port1 On the JR-C, P1.4, P1.5, P1.6 and P1.7 are not bonded out but are present internally on the device. This allows the programmer to write to the port registers and clear, set or read the pin even though it is not available to the outside world. However, to maintain compatibility with D-step and future devices, it is recommended that the corresponding bits associated with the removed pins NOT be used to conditionally branch in software. These bits should be treated as reserved. On the JR-D, unused port logic for these four port pins has been removed from the device and is not available to the programmer. Corresponding bits in the port registers have been hard-wired'' to provide the following results when read: Register Bits When Read P1_PIN.x (x = 4,5,6,7) 1 P1_REG.x (x = 4,5,6,7) 1 P1_DIR.x (x = 4,5,6,7) 1 P1_MODE.x (x = 4,5,6,7) 0 NOTE: Writing to these bits will have no effect. 6. Port2 34 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers On the JR-C, P2.3 and P2.5 are not bonded out but are present internally on the device. This allows the programmer to write to the port registers and clear, set or read the pin even though it is not available to the outside world. However, to maintain compatibility with D-step and future devices, it is recommended that the corresponding bits associated with the removed pins not be used to conditionally branch in software. These bits should be treated as reserved. On the JR-D, unused port logic for these two port pins has been removed from the device and is not available to the programmer. Corresponding bits in the port registers have been "hardwired" to provide the following results when read: Register Bits When Read P2_PIN.x (x = 3,5) 1 P2_REG.x (x = 3,5) 1 P2_DIR.x (x = 3,5) 1 P2_MODE.x (x = 3,5) 0 NOTE: Writing to these bits will have no effect. 7. Port5 On the JR-C, P5.1, P5.4, P5.5, P5.6 and P5.7 are not bonded out but are present internally on the device. This allows the programmer to write to the port registers and clear, set or read the pin even though it is not available to the outside world. However, to maintain compatibility with D-step and future devices, it is recommended that the corresponding bits associated with the removed pins not be used to conditionally branch in software. These bits should be treated as reserved. On the JR-D, unused port logic for these five port pins has been removed from the device and is not available to the programmer. Corresponding bits in the port registers have been "hardwired" to provide the following results when read: Register Bits When Read P5_PIN.x (x = 1,4,5,6,7) 1 P5_REG.x (x = 1,4,5,6,7) 1 P5_DIR.x (x = 1,4,5,6,7) 1 P5_MODE.x (x = 1,4,6) 0 P5_MODE.x (x = 5)(EA# = 0) 1 P5_MODE.x (x = 5)(EA# = 1) 0 P5_MODE.x (x = 7) 1 NOTE: Writing to these bits will have no effect. 8. Port6 On the JR-C, P6.2 and P6.3 are not bonded out but are present internally on the device. This allows the programmer to write to the port registers and clear, set or read the pin even though it is not available to the outside world. However, to maintain compatibility with D-step and future devices, it is recommended that the corresponding bits associated with the removed pins not be used to conditionally branch in software. These bits should be treated as reserved. Datasheet 35 87C196KR, JV, JT, JR, CA Microcontrollers -- Automotive On the JR-D, unused port logic for these two port pins has been removed from the device and is not available to the programmer. Corresponding bits in the port registers have been "hardwired" to provide the following results when read: Register Bits When Read P6_PIN.x (x = 2,3) 1 P6_REG.x (x = 2,3) 1 P6_DIR.x (x = 2,3) 1 P6_MODE.x (x = 2,3) 0 NOTE: Writing to these bits will have no effect. 9. EPA Channels 4 through 7 The JR C-step device is simply a 68-lead KR-C device packaged in a 52-lead package. The reduced pin-out is achieved by not bonding-out the unsupported pins. EPA4-EPA7 are among these pins that are not bonded-out. The fact that EPA4-EPA7 are still present allows the programmer to use these channels as software timers, to start A/D conversions, reset timers, etc. All of the port pin logic is still present and it is possible to use the EPA to toggle these pins internally. Please refer to the 52-Lead Device section in this datasheet for further information. On the JR D-step, the EPA4-EPA7 logic has NOT been removed from the device. This allows the programmer to still use these channels (as on the C-step) for software timers, etc. The only difference is that the associated port pin logic has been removed and does not exist internally. To maintain C-step to D-step compatibility, programmers should make sure that their software does not rely upon the removed pins. 6.2.1 87C196CA Design Considerations The 87C196CA device is a memory scalar of the 87C196KR device with integrated CAN 2.0. The CA is designed for strict functional and electrical compatibility to the Kx family as well as integration of on-chip networking capability. The 87C196CA has fewer peripheral functions than the 196KR, due in part to the integration of the CAN peripheral. Following are the functionality differences between the 196KR and 196CA devices. 196KR Features Unsupported on the 196CA: * * * * Analog Channels 0 and 1 INST Pin Functionality SLPINT and SLPCS Pin Support HLD/HLDA Functionality * * * * External Clocking/Direction of Timer1 Quadrature Clocking Timer 1 Dynamic Buswidth EPA Capture Channels 4-7 1. External Memory Removal of the Buswidth pin means the bus cannot dynamically switch from 8- to 16bit bus mode or vice versa. The programmer must define the bus mode by setting the associated bits in the CCB. 2. Auto-Programming Mode The 87C196CA device will ONLY support the 16-bit zero wait state bus during autoprogramming. 3. EPA4 through EPA7 36 Datasheet Automotive -- 87C196KR, JV, JT, JR, CA Microcontrollers Since the CA device is based on the KR design, these functions are in the device, however there are no associated pins. A programmer can use these as compare only channels or for other functions like software timer, start an A/D conversion, or reset timers. 4. Slave Port Support The Slave port can not be used on the 196CA due to a function change for P5.4/ SLPINT and P5.1/SLPCS not being bonded-out. 5. Port Functions Some port pins have been removed. P5.1, P6.2, P6.3, P1.4 through P1.7, P2.3, P2.5, P0.0 and P0.1. The PxREG, PxSSEL, and PxIO registers can still be updated and read. The programmer should not use the corresponding bits associated with the removed port pins to conditionally branch in software. Treat these bits as RESERVED. Additionally, these port pins should be setup internally by software as follows: a. Written to PxREG as 1'' or 0''. b. Configured as Push/Pull, PxIO as 0''. c. Configured as LSIO. This configuration will effectively strap the pin either high or low. DO NOT Configure as Open Drain output '1'', or as an Input pin. This device is CMOS. 6. EPA Timer RESET/Write Conflict If the user writes to the EPA timer at the same time that the timer is reset, it is indeterminate which will take precedence. Users should not write to a timer if using EPA signals to reset it. 7. Valid Time Matches The timer must increase/decrease to the compare value for a match to occur. A match does not occur if the timer is loaded with a value equal to an EPA compare value. Matches also do not occur if a timer is reset and 0 is the EPA compare value. 8. Write Cycle during Reset If RESET occurs during a write cycle, the contents of the external memory device may be corrupted. 9. Indirect Shift Instruction The upper 3 bits of the byte register holding the shift count are not masked completely. If the shift count register has the value 32 c n, where n e 1, 3, 5, or 7, the operand will be shifted 32 times. This should have resulted in no shift taking place. 10. P2.7 (CLKOUT) P2.7 (CLKOUT) does not operate in open drain mode. Datasheet 37 7.0 Revision History Revision Date 008 08/04 007 05/98 Description To address the fact that many of the package prefix variables have changed, all package prefix variables in this document are now indicated with an "x". Removed the 87C196KQ and 87C196JQ products and related information from datasheet. Added 87C196CA product and related information to datasheet. The 87C196JV datasheet status has been moved from "Product Preview" to that of "no marking. 006 11/95 A "by design" note was added to the TRLAZ specification. In the Design Considerations section, the #7.CLKOUT design consideration was corrected. Only the two most current revision histories of this datasheet were retained in the datasheet revision history section.