Standard Products UT7C138/139 4Kx8/9 Radiation-Hardened Dual-Port Static RAM with Busy Flag Data Sheet January 2002 FEATURES INTRODUCTION q 45ns and 55ns maximum address access time q Asynchronous operation for compatibility with industrystandard 4K x 8/9 dual-port static RAM q CMOS compatible inputs, TTL/CMOS compatible output levels q Three-state bidirectional data bus q Low operating and standby current q Radiation-hardened process and design; total dose irradiation testing to MIL-STD-883 Method 1019 - Total-dose: 1.0E6 rads(Si) - Memory Cell LET threshold: 85 MeV-cm2 /mg q q q q - Latchup immune (LET >100 MeV-cm2 /mg) QML Q and QML V compliant part Packaging options: - 68-lead Flatpack - 68-pin PGA 5-volt operation Standard Microcircuit Drawing 5962-96845 The UT7C138 and UT7C139 are high-speed radiationhardened CMOS 4K x 8 and 4K x 9 dual-port static RAMs. Arbitration schemes are included on the UT7C138/139 to handle situations when multiple processors access the same memory location. Two ports provide independent, asynchronous access for reads and writes to any location in memory. The UT7C138/139 can be utilized as a stand-alone 32/36-Kbit dual-port static RAM or multiple devices can be combined in order to function as a 16/18-bit or wider master/ slave dual-port static RAM. For applications that require depth expansion, the BUSY pin is open-collector allowing for wired OR circuit configuration. An M/S pin is provided for implementing 16/18-bit or wider memory applications without the need for separate master and slave devices or additional discrete logic. Application areas include interprocessor/multiprocessor designs, communications, and status buffering. Each port has independent control pins: chip enable (CE), read or write enable (R/W), and output enable ( OE). BUSY signals that the port is trying to access the same location currently being accessed by the other port. R/W L R/W R CE L OEL CE R OER A 11L A 10L A 11R A 10R I/O 8L (7C139) I/O 7L I/O 0L I/O8R (7C139) COL SEL COLUMN I/O COLUMN I/O COL SEL I/O0R BUSY R BUSY L A 9L I/O7R ROW SELECT MEMORY ARRAY A 0L ROW SELECT A 9R A 0R M/S ARBITRATION Figure 1. Logic Block Diagram I/O3R 23 I/O4R 24 I/O5R 25 I/O6R 26 2 A8L A7L 63 62 A6L A9L 64 Figure 2a. DPRAM Pinout (68-Flatpack) (top view) Notes: 1. I/O8R on the7C139 2. I/O8L on the 7C139 61 A10L 65 NC NC VDD NC CEL NC(2) OE R/WL NC A11L 67 66 A10R A9R A8R A7R A6R A5R 22 51 50 49 48 47 GND M/S BUSYR NC A0R A1R 46 A2R 45 A3R 44 A4R 35 36 37 38 39 40 41 42 43 VDD 52 NC A11R 21 NC BUSYL 53 34 I/O2R A0L 54 GND I/O1R 19 20 A1L 55 NC 18 A2L 56 33 GND I/O0R 7C138/139 57 NC 17 A3L 32 VDD 58 CER 16 A4L 31 I/O7L 59 NC 15 A5L 30 I/O6L 60 R/WR 14 29 GND OER 13 NC I/O5L I/O0L I/O1L 12 9 8 7 6 5 4 3 2 1 68 I/O4L 28 11 (1) I/O3L 27 10 I/O7R I/O2L 11 10 9 8 7 6 5 4 3 2 1 B11 A5L A10 B10 A7L A6L A9 B9 A9L A8L A8 B8 A11L A10L A7 B7 VDD NC A6 B6 NC NC A5 B5 NC CEL A4 B4 OEL R/WL A3 B3 I/O0L NC(2) A2 B2 I/O1L I/O2L B1 I/O3L A C11 A4L C10 A3L D11 A2L D10 A1L E11 A0L E10 NC F11 BUSYL F10 GND G11 M/S G10 BUSYR 7C138/139 C2 I/O4L C1 I/O5L D2 GND D1 I/O6L E2 I/O7L E1 VDD F2 GND F1 I/O0R G2 I/O1R G1 I/O2R C D E F G B H11 NC H10 A0R K11 A3R K10 A4R K9 A7R K8 A9R K7 A11R K6 GND K5 NC K4 NC K3 OER H2 J2 K2 VDD I/O4R I/O7R H1 J1 K1 I/O3R I/O5R I/O6R H J11 A1R J10 A2R J K L10 A5R L9 A6R L8 A8R L7 A10R L6 NC L5 NC L4 CER L3 R/WR L2 NC(1) L Figure 2b: DPRAM Pinout (68 PGA) (top view) Notes: 1. I/O8R on the7C139 2. I/O8L on the 7C139 PIN NAMES LEFT PORT RIGHT PORT DESCRIPTION I/O0L-7L(8L) I/O0R-7R(8R) Data Bus Input/Output A0L-11L A0R-11R Address Lines CEL CER Chip Enable OEL OER Output Enable R/WL R/WR Read/Write Enable BUSYL BUSYR Busy Flag Input/Output M/S Master or Slave Select VDD Power GND Ground 3 The UT7C138/139 consists of an array of 4K words of 8 or 9 bits of dual-port SRAM cells, I/O and address lines, and control signals (CE, OE, R/W). These control pins permit independent access for reads or writes to any location in memory. To handle simultaneous writes/reads to the same location, a BUSY pin is provided on each port. With the M/S pin, the UT7C138/139 can function as a master (BUSY pins are outputs) or as a slave (BUSY pins are inputs). Each port is provided with its own output enable control (OE), which allows data to be read from the device. WRITE CYCLE A combination of R/W less than VIL (max), and CE less than VIL (max), defines a write cycle. The state of OE is a "don't care" for a write cycle. The outputs are placed in the highimpedance state when either OE is greater than V IH (min), or when R/W is less than V IL (max). input, the M/S pin allows the device to be used as a master and, therefore, the BUSY line is an output. BUSY can then be used to send the arbitration outcome to a slave. When presented as a LOW input, the M/S pin allows the device to be used as a slave, and, therefore, the BUSY pin is an input. Table 1. Non-Contending Read/Write INPUTS OUTPUTS CE H X R/W X X OE X H I/O0-7 High Z High Z L L L H L X L X X Data Out Data In --- WRITE OPERATION Write Cycle 1, the Write Enable-controlled Access shown in figure 4a, is defined by a write terminated by R/W going high with CE active. The write pulse width is defined by t PWE when the write is initiated by R/W, and by tSCE when the write is initiated by CE going active. Unless the outputs have been previously placed in the high-impedance state by OE, the user must wait tHZOE before applying data to the eight/nine bidirectional pins I/O(0:7/0:8) to avoid bus contention. Write Cycle 2, the Chip Enable-controlled Access shown in figure 4b, is defined by a write terminated byCE going inactive. The write pulse width is defined by tPWE when the write is initiated by R/W, and by tSCE when the write is initiated by CE going active. For the R/W initiated write, unless the outputs have been previously placed in the high-impedance state by OE, the user must wait tHZWE before applying data to the eight/nine bidirectional pins I/O(0:7/0:8) to avoid bus contention. If a location is being written by one port and the opposite port attempts to read that location, a port-to-port flow through delay must be met before the data is read on the output. Data will be valid on the port wishing to read the location (tBZA + t BDD ) after the data is written on the other port (see figure 5a). OPERATION Power Down I/O Lines Disabled Read Write Illegal Condition RADIATION HARDNESS The UT7C138/139 incorporates special design and layout features which allow operation in high-level radiation environments. UTMC has developed special low-temperature processing techniques designed to enhance the total-dose radiation hardness of both the gate oxide and the field oxide while maintaining the circuit density and reliability. For transient radiation hardness and latchup immunity, UTMC builds all radiation-hardened products on epitaxial wafers using an advanced twin-tub CMOS process. In addition, UTMC pays special attention to power and ground distribution during the design phase, minimizing dose-rate upset caused by rail collapse. Table 2. Radiation Hardness Design Specifications 1 Total Dose 1.0E6 rads(Si) LET Threshold 85 MeV-cm 2/mg Neutron Fluence2 3.0E14 n/cm 2 Memory Device Cross Section @ LET = 120MeV-cm 2/mg < 1.376E -2 (4Kx8) cm2 READ OPERATION When reading the device, the user must assert both the OE and CE pins. Data will be available tACE after CE or tDOE after OE is asserted (see figures 3a and 3b). MASTER/SLAVE A M/S pin is provided in order to expand the word width by configuring the device as either a master or a slave. The BUSY output of the master is connected to the BUSY input of the slave. Writing of slave devices must be delayed until after the BUSY input has settled. Otherwise, the slave chip may begin a write cycle during a contention situation. When presented as a HIGH 4 < 1.548E -2 (4Kx9) Notes: 1. The DPRAM will not latchup during radiation exposure under recommended operating conditions. 2. Not tested for CMOS technology. ABSOLUTE MAXIMUM RATINGS1 (Referenced to VSS ) SYMBOL PARAMETER LIMITS V DD DC supply voltage -0.5 to 7.0V V I/O Voltage on any pin -0.5 to (VDD + 0.3)V TSTG Storage temperature -65 to +150C PD Maximum power dissipation TJ Maximum junction temperature2 +150C Thermal resistance, junction-to-case3 3.3C/W DC input current 10 mA JC II 2.0W Notes: 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. Maximum junction temperature may be increased to +175C during burn-in and steady-static life. 3. Test per MIL-STD-883, Method 1012, infinite heat sink. RECOMMENDED OPERATING CONDITIONS SYMBOL PARAMETER LIMITS V DD Positive supply voltage 4.5 to 5.5V TC Case temperature range -55 to +125C V IN DC input voltage 0V to V DD 5 DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)* (VDD = 5.0V 10%; -55C < TC < +125C) SYMBOL PARAMETER CONDITION V IH High-level input voltage (CMOS) VIL Low-level input voltage (CMOS) VOL Low-level output voltage VOL MIN MAX 0.7VDD UNIT V 0.3VDD V IOL = 8mA, V DD = 4.5V (TTL) 0.4 V Low-level output voltage IOL = 200A, V DD = 4.5V (CMOS) 0.05 V V OH High-level output voltage IOH = -4mA, V DD = 4.5V (TTL) V OH High-level output voltage IOH = -200A, VDD = 4.5V (CMOS) CIN 1 Input capacitance = 1MHz @ 0V 25 pF CIO 1 Bidirectional I/O capacitance = 1MHz @ 0V 25 pF IIN Input leakage current VIN = V DD and VSS -10 10 A I OZ Three-state output leakage current VO = VDD and VSS -10 10 A 90 mA mA 300 mA 150 mA 275 mA 138 mA 1 mA 2.4 V 4.45 V VDD = 5.5V G = 5.5V IOS 2,3 Short-circuit output current VDD = 5.5V, VO = V DD VDD = 5.5V, VO = 0V I DD(OP) 4,5 Supply current operating (both ports) @ 22.2MHz CMOS inputs (IOUT = 0) I DD(OP) 4,6 Supply current operating (single port) @ 22.2 MHz CMOS inputs (IOUT = 0) I DD(OP) 4,5 Supply current operating (both ports) @ 18.2MHz CMOS inputs (IOUT = 0) I DD(OP) 4,6 Supply current operating (single port) @ 18.2 MHz CMOS inputs (IOUT = 0) I DD (SB)4 Supply current standby VDD = 5.5V VDD = 5.5V VDD = 5.5V VDD = 5.5V CMOS inputs (IOUT = 0) CE = VDD - 0.5, VDD = 5.5V Notes: * Post-radiation performance guaranteed at 25C per MIL-STD-883 Method 1019. 1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance. 2. Supplied as a design limit but not guaranteed or tested. 3. Not more than one output may be shorted at a time for maximum duration of one second. 4. VIH = 5.5V, V IL = 0V. 5. IDD (OP) derates at 6.4mA/MHz. 6. IDD (OP) derates at 3.4mA/MHz. 6 -90 AC CHARACTERISTICS READ CYCLE 1,2 (VDD = 5.0V10%) SYMBOL PARAMETER 7C138 - 45 7C139 - 45 MIN MAX 7C138 - 55 7C139 - 55 MIN MAX tRC Read cycle time 45 55 tAA Address to data valid2 tOHA Output hold from address change tACE CE LOW to data valid2 45 55 ns tDOE OE LOW to data valid2 20 20 ns tLZOE OE LOW to low Z tHZOE OE HIGH to high Z tLZCE CE LOW to low Z tHZCE CE HIGH to high Z 45 5 ns 55 5 0 0 ns 20 0 20 ns ns 0 20 UNIT ns ns 20 ns Notes: 1 . Test conditions assume signal transition time of 5ns or less, timing reference levels of V DD /2, input pulse levels of 0.5V to VDD-0.5V, and output loading of the specified IO L/I OH and 50-pF load capacitance. 2. AC test conditions use VOH/V OL=V DD/2 + 500mV. 7 tRC Address t AA tOHA Data Out Previous Data Valid Data Valid Assumptions: 1.R/W is HIGH for read cycle 2.Device is continuously selected CE =LOW and OE=LOW Figure 3a. Read Cycle 1 CE t ACE OE t HZCE t HZOE t DOE tLZOE Data Out t LZCE Assumptions: 1. Address valid prior to or coincident with CE transition LOW 2. R/W is HIGH for read cycle Address Figure 3b. Read Cycle 2 tWC MATCH R/WR tPWE DataINR AddressL tHD tS D VALID MATCH tDDD DATAOUTL Assumptions: 1. BUSY = HIGH for the writing port 2. CE L = C ER = LOW 8 VALID t WDD Figure 3c. Read Timing with Port-to-Port Delay AC CHARACTERISTICS WRITE CYCLE 1 (VDD = 5.0V10%) SYMBOL PARAMETER 7C138 - 45 7C139 - 45 MIN MAX 7C138 - 55 7C139 - 55 MIN MAX tWC Write cycle time 45 55 ns tSCE CE LOW to write end 40 50 ns tAW Address set-up to write end 40 50 ns tHA Address hold from write end 0 0 ns tSA Address set-up to write start 0 0 ns tPWE Write pulse width 40 50 ns tSD Data set-up to write end 40 50 ns tHD Data hold from write end 0 0 ns tHZWE R/W LOW to high Z tLZWE R/W HIGH to low Z 0 0 ns tWDD Write pulse to data delay 95 105 ns tDDD Write data valid to read data valid 95 105 ns tWHWL Write disable time 5 5 ns 20 20 UNIT ns Notes: 1. For information on part-to-part delay through DPRAM cells from writing port to reading port, refer to Read Timing with Port-to-Port Delay waveform (see figure 3c). 9 tWC Address CE tSCE tAW R/ W t PWE t SA Data in OE tHA t SD t HD DATA VALID t HZOE HIGH IMPE DANCE Data out tLZOE Assumptions: 1. The internal write time of memory is defined by the overlap of CE LOW and R/W LOW. Both signals must be LOW to initiate a write, and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 2. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of tPWE or (t HZWE + tSD ) to allow the I/O drivers to turn off and data to be placed on the bus for the required t SD . If OE is HIGH during a R/W controlled write cycle (as in this example), this requirement does not apply and the write pulse can be as short as the specified tPWE . 3. R/W must be HIGH during all address transactions. Figure 4a. Write Cycle 1: OE Three-States Data I/Os (Either Port) 10 tWC Address tHA t SCE CE tAW R/ W tS A t WHWL tPWE t SD Data in t HD DATA VALID tHZWE tLZWE HIGH IMPEDANCE Data out Assumptions: 1. The internal write time of memory is defined by the overlap of C E LOW and R/ W LOW. Both signals must be LOW to initialize a write, and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 2. R/W must be HIGH during all address transactions. 3. Data I/O pins enter high impedance even if OE is held LOW during write. Figure 4b. Write Cycle 2: R/W Three-States Data I/Os (Either Port) 11 AC CHARACTERISTICS BUSY CYCLE 1 (VDD = 5.0V10%) SYMBOL PARAMETER tBLA UNIT 7C138 - 45 7C139 - 45 MIN MAX 7C138 - 55 7C139 - 55 MIN MAX BUSY LOW from address match 25 30 ns tBZA BUSY HIGH-Z from address mismatch 25 30 ns tBLC BUSY LOW from CE LOW 25 30 ns tBZC BUSY HIGH from CE HIGH 25 30 ns tPS 2,3 Port set-up for priority 5 5 ns tWB R/W LOW after BUSY LOW 0 0 ns tWH R/W HIGH after BUSY HIGH 40 50 ns tBDD BUSY HIGH to data valid 45 55 Notes: 1 . Test conditions assume signal transition time of 5ns or less, timing reference levels of V DD /2, input pulse levels of 0.5V to VDD-0.5V, and output loading of the specified IO L/I OH and 50-pF load capacitance. 2. Violation of t PS (with addresses matching) results in at least one of the two busy output signals asserting, only one port remains busy. 3. When violating tPS, the busy signal asserts on one port or the other; there is no guarantee on which port the busy signal asserts. 12 ns tWC Address R MATCH tPWE R/WR tS D Data InR tHD VALID tPS Address L MATCH tBLA tBZA BUSYL tBDD t DDD DataOUTL VALID t WDD Assumptions: 1. CE L = CE R = LOW Figure 5a. Read Timing with BUSY (M/S=HIGH) R/W BUSY tPWE tWB tWH Figure 5b. Write Timing with BUSY (M/S=LOW) 13 CE L Valid First: AddressL,R ADDRESS MATCH CEL t PS CER tBLC BUSYR t BZC CE R Valid First: AddressL,R ADDRESS MATCH CER t PS CEL BUSYL tBLC tBZC Assumptions: 1. If tPS is violated, the BUSY signal will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted. Figure 5c. BUSY Timing Diagram No. 1 (CE Arbitration) 14 Left Address Valid First: t RC or tWC Address L ADDRESS MATCH ADDRESS MISMATCH tPS AddressR t BLA BUSYR tBZA Right Address Valid First: tRC or t WC AddressR ADDRESS MATCH ADDRESS MISMATCH t PS AddressL tBLA BUSYL t BZA Assumptions: 1. If tPS is violated, the BUSY signal will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted. Figure 5d. BUSY Timing Diagram No. 2 (Address Arbitration) 15 DATA RETENTION CHARACTERISTICS (Pre-Radiation) (TC = 25C) SYMBOL PARAMETER MINIMUM MAXIMUM VDD @ 2.5V UNIT V DR VDD for data retention 2.5 -- V I DDR1 Data retention current -- 400 A tEFR 1,2 Chip deselect to data retention time 0 ns tWC or tRC ns tR1,2 Operation recovery time Notes: 1. CE equals V DR, all other inputs equal V DR or VSS. 2. Guaranteed but not tested. DATA RETENTION MODE VDR 2.5V VDD 4.5V V IN < 1.5V CMOS t EFR 4.5V tR VDR CE Figure 6. Low VDD Data Retention Waveform CMOS 460 ohms 90% V DD-0.5V V DD/2 10% 0.5V 50pF < 5ns < 5ns Input Pulses Notes: 1. 50pF including scope probe and test socket. 2. Measurement of data output occurs at the low to high or high to low transition mid-point (CMOS input = V DD/2). Figure 7. AC Test Loads and Input Waveforms 16 Notes: 1. All package finishes are per MIL-PRF-38535. 2. Letter designations are for cross-reference to MIL-STD-1835. 3. All leads increase max limit by 0.003 measured at the center of the flat, when lead finish A (solder) is applied. 4. ID mark: Configuration is optional. 5. Lettering is not subject to marking criteria. 6. Total weight is approximately 4.5 grams. Figure 8. 68-lead Flatpack 17 L K J H G F E D C B A 11 10 9 8 7 6 5 4 3 2 1 L K J H G F E D C B A 1 2 3 4 5 6 7 8 9 10 11 Notes: 1. All packages finishes are per MIL-PRF-38535. 2. True position applies at base plane (Datum C). 3. True position applies at pin tips. 4. Letter designations are for cross-reference to MIL-STD-1835. 5. Total weight is approximately 7.0 grams. Figure 9. 68-pin PGA 18 ORDERING INFORMATION UT7C138/UT7C139 Dual-Port SRAM: SMD 5962 * 96845 * * * * Lead Finish: (A) = Solder (C) = Gold (X) = Optional Case Outline: (X) = 68-pin PGA (Y) = 68-lead Flatpack Class Designator: (Q) = Class Q (V) = Class V Device Type (01) = 4Kx8, CMOS Compatible Inputs, 45ns (02) = 4Kx9, CMOS Compatible Inputs, 45ns (03) = 4Kx8, CMOS Compatible Inputs, 55ns (04) = 4Kx9, CMOS Compatible Inputs, 55ns Drawing Number: 96845 Total Dose: (H) = 1E6 rads(Si) (G) = 5E5 rads(Si) (F) = 3E5 rads(Si) (R) = 1E5 rads(Si) Federal Stock Class Designator: No options Notes: 1. Lead finish (A, C, or X) must be specified. 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. 19 UT7C138/UT7C139 Dual-Port SRAM UT **** *** - * * * * * * Total Dose: () = None Lead Finish: (A) = Solder (C) = Gold (X) = Optional Screening: (C) = Military Temperature Range flow (P) = Prototype flow Package Type: (G) = 68-lead PGA (W) = 68-lead Flatpack Access Time: (45) = 45ns access time (55) = 55ns access time Device Type Modifier: (C) = CMOS-compatible Inputs, 5.0V operation Device Type: (7C138) = 4Kx8 Dual-Port SRAM (7C139) = 4Kx9 Dual-Port SRAM Notes: 1. Lead finish (A,C, or X) must be specified. 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). 3. Military Temperature Range flow per UTMC Manufacturing Flows Document. Radiation characteristics are neither tested nor guaranteed and may not be specified. 4. Prototypes are produced to UTMC's prototype flow and are tested at 25C only. Radiation characteristics are neither tested nor guaranteed. Lead finish is GOLD only. 20 UTMC Main Office European Sales Office Boston Sales Office 4350 Centennial Blvd. Colorado Springs, CO 80907-3486 800-MIL-UTMC 800-645-8862 http://www.utmc.com 1+719-594-8166 1+719-594-8468 FAX http://www.utmc.com 40 Mall Road, Suite 203 Burlington, MA 01830 781-221-4122 Melbourne Sales Office South LA Sales Office 1901 S. Harbor City Blvd., Suite 802 Melbourne, FL 32901 407-951-4164 101 Columbia Street, Suite 130 Aliso Viejo, CA 92656 714-362-2260 UTMC Microelectronic Systems Inc. (UTMC) reserves the right to make changes to any products and services herein at any time without notice. Consult UTMC or an authorized sales representative to verify that the information in this data sheet is current before using this product. UTMC does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by UTMC; nor does the purchase, lease, or use of a product or service from UTMC convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of UTMC or of third parties. Copyright 1996 & 1997 by UTMC Microelectronic Systems Inc. DUALPORT-2-12-97 All rights reserved