CY62157EV30 MoBL(R) 8 Mbit (512K x 16) Static RAM Features Functional Description Thin small outline package (TSOP) I package configurable as 512K x 16 or 1M x 8 static RAM (SRAM) High speed: 45 ns Temperature ranges Industrial: -40C to +85C Automotive-A: -40C to +85C Automotive-E: -40C to +125C Wide voltage range: 2.20V to 3.60V Pin compatible with CY62157DV30 Ultra low standby power Typical standby current: 2 A Maximum standby current: 8 A (Industrial) Ultra low active power Typical active current: 1.8 mA at f = 1 MHz Easy memory expansion with CE1, CE2, and OE features Automatic power down when deselected Complementary Metal Oxide Semiconductor (CMOS) for optimum speed and power Available in Pb-free and non Pb-free 48-Ball very fine ball grid array (VFBGA), Pb-free 44-Pin TSOP II and 48-Pin TSOP I packages The CY62157EV30 is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life (MoBL(R)) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input or output pins (I/O0 through I/O15) are placed in a high impedance state when the device is deselected (CE1HIGH or CE2 LOW), the outputs are disabled (OE HIGH), Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is active (CE1 LOW, CE2 HIGH and WE LOW). To write to the device, take Chip Enable (CE1 LOW and CE2 HIGH) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7) is written into the location specified on the address pins (A0 through A18). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A18). To read from the device, take Chip Enable (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O8 to I/O15. See the Truth Table on page 11 for a complete description of read and write modes. For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. Logic Block Diagram 512K x 16/1M x 8 RAM Array SENSE AMPS ROW DECODER A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 DATA IN DRIVERS I/O0-I/O7 I/O8-I/O15 COLUMN DECODER BYTE BHE WE CE2 CE1 BHE A11 A12 A13 A14 A15 A16 A17 A18 Power Down Circuit OE BLE CE2 CE1 BLE Cypress Semiconductor Corporation Document #: 38-05445 Rev. *H * 198 Champion Court * San Jose, CA 95134-1709 * 408-943-2600 Revised December 20, 2010 [+] Feedback CY62157EV30 MoBL(R) Contents Pin Configuration ............................................................. 3 Product Portfolio .............................................................. 3 Maximum Ratings ............................................................. 4 Operating Range ............................................................... 4 Electrical Characteristics ................................................. 4 Capacitance ...................................................................... 5 Thermal Resistance .......................................................... 5 Data Retention Characteristics ....................................... 6 Data Retention Waveform ................................................ 6 Switching Characteristics ................................................ 7 Document #: 38-05445 Rev. *H Switching Waveforms ...................................................... 8 Truth Table ...................................................................... 11 Ordering Information ...................................................... 12 Ordering Code Definitions ......................................... 12 Package Diagrams .......................................................... 13 Document History Page ................................................. 16 Sales, Solutions, and Legal Information ...................... 17 Worldwide Sales and Design Support ....................... 17 Products .................................................................... 17 PSoC Solutions ......................................................... 17 Page 2 of 17 [+] Feedback CY62157EV30 MoBL(R) Pin Configuration Figure 1. 48-Ball VFBGA (Top View) [2] Figure 2. 44-Pin TSOP II (Top View) [3] 1 2 3 4 5 6 BLE OE A0 A1 A2 CE2 A I/O8 BHE A3 A4 CE1 I/O0 B I/O9 I/O10 A5 A6 I/O1 I/O2 C A17 A7 I/O3 VCC D NC A16 I/O4 VSS E I/O14 I/O13 A14 A15 I/O5 I/O6 F VSS I/O11 VCC I/O12 I/O15 NC A12 A13 WE I/O7 G A18 A8 A9 A10 A11 NC H A4 A3 A2 A1 A0 CE I/O0 I/O1 I/O2 I/O3 VCC VSS I/O4 I/O5 I/O6 I/O7 WE A18 A17 A16 A15 A14 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 A5 A6 A7 OE BHE BLE I/O15 I/O14 I/O13 I/O12 VSS VCC I/O11 I/O10 I/O9 I/O8 A8 A9 A10 A11 A12 A13 Figure 3. 48-Pin TSOP I (512K x 16/1M x 8) (Top View) [2, 4] A15 A14 A13 A12 A11 A10 A9 A8 NC NC WE CE2 NC BHE BLE A18 A17 A7 A6 A5 A4 A3 A2 A1 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 A16 BYTE Vss I/O15/A19 I/O7 I/O14 I/O6 I/O13 I/O5 I/O12 I/O4 Vcc I/O11 I/O3 I/O10 I/O2 I/O9 I/O1 I/O8 I/O0 OE Vss CE1 A0 Product Portfolio Power Dissipation Product CY62157EV30LL Speed (ns) VCC Range (V) Range Operating ICC, (mA) f = 1 MHz Min Typ [1] Max Industrial/ Auto-A 2.2 3.0 3.6 Auto-E 2.2 3.0 3.6 f = fmax Standby, ISB2 (A) Typ [1] Max Typ [1] Max Typ [1] Max 45 1.8 3 18 25 2 8 55 1.8 4 18 35 2 30 Notes 1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25C. 2. NC pins are not connected on the die. 3. The 44-TSOP II package has only one chip enable (CE) pin. 4. The BYTE pin in the 48-TSOP I package must be tied HIGH to use the device as a 512K x 16 SRAM. The 48-TSOP I package can also be used as a 1M x 8 SRAM by tying the BYTE signal LOW. In the 1M x 8 configuration, Pin 45 is A19, while BHE, BLE and I/O8 to I/O14 pins are not used (NC). Document #: 38-05445 Rev. *H Page 3 of 17 [+] Feedback CY62157EV30 MoBL(R) Maximum Ratings Output Current into Outputs (LOW) ............................ 20 mA Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested. Storage Temperature ................................ -65C to + 150C Ambient Temperature with Power Applied .......................................... -55C to + 125C Supply Voltage to Ground Potential ................................ -0.3V to 3.9V (VCCmax + 0.3V) Static Discharge Voltage .......................................... > 2001V (MIL-STD-883, Method 3015) Latch Up Current ................................................... > 200 mA Operating Range Ambient Temperature VCC [7] Industrial/ Auto-A -40C to +85C 2.2V to 3.6V Auto-E -40C to +125C Device Range CY62157EV30LL DC Voltage Applied to Outputs in High-Z State [5, 6] ............... -0.3V to 3.9V (VCCmax + 0.3V) DC Input Voltage [5, 6] ........... -0.3V to 3.9V (VCC max + 0.3V) Electrical Characteristics Over the Operating Range Parameter Description Test Conditions 45 ns (Ind'l/Auto-A) Min Typ [8] Max 55 ns (Auto-E) Min Typ [8] Max Unit Output HIGH voltage IOH = -0.1 mA 2.0 2.0 V IOH = -1.0 mA, VCC > 2.70V 2.4 2.4 V VOL Output LOW voltage IOL = 0.1 mA VIH Input HIGH voltage VCC = 2.2V to 2.7V 1.8 VCC + 0.3 1.8 VCC = 2.7V to 3.6V 2.2 VCC + 0.3 2.2 VCC + 0.3 V VIL Input LOW voltage VCC = 2.2V to 2.7V -0.3 0.6 -0.3 0.6 V VCC = 2.7V to 3.6V -0.3 0.8 -0.3 0.8 V IIX Input leakage current GND < VI < VCC -1 +1 -4 +4 A IOZ Output leakage current GND < VO < VCC, Output Disabled -1 +1 -4 +4 A ICC VCC operating supply current f = fmax = 1/tRC VCC = VCCmax IOUT = 0 mA f = 1 MHz CMOS levels ISB1 Automatic CE power down current -- CMOS inputs ISB2 [9] VOH 0.4 IOL = 2.1mA, VCC > 2.70V 0.4 0.4 V 0.4 V VCC + 0.3 V 18 25 18 35 1.8 3 1.8 4 mA CE1 > VCC 0.2V, CE2 < 0.2V VIN > VCC - 0.2V, VIN < 0.2V) f = fmax (Address and Data Only), f = 0 (OE, BHE, BLE and WE), VCC = 3.60V 2 8 2 30 A Automatic CE CE1 > VCC - 0.2V or CE2 < 0.2V, power down VIN > VCC - 0.2V or VIN < 0.2V, current -- CMOS f = 0, VCC = 3.60V inputs 2 8 2 30 A Notes 5. VIL(min) = -2.0V for pulse durations less than 20 ns. 6. VIH(max) = VCC + 0.75V for pulse durations less than 20 ns. 7. Full device AC operation assumes a 100 s ramp time from 0 to Vcc(min) and 200 s wait time after VCC stabilization. 8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25 C. 9. Chip enables (CE1 and CE2), byte enables (BHE and BLE) and BYTE (48 TSOP I only) need to be tied to CMOS levels to meet the ISB2 / ICCDR spec. Other inputs can be left floating. Document #: 38-05445 Rev. *H Page 4 of 17 [+] Feedback CY62157EV30 MoBL(R) Capacitance Tested initially and after any design or process changes that may affect these parameters. Parameter Description CIN Input capacitance COUT Output capacitance Test Conditions Max Unit 10 pF 10 pF TA = 25C, f = 1 MHz, VCC = VCC(typ) Thermal Resistance Tested initially and after any design or process changes that may affect these parameters. Parameter Description Test Conditions BGA TSOP I TSOP II Unit JA Thermal resistance (Junction to Ambient) Still air, soldered on a 3 x 4.5 inch, two-layer printed circuit board 72 74.88 76.88 C/W JC Thermal resistance (Junction to Case) 8.86 8.6 13.52 C/W Figure 4. AC Test Loads and Waveforms R1 VCC OUTPUT 30 pF VCC 10% GND R2 Rise Time = 1 V/ns INCLUDING JIG AND SCOPE Parameters R1 R2 RTH VTH Document #: 38-05445 Rev. *H ALL INPUT PULSES 90% 90% 10% Fall Time = 1 V/ns Equivalent to: THEVENIN EQUIVALENT RTH OUTPUT V TH 2.5V 16667 15385 8000 1.20 3.0V 1103 1554 645 1.75 Unit V Page 5 of 17 [+] Feedback CY62157EV30 MoBL(R) Data Retention Characteristics Over the Operating Range Parameter Description VDR VCC for data retention ICCDR Data retention current Conditions Min Typ [10] Max Unit 1.5 VCC= 1.5V, CE1 > VCC - 0.2V, CE2 < 0.2V, VIN > VCC - 0.2V or VIN < 0.2V Industrial/ Auto-A V 2 Auto-E tCDR [11] tR [12] Chip deselect to data retention time Operation recovery time 5 A 30 0 ns tRC ns Data Retention Waveform Figure 5. Data Retention Waveform [13] DATA RETENTION MODE VCC VCC(min) tCDR VDR > 1.5V VCC(min) tR CE1 or BHE.BLE or CE2 Notes 10. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25 C. 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device operation requires linear VCC ramp from VDR to VCC(min) > 100 s or stable at VCC(min) > 100 s. 13. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE. Document #: 38-05445 Rev. *H Page 6 of 17 [+] Feedback CY62157EV30 MoBL(R) Switching Characteristics Over the Operating Range[14, 15] Parameter Description 45 ns (Ind'l/Auto-A) Min Max 55 ns (Auto-E) Min Max Unit Read Cycle tRC Read cycle time tAA Address to data valid 45 tOHA Data hold from address change tACE CE1 LOW and CE2 HIGH to data valid 45 55 ns tDOE OE LOW to data valid 22 25 ns 20 ns LOW-Z[16] tLZOE OE LOW to tHZOE OE HIGH to High-Z[16, 17] tLZCE CE1 LOW and CE2 HIGH to Low-Z[16] 55 45 10 10 5 10 ns 10 ns tHZCE CE1 HIGH and CE2 tPU CE1 LOW and CE2 HIGH to power up tPD CE1 HIGH and CE2 LOW to power down 45 55 ns tDBE BLE/BHE LOW to data valid 45 55 ns tLZBE tHZBE BLE/BHE LOW to Low-Z[16, 18] BLE/BHE HIGH to HIGH-Z[16, 17] 18 ns ns 5 18 LOW to High-Z[16, 17] ns 55 0 20 0 5 ns 10 18 ns ns 20 ns Write Cycle[19] tWC Write cycle time tSCE CE1 LOW and CE2 HIGH to write end 35 40 ns tAW Address setup to write end 35 40 ns tHA Address hold from write end 0 0 ns tSA Address setup to write start 0 0 ns tPWE WE pulse width 35 40 ns tBW BLE/BHE LOW to write end 35 40 ns tSD Data setup to write end 25 25 ns tHD Data hold from write end 0 0 ns tHZWE tLZWE WE LOW to High-Z 45 [16, 17] [16] WE HIGH to Low-Z 55 18 10 ns 20 10 ns ns Notes 14. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of VCC(typ)/2, input pulse levels of 0 to VCC(typ), and output loading of the specified IOL/IOH as shown in the AC Test Loads and Waveforms on page 5. 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification. 16. At any temperature and voltage condition, tHZCE is less than tLZCE, tHZBE is less than tLZBE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any device. 17. tHZOE, tHZCE, tHZBE, and tHZWE transitions are measured when the outputs enter a high-impedance state. 18. If both byte enables are toggled together, this value is 10 ns. 19. The internal write time of the memory is defined by the overlap of WE, CE = VIL, BHE, BLE or both = VIL, and CE2 = VIH. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. Document #: 38-05445 Rev. *H Page 7 of 17 [+] Feedback CY62157EV30 MoBL(R) Switching Waveforms Figure 6 shows Address Transition Controlled read cycle waveforms.[20, 21] Figure 6. Read Cycle No. 1 tRC RC ADDRESS tOHA DATA OUT tAA PREVIOUS DATA VALID DATA VALID Figure 7 shows OE Controlled read cycle waveforms. [21, 22] Figure 7. Read Cycle No. 2 ADDRESS tRC CE1 tPD tHZCE CE2 tACE BHE/BLE tDBE tHZBE tLZBE OE tHZOE tDOE DATA OUT tLZOE HIGH IMPEDANCE HIGH IMPEDANCE DATA VALID tLZCE VCC SUPPLY CURRENT tPU 50% 50% ICC ISB Notes 20. The device is continuously selected. OE, CE1 = VIL, BHE, BLE, or both = VIL, and CE2 = VIH. 21. WE is HIGH for read cycle. 22. Address valid before or similar to CE1, BHE, BLE transition LOW and CE2 transition HIGH. Document #: 38-05445 Rev. *H Page 8 of 17 [+] Feedback CY62157EV30 MoBL(R) Switching Waveforms (continued) Figure 8 shows WE Controlled write cycle waveforms.[23, 24, 25] Figure 8. Write Cycle No. 1 tWC ADDRESS tSCE CE1 CE2 tAW tHA tSA WE tPWE tBW BHE/BLE OE tHD tSD DATA I/O NOTE 26 VALID DATA tHZOE Figure 9 shows CE1 or CE2 Controlled write cycle waveforms.[23, 24, 25] Figure 9. Write Cycle No. 1 tWC ADDRESS tSCE CE1 CE2 tSA tAW tHA tPWE WE tBW BHE/BLE OE DATA I/O tSD NOTE 26 tHD VALID DATA tHZOE Notes 23. The internal write time of the memory is defined by the overlap of WE, CE = VIL, BHE, BLE or both = VIL, and CE2 = VIH. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. 24. Data I/O is high impedance if OE = VIH. 25. If CE1 goes HIGH and CE2 goes LOW simultaneously with WE = VIH, the output remains in a high impedance state. 26. During this period, the I/Os are in output state. Do not apply input signals. Document #: 38-05445 Rev. *H Page 9 of 17 [+] Feedback CY62157EV30 MoBL(R) Switching Waveforms (continued) Figure 10 shows WE Controlled, OE LOW write cycle waveforms.[27] Figure 10. Write Cycle No. 3 tWC ADDRESS tSCE CE1 CE2 tBW BHE/BLE tAW tHA tSA tPWE WE tSD DATA I/O NOTE 28 tHD VALID DATA tLZWE tHZWE Figure 11 shows BHE/BLE Controlled, OE LOW write cycle waveforms.[27] Figure 11. Write Cycle No. 4 tWC ADDRESS CE1 CE2 tSCE tAW tHA tBW BHE/BLE tSA tPWE WE tSD DATA I/O NOTE 28 tHD VALID DATA Notes 27. If CE1 goes HIGH and CE2 goes LOW simultaneously with WE = VIH, the output remains in a high impedance state. 28. During this period, the I/Os are in output state. Do not apply input signals. Document #: 38-05445 Rev. *H Page 10 of 17 [+] Feedback CY62157EV30 MoBL(R) Truth Table CE1 WE OE BHE BLE [29] Mode Power X X X X [29] High-Z Deselect/power down Standby (ISB) L X X X [29] [29] X High-Z Deselect/power down Standby (ISB) X X H H High-Z Deselect/power down Standby (ISB) L H H L L L Data Out (I/O0-I/O15) Read Active (ICC) L H H L H L Data Out (I/O0-I/O7); High-Z (I/O8-I/O15) Read Active (ICC) L H H L L H High-Z (I/O0-I/O7); Data Out (I/O8-I/O15) Read Active (ICC) L H H H L H High-Z Output disabled Active (ICC) L H H H H L High-Z Output disabled Active (ICC) L H H H L L High-Z Output disabled Active (ICC) L H L X L L Data In (I/O0-I/O15) Write Active (ICC) L H L X H L Data In (I/O0-I/O7); High-Z (I/O8-I/O15) Write Active (ICC) L H L X L H High-Z (I/O0-I/O7); Data In (I/O8-I/O15) Write Active (ICC) H CE2 X X X X Inputs/Outputs Note 29. The `X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted Document #: 38-05445 Rev. *H Page 11 of 17 [+] Feedback CY62157EV30 MoBL(R) Ordering Information Speed (ns) 45 55 Package Diagram Ordering Code Package Type CY62157EV30LL-45BVI 51-85150 48-ball very fine pitch ball grid array CY62157EV30LL-45BVXI 51-85150 48-ball very fine pitch ball grid array (Pb-free) CY62157EV30LL-45ZSXI 51-85087 44-pin thin small outline package type II (Pb-free) CY62157EV30LL-45ZXI 51-85183 48-pin thin small outline package type I (Pb-free) CY62157EV30LL-45BVXA 51-85150 48-ball very fine pitch ball grid array (Pb-free) CY62157EV30LL-45ZSXA 51-85087 44-pin thin small outline package type II (Pb-free) CY62157EV30LL-45ZXA 51-85183 48-pin thin small outline package type I (Pb-free) CY62157EV30LL-55ZSXE 51-85087 44-pin thin small outline package type II (Pb-free) CY62157EV30LL-55ZXE 51-85183 48-pin thin small outline package type I (Pb-free) Operating Range Industrial Automotive-A Automotive-E Contact your local Cypress sales representative for availability of these parts. Ordering Code Definitions CY 621 5 7 E V30 LL xx xxx I/A/E Temperature Range: I = Industrial, A = Automotive-A, E = Automotive-E ZSX = 44-pin TSOP II (Pb-free), BVX = 48-ball VFBGA (Pb-free) Pinout - 1 xx = Speed Grade Low Power Voltage E = Process Technology 90 nm Buswidth = x 6 Density = 4-Mbit Family Code: MoBL SRAM family Company ID: CY = Cypress Document #: 38-05445 Rev. *H Page 12 of 17 [+] Feedback CY62157EV30 MoBL(R) Package Diagrams Figure 12. 48-Pin VFBGA (6 x 8 x 1 mm), 51-85150 51-85150-*E Document #: 38-05445 Rev. *H Page 13 of 17 [+] Feedback CY62157EV30 MoBL(R) Package Diagrams (continued) Figure 13. 44-Pin TSOP II, 51-85087 PIN 1 I.D. 11.938 (0.470) 11.735 (0.462) 10.262 (0.404) 10.058 (0.396) 1 22 Z Z Z Z X Z AA 44 23 BOTTOM VIEW TOP VIEW 0.800 BSC (0.0315) 0.400(0.016) 0.300 (0.012) EJECTOR MARK (OPTIONAL) CAN BE LOCATED ANYWHERE IN THE BOTTOM PKG BASE PLANE 10.262 (0.404) 10.058 (0.396) 0.10 (.004) 18.517 (0.729) 18.313 (0.721) 0.150 (0.0059) 0.050 (0.0020) 1.194 (0.047) 0.991 (0.039) DIMENSION IN MM (INCH) MAX MIN. Document #: 38-05445 Rev. *H 0.210 (0.0083) 0.120 (0.0047) 0-5 SEATING PLANE 0.597 (0.0235) 0.406 (0.0160) 51-85087-*C Page 14 of 17 [+] Feedback CY62157EV30 MoBL(R) Package Diagrams (continued) Figure 14. 48-Pin TSOP I (12 mm x 18.4 mm x 1.0 mm), 51-85183 51-85183-*B Document #: 38-05445 Rev. *H Page 15 of 17 [+] Feedback CY62157EV30 MoBL(R) Document History Page Document Title: CY62157EV30 MoBL(R), 8 Mbit (512K x 16) Static RAM Document Number: 38-05445 Rev. ECN No. Orig. of Change Submission Date Description of Change ** 202940 AJU See ECN New Data Sheet *A 291272 SYT See ECN Converted from Advance Information to Preliminary Removed 48-TSOP I Package and the associated footnote Added footnote stating 44 TSOP II Package has only one CE on Page # 2 Changed VCC stabilization time in footnote #7 from 100 s to 200 s Changed ICCDR from 4 to 4.5 A Changed tOHA from 6 to 10 ns for both 35 and 45 ns Speed Bins Changed tDOE from 15 to 18 ns for 35 ns Speed Bin Changed tHZOE, tHZBE and tHZWE from 12 and 15 ns to 15 and 18 ns for 35 and 45 ns Speed Bins respectively Changed tHZCE from 12 and 15 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Changed tSCE, tAW and tBW from 25 and 40 ns to 30 and 35 ns for 35 and 45 ns Speed Bins respectively Changed tSD from 15 and 20 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Added Lead-Free Package Information *B 444306 NXR See ECN Converted from Preliminary to Final. Changed ball E3 from DNU to NC Removed redundant footnote on DNU. Removed 35 ns speed bin Removed "L" bin Added 48 pin TSOP I package Added Automotive product information. Changed the ICC Typ value from 16 mA to 18 mA and ICC Max value from 28 mA to 25 mA for test condition f = fax = 1/tRC. Changed the ICC Max value from 2.3 mA to 3 mA for test condition f = 1MHz. Changed the ISB1 and ISB2 Max value from 4.5 A to 8 A and Typ value from 0.9 A to 2 A respectively. Modified ISB1 test condition to include BHE, BLE Updated Thermal Resistance table. Changed Test Load Capacitance from 50 pF to 30 pF. Added Typ value for ICCDR . Changed the ICCDR Max value from 4.5 A to 5 A Corrected tR in Data Retention Characteristics from 100 s to tRC ns. Changed tLZOE from 3 to 5 Changed tLZCE from 6 to 10 Changed tHZCE from 22 to 18 Changed tLZBE from 6 to 5 Changed tPWE from 30 to 35 Changed tSD from 22 to 25 Changed tLZWE from 6 to 10 Added footnote #15 Updated the ordering Information and replaced the Package Name column with Package Diagram. *C 467052 NXR See ECN Modified Data sheet to include x8 configurability. Updated the Ordering Information table *D 925501 VKN See ECN Removed Automotive-E information Added Preliminary Automotive-A information Added footnote #10 related to ISB2 and ICCDR Added footnote #15 related AC timing parameters *E 1045801 VKN See ECN Converted Automotive-A specs from preliminary to final Updated footnote #9 Document #: 38-05445 Rev. *H Page 16 of 17 [+] Feedback CY62157EV30 MoBL(R) Document Title: CY62157EV30 MoBL(R), 8 Mbit (512K x 16) Static RAM Document Number: 38-05445 Rev. ECN No. Orig. of Change Submission Date *F 2724889 NXR/AESA 06/26/09 *G 2927528 VKN *H 3110053 12/14/2010 Description of Change Added Automotive-E information Included -45ZXA/-55ZSXE/-55ZXE parts in the Ordering Information table 05/04/2010 Renamed "DNU" pins as "NC" for 48 TSOP I package Added footnote #24 related to chip enable Updated Package Diagrams Added Contents Updated links in Sales, Solutions, and Legal Information PRAS Changed Table Footnotes to Footnotes. Added Ordering Code Definitions. Sales, Solutions, and Legal Information Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. Products Automotive Clocks & Buffers Interface Lighting & Power Control PSoC Solutions cypress.com/go/automotive cypress.com/go/clocks psoc.cypress.com/solutions cypress.com/go/interface PSoC 1 | PSoC 3 | PSoC 5 cypress.com/go/powerpsoc cypress.com/go/plc Memory Optical & Image Sensing PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless (c) Cypress Semiconductor Corporation, 2004-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05445 Rev. *H Revised December 20, 2010 Page 17 of 17 MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. [+] Feedback