## 32K (4K x 8) NMOS UV EPROM - FAST ACCESS TIME: 200 ns. - 0 TO + 70 °C STANDARD TEMPERATURE RANGE. - 40 TO + 85 °C EXTENDED TEMPERATURE RANGE. - SINGLE + 5V POWER SUPPLY. - LOW STANDBY CURRENT (35mA MAX). - INPUTS AND OUTPUTS TTL COMPATIBLE DURING READ AND PROGRAM. - COMPLETELY STATIC. - 21V PROGRAMMING VOLTAGE. # 1 FDIP-24 (Ordering information at the end of the datasheet) Figure 1 : Pin Connection ### Vcc Α7 $\Box$ 23 Α6 **8**A 22 **A5** Δ9 4 21 A11 OE/Vpp 5 20 19 A10 6 18 Δ1 ᆸ CE 17 07 ΑO ᆸ Ь 9 16 ۸ß nn 01 **d** 10 15 05 14 02 04 GND 13 03 vR000654 ### DESCRIPTION The M2732A is a 32,768-bits ultraviolet erasable and electrically programmable read-only memory (EPROM). It is organized as 4,096 words by 8 bits. The M2732A with its single + 5V power supply and with an access time of 200 ns, is ideal for use with the high performance + 5V microprocessors such as the Z8\*, Z80\* and Z8000\*. The M2732A is available in a 24-lead dual in-line ceramic package glass lens (Frit-Seal). ### **PIN FUNCTIONS** | A0-A11 | ADDRESS INPUT | |--------|---------------------| | CE | CHIP ENABLE INPUT | | ŌĒ | OUTPUT ENABLE INPUT | | 00-07 | DATA INPUT/OUTPUT | Figure 2 : Block Diagram ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameters | Values | Units | |------------------|---------------------------------------------------------|--------------------------|----------| | Vı | All input or Output voltages with respect to ground | +6 to -0.6 | ٧ | | V <sub>PP</sub> | Supply voltage with respect to ground | +22 to -0.6 | ٧ | | Тамв | Ambient temperature under bias F1/-2F1/-3F1/-4F1 F6/4F6 | -10 to +80<br>-50 to +95 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +125 | °C | NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. ### **OPERATING MODES** | | | PINS | | | | | | | |-----------------|-----------------|-------------------------|-------------------------|-------------------------|--|--|--|--| | MODE | CE<br>(18) | OE/V <sub>PP</sub> (20) | V <sub>CC</sub><br>(24) | OUPUTS<br>(9-11, 13-17) | | | | | | READ | V <sub>IL</sub> | VIL | + 5 | D <sub>OUT</sub> | | | | | | STANDBY | V <sub>IH</sub> | Dont't Care | + 5 | HIGH Z | | | | | | PROGRAM | V <sub>IL</sub> | V <sub>PP</sub> | + 5 | DiN | | | | | | PROGRAM VERIFY | V <sub>IL</sub> | V <sub>IL</sub> | + 5 | D <sub>OUT</sub> | | | | | | PROGRAM INHIBIT | V <sub>IH</sub> | V <sub>PP</sub> | + 5 | HIGH Z | | | | | ### **READ OPERATION** ### DC AND AC CONDITIONS | SELECTION CODE | F1 | F6 | |------------------------------------------------------------|-------------------|------------------------| | Operating Temperature Range | 0 to 70°C | -40 to 85°C | | SELECTION CODE (Example for 0°C to 70°C Oper. Temp. Range) | 2F1, F1, 3F1, 4F1 | 20F1, 25F1, 30F1, 45F1 | | V <sub>CC</sub> Power Supply (1) | 5V ± 5% | 5V ± 10% | ### DC AND OPERATING CHARACTERISTICS | Cumbal | Parameter | Test Condition | | | Unit | | |----------------------|---------------------------------|-------------------------------------------|------|--------------------|---------------------|-------| | Symbol | rarameter | rest Condition | Min | Typ <sup>(3)</sup> | Max | Oilit | | ILI | Input Leakage Current | V <sub>IN</sub> = 5.5V | | | 10 | μА | | llo | Output Leakage Current | V <sub>OUT</sub> = 5.5V | | | 10 | μА | | Icc1 (2) | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> OE = V <sub>IL</sub> | | | 35 | mA | | I <sub>CC2</sub> (3) | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | 70 | 125 | mA | | V <sub>IL</sub> | Input low voltage | | -0.1 | | +0.8 | V | | V <sub>iH</sub> | Input high voltage | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL</sub> | Output Low voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | ٧ | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | ### **AC CHARACTERISTICS** | Symbol | Parameter | Test<br>Condition | | 2A-2<br>2A-20 | | 32A<br>A-25 | | 2A-3<br>A-30 | | 2A-4<br>A-45 | Unit | |--------------------------------|---------------------------------------------------------------------|-----------------------|-----|---------------|-----|-------------|-----|--------------|-----|--------------|------| | - | | Condition | Min | Max | Min | Max | Min | Max | Min | Max | | | tacc | Address to Output<br>Delay | CE=OE=V <sub>IL</sub> | | 200 | | 250 | | 300 | | 450 | ns | | tce | CE to Output delay | OE=V <sub>IL</sub> | | 200 | | 250 | | 300 | | 450 | ns | | toE | OE to Output Delay | CE=V <sub>IL</sub> | | 100 | | 100 | | 150 | | 150 | ns | | t <sub>DF</sub> <sup>(4)</sup> | OE High to Output float | CE=V <sub>IL</sub> | 0 | 60 | 0 | 60 | 0 | 130 | 0 | 130 | ns | | t <sub>ОН</sub> | Output hold from<br>address, CE or OE<br>whichever occured<br>first | CE=OE=V <sub>IL</sub> | 0 | | 0 | | . 0 | | 0 | | ns | ### CAPACITANCE(4) $(T_{AMB} = 25^{\circ}C, f = 1 MHz)$ | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------|---------------------------------------------|-----------------------|-----|-----|-----|------| | C <sub>IN1</sub> | Input Capacitance except OE/V <sub>PP</sub> | V <sub>IN</sub> = 0V | | 4 | 6 | pF | | C <sub>IN2</sub> | OE/V <sub>PP</sub> Input Capacitance | V <sub>IN</sub> = 0V | | | 20 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | 12 | pF | NOTES: 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - VPP may be connected directly to Vcc except during programming. The supply current would then be the sum of lcc and lPP1. - 3. Typical values are for T<sub>AMB</sub> = 25°C and nominal supply voltages. - 4. This parameter is only sampled and not 100 % tested. # READ OPERATION (Continued) AC TEST CONDITIONS Input Rise and Fall Times ≤ 20 ns Timing Measurement Reference Levels : Input Pulse Levels : 0.45 to 2.4V Inputs: 0.8 and 2V - Outputs: 0.8 and 2V Figure 3: AC Waveforms NOTES: 1. OE may be delayed up to tACC - tOE after the falling edge CE without impact on tACC. t<sub>DF</sub> is specified from OE or CE whichever occurs first. ### READ MODE The M2732A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable $(\overline{CE})$ is the power control and should be used for device selection. Output Enable $(\overline{OE})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{\overline{CE}}$ ). Data is available at the outputs after the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and the addresses have been stable for at least $t_{ACC}$ - $t_{OE}$ . ### STANDBY MODE The M2732A has a standby mode which reduces the active power current by 70 %, from 125 mA to 35 mA. The M2732A is placed in the standby mode by applying a TTL high signal to $\overline{\text{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. ### TWO LINE OUTPUT CONTROL Because M2732A's are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - a) the lowest possible memory power dissipation, - b) complete assurance that output bus contention will not occur. To most efficiently use these two control lines, it is recommended that $\overline{\text{CE}}$ be decoded and used as the primary device selecting function, while $\overline{\text{OE}}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. PROGRAMMING OPERATION (Tamb = $25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ , $V_{\text{CC}}^{(2)} = 5 \text{ V} \pm 5 \text{ \%}$ , $V_{\text{PP}}^{(2, 3)} = 21 \text{ V} \pm 0.5 \text{ V}$ ) ### DC AND OPERATING CHARACTERISTICS | Symbol | Parameter | Test Condition | | Unit | | | |------------------|-----------------------------------------|------------------------------------------------------|------|------|--------------------|------| | Зуппьог | raiailielei | (see note 1) | Min | Тур | Max | Oill | | lu | Input Current (All Inputs) | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | 10 | μΑ | | VIL | Input Low Level | | -0.1 | | 0.8 | V | | V <sub>IH</sub> | Input High Level | | 2.0 | | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage During<br>Verify | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage During<br>Verify | Іон = -400μΑ | 2.4 | | | V | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Verify) | | | 70 | 125 | mA | | Ірр | V <sub>PP</sub> Supply Current | $\overline{CE} = V_{IL}, \overline{OE} = V_{PP}$ | | | 30 | mA | ### **AC CHARACTERISTICS** | Symbol | Parameter | Test Condition | | Values | Unit | | |------------------|------------------------------------------|---------------------------------------------|-----|--------|------|------| | Зушьог | Parameter | (see note 1) | Min | Тур | Max | Unit | | tas | Address Setup Time | | 2 | | | μs | | toes | OE Setup Time | | 2 | | | μs | | t <sub>DS</sub> | Data Setup Time | | 2 | | | μs | | tah | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | | μs | | t <sub>DF</sub> | Chip Enable to Output Float<br>Delay | | 0 | | 130 | ns | | t <sub>DV</sub> | Data valid from CE | CE = V <sub>IL</sub> , OE = V <sub>IL</sub> | | | 1 | μs | | t <sub>PW</sub> | CE Pulse Width During<br>Programming | | 45 | 50 | 55 | ms | | t <sub>PRT</sub> | CE Pulse rise time During<br>Programming | | 50 | | | ns | | t <sub>VR</sub> | V <sub>PP</sub> recovery time | | 2 | | | μs | NOTES: 1. Product is guaranteed only if programmed within described specifications. <sup>2.</sup> V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously with or after V<sub>PP</sub>. The M2732A must not be inserted into or removed from a board with VPP at 21 ± 0.5V. Otherwise damage may occur to the device. <sup>3.</sup> The maximum allowable voltage which may be applied to the VPP pin during programming is +22V. Care must be taken when switching the VPP supply to prevent overshoot exceeding this 22V maximum specification. Figure 4: Programming Waveforms NOTES: 1. All times shown in ( ) are minimum and in µsec unless otherwise specified. 2. The input timing reference level is 0.8V for a V<sub>IL</sub> and 2V for a V<sub>IH</sub>. 3. toE and toPF are characteristics of the device but must be accommodated by the programmer. ### **PROGRAMMING** Caution: Exceeding 22V on pin (VPP) will damage the M2732A. When delivered, and after each erasure, all bits of the M2732A are in the "1" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The M2732A is in the programming mode when the $\overline{\text{OE}}/\text{V}_{\text{PP}}$ input is at 21V. A 0.1 $\mu$ F capacitor must be placed across $\overline{\text{OE}}/\text{V}_{\text{PP}}$ and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied, 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, a 50 msec, active low, TTL program pulse is applied to the $\overline{CE}$ input. A program pulse must be applied at each address location to be programmed. Any location can be programmed at any time - either individually, sequentially, or at random. The pro- gram pulse has a maximum width of 55 msec. The 2732A must not be programmed with a DC signal applied to the $\overline{CE}$ input. Programming of multiple 2732As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled M2732As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{CE}$ input programs the paralleled 2732As. ### PROGRAM INHIBIT Programming of multiple 2732As in parallel with different data is also easily accomplished. Except for $\overline{\text{CE}}$ , all like inputs (including $\overline{\text{OE}/\text{VpP}}$ ) of the parallel 2732As may be common. A TTL level program pulse applied to a 2732A's $\overline{\text{CE}}$ input with $\overline{\text{OE}/\text{VpP}}$ at 21V will program that 2732A. A high level $\overline{\text{CE}}$ input inhibits the other 2732As from being programmed. ### PROGRAM VERIFY A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is curried out with $\overline{OE}/V_{PP}$ and $\overline{CE}$ at $V_{IL}$ . ### **ERASURE OPERATION** The erasure characteristics of the M2732A are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M2732A in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to the direct sunlight. If the M2732A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M2732A window to prevent unintentional erasure. The recommended erasure procedure for the M2732A is exposure to shortwave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu$ W/cm² power rating. The M2732A should be placed within 2.5 cm of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. ### ORDERING INFORMATION | Part Number | Access Time | Supply Voltage | Temp. Range | Package | |-------------|-------------|----------------|----------------|----------| | M2732A-2F1 | 200 ns | 5 V ± 5% | 0 to + 70°C | FDIP24-W | | M2732AF1 | 250 ns | 5 V ± 5% | 0 to + 70°C | FDIP24-W | | M2732A-3F1 | 300 ns | 5 V ± 5% | 0 to + 70°C | FDIP24-W | | M2732A-4F1 | 450 ns | 5 V ± 5% | 0 to + 70°C | FDIP24-W | | M2732A-20F1 | 200 ns | 5 V ± 10% | 0 to + 70°C | FDIP24-W | | M2732A-25F1 | 250 ns | 5 V ± 10% | 0 to + 70°C | FDIP24-W | | M2732A-30F1 | 300 ns | 5 V ± 10% | 0 to + 70°C | FDIP24-W | | M2732A-45F1 | 450 ns | 5 V ± 10% | 0 to + 70°C | FDIP24-W | | M2732AF6 | 250 ns | 5 V ± 5% | -40 to + 8 5°C | FDIP24-W | | M2732A-4F1 | 450 ns | 5 V ± 5 % | -40 to + 85°C | FDIP24-W | ### PACKAGE MECHANICAL DATA Figure 5: 24-PIN CERAMIC DIP BULL'S EYE