82573 Family of GbE Controllers Datasheet Product Features PCIe* MAC -- -- -- -- x1 PCIe* interface on ICH7 or MCH devices Peak bandwidth: 2 Gb/s per direction Power management High bandwidth density per pin -- Optimized transmit and receive queues -- IEEE 802.3x compliant flow control with software controlled pause times and threshold values -- Caches up to 64 packet descriptors per queue -- Programmable host memory receive buffers (256 bytes to 16 KB) and cache line size (16 bytes to 256 bytes) -- 32 KB configurable transmit and receive FIFO buffer -- Mechanism available for reducing interrupts generated by transmit and receive operation -- Descriptor ring management hardware for transmit and receive -- Optimized descriptor fetching and write-back mechanisms -- Wide, pipelined internal data path architecture Manageability Additional Technology PHY -- Integrated PHY for 10/100/1000 Mb/s full and half duplex operation -- IEEE 802.3ab auto negotiation support -- IEEE 802.3ab PHY compliance and compatibility -- DSP architecture implements digital adaptive equalization, echo cancellation, and cross-talk cancellation Host Offloading -- Intel(R) Active Management Technology (Intel(R) AMT) support (82573E only) -- Alerting Standards Format 2.0 and advanced pass through support (82573E/V only) -- Boot ROM Preboot eXecution Environment (PXE) Flash interface support -- Compliance with PCI Power Management 1.1 and Advanced Configuration and Power Interface (ACPI) 2.0 register set compliant -- Wake on LAN support -- Three activity and link indication outputs that directly drive LEDs -- Programmable LEDs -- Internal PLL for clock generation that can use a 25 MHz crystal -- Power saving feature for the 82573L. During the L1 and L2 link states, the 82573L asserts the Clock Request signal (CLKREQ#) to indicate that its PCIe* reference clock can be gated -- On-chip power control circuitry -- Loopback capabilities -- JTAG (IEEE 1149.1) Test Access Port (TAP) built in silicon -- Lead-free 196-pin Thin and Fine Pitch Ball Grid Array (TF-BGA) package -- Operating temperature: 0 C to 70 C (with external regulators) -- Operating temperature: 0 to 55 C (with ondie 2.5V regulator) -- Storage temperature -40 C to 125 C -- Transmit and receive IP, TCP and UDP checksum off-loading capabilities -- Transmit TCP segmentation, IPv6 offloading, and advanced packet filtering -- IEEE 802.1q VLAN support with VLAN tag insertion, stripping and packet filtering for up to 4096 VLAN tags -- Descriptor ring management hardware for transmit and receive Order Number: 315514-002 Revision 2.5 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL(R) PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications. Legal Lines and Disclaimers Intel may make changes to specifications and product descriptions at any time, without notice. Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. IMPORTANT - PLEASE READ BEFORE INSTALLING OR USING INTEL(R) PRE-RELEASE PRODUCTS. Please review the terms at http://www.intel.com/netcomms/prerelease_terms.htm carefully before using any Intel(R) pre-release product, including any evaluation, development or reference hardware and/or software product (collectively, "Pre-Release Product"). By using the Pre-Release Product, you indicate your acceptance of these terms, which constitute the agreement (the "Agreement") between you and Intel Corporation ("Intel"). In the event that you do not agree with any of these terms and conditions, do not use or install the Pre-Release Product and promptly return it unused to Intel. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor_number for details. This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information. The 82573 GbE Controllers may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Hyper-Threading Technology requires a computer system with an Intel(R) Pentium(R) 4 processor supporting HT Technology and a HT Technology enabled chipset, BIOS and operating system. Performance will vary depending on the specific hardware and software you use. See http://www.intel.com/ products/ht/Hyperthreading_more.htm for additional information. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Intel and Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. *Other names and brands may be claimed as the property of others. Copyright (c) 2007, Intel Corporation. All Rights Reserved. 2 Datasheet--82573 Contents 1.0 Introduction .............................................................................................................. 7 1.1 Document Scope ................................................................................................. 8 1.2 Reference Documents .......................................................................................... 8 1.3 82573 Architecture ............................................................................................. 9 1.4 Product Codes for the 82573............................................................................... 10 2.0 Signal Descriptions.................................................................................................. 10 2.1 Signal Type Definitions....................................................................................... 10 2.2 PCIe* Data Signals ............................................................................................ 11 2.3 PCIe* Miscellaneous Signals ............................................................................... 11 2.4 Non-Volatile Memory Interface Signals ................................................................. 12 2.5 Miscellaneous Signals ........................................................................................ 12 2.5.1 Reset and Power-down Signals................................................................. 12 2.5.2 System Management Bus (SMBus) Signals................................................. 13 2.5.3 LED Signals ........................................................................................... 13 2.5.4 Other Signals......................................................................................... 13 2.6 PHY Analog and Crystal Signals ........................................................................... 14 2.7 Test Signals...................................................................................................... 15 2.7.1 MAC Test Signals.................................................................................... 15 2.7.2 PHY Test Signals .................................................................................... 15 2.7.3 Other Test Signals .................................................................................. 15 2.8 Power Signals ................................................................................................... 16 2.8.1 Power Support Signals ............................................................................ 16 2.8.2 Digital and Analog Power Supply Signals ................................................... 16 2.9 Grounds and No Connects .................................................................................. 16 3.0 Voltage, Temperature, and Timing Specifications .................................................... 17 3.1 Absolute Maximum Ratings ................................................................................. 17 3.2 Recommended Operating Conditions .................................................................... 17 3.3 Power Supply Connections .................................................................................. 17 3.3.1 External LVR Power Delivery .................................................................... 18 3.3.2 Power Sequencing with External Regulators ............................................... 19 3.3.3 Internally Generated Power Delivery ......................................................... 20 3.3.4 Internal LVR Power Sequencing ................................................................ 21 3.4 DC and AC Specifications.................................................................................... 25 3.5 External Interfaces ............................................................................................ 28 3.5.1 Crystal.................................................................................................. 28 3.5.2 External Clock Oscillator ......................................................................... 28 3.5.3 Non-Volatile Memory (NVM) Interface: EEPROM ......................................... 29 4.0 Package and Pinout Information ............................................................................. 30 4.1 Package Information.......................................................................................... 30 4.2 Thermal Specifications ....................................................................................... 32 4.3 Pinout Information ............................................................................................ 33 4.3.1 PCIe Bus Interface Signals....................................................................... 33 4.3.2 Non-Volatile Memory Interface Signals ...................................................... 34 4.3.3 Miscellaneous Signals ............................................................................. 34 4.3.4 PHY Signals ........................................................................................... 35 4.3.5 Test Signals........................................................................................... 35 4.3.6 Power Supply Signals.............................................................................. 36 4.4 Visual Pin Assignments....................................................................................... 38 3 82573--Datasheet Figures 1 2 3 4 5 6 7 8 9 4 82573 Block Diagram................................................................................................. 9 Minimum Requirements for Power Supply Sequencing ...................................................20 Power Supply Sequencing..........................................................................................21 82573 2.5V and 1.2V LVR Schematic ..........................................................................25 External Clock Oscillator Connectivity to the 82573 .......................................................29 82573 Controller TF-BGA Package Ball Pad Dimensions..................................................30 82573 Mechanical Specifications .................................................................................31 82573E and 82573V Gigabit Ethernet Controller Pinout..................................................38 82573L Gigabit Ethernet Controller Pinout....................................................................39 Datasheet--82573 Tables 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 Absolute Maximum Ratings ....................................................................................... 17 Recommended Operating Conditions........................................................................... 17 3.3V External Supply Voltage Ramp and Sequencing Recommendations .......................... 18 2.5V External Supply Voltage Ramp and Sequencing Recommendations .......................... 18 1.2V External Supply Voltage Ramp and Sequencing Recommendations .......................... 19 3.3V Internal Power Supply Parameters ...................................................................... 20 82573 Bill of Materials (BOM) of Components for Internal Regulator................................ 22 2.5V Internal LVR Specification .................................................................................. 22 1.2V Internal LVR Specification .................................................................................. 23 PNP Specification ..................................................................................................... 23 82573E and 82573V Maximum Measured External Power Characteristics ......................... 25 82573E and 82573V Typical Measured External Power Characteristics ............................. 26 82573E and 82573V 2.5V Internal Power Regulator Numbers......................................... 26 82573L Maximum Measured Power Characteristics ....................................................... 27 82573L Measured Power Characteristics ...................................................................... 27 DC Specifications ..................................................................................................... 27 LED DC Specifications............................................................................................... 28 Crystal Specifications................................................................................................ 28 Specification for External Clock Oscillator .................................................................... 29 NVM Interface Timing Specifications for EEPROM .......................................................... 29 Thermal Resistance Values ........................................................................................ 33 PCIe Data Signals .................................................................................................... 33 PCI Express Miscellaneous Signals .............................................................................. 34 Non-Volatile Memory Interface Signals........................................................................ 34 Reset and Power-down Signals .................................................................................. 34 SMBus Signals ......................................................................................................... 34 LED Signals............................................................................................................. 34 Other Signals .......................................................................................................... 34 Analog and Crystal Signals ........................................................................................ 35 82573E/V MAC Test Signals....................................................................................... 35 82573L MAC Test Signals .......................................................................................... 35 PHY Test Interface Signals ........................................................................................ 35 82573E/V Other Test Signals ..................................................................................... 36 Power Support Signals .............................................................................................. 36 Power Signals.......................................................................................................... 36 Ground Signals ........................................................................................................ 37 82573E/V No Connect Signals.................................................................................... 37 82573L No Connect Signals ....................................................................................... 37 5 82573--Datasheet Revision History Date Revision Description 2.5 Updated the PHY_REF signal description in Section 2.6. Oct 2006 2.4 Added document order number. Corrected the AUX_PWR pin (C6) description for the 82573E/V. Updated Table 18 "Crystal Specifications". Updated the visual pin assignments for the 82573L. Major edit all sections. August 2006 2.3 Chapter 1, Introduction, corrected note. 3.5.1, Removed line item 3.5.2, Corrected title Heading Jan 2007 June 2006 2.2 Revised Section 3.3, 'PCIe Miscellaneous Signals", updated Intel logo. Feb 2006 2.1 Added Section 5.2, 'Thermal Specifications"." Sept 2005 2.0 Integrated 82573L information into this document. June 2005 1.5 Initial public release. 6 Datasheet--82573 1.0 Introduction Note: Unless specifically noted, 82573 refers to the Intel(R) 82573E, 82573V and 82573L GbE controllers. 82573 GbE controllers are single, compact components with integrated Gigabit Ethernet Media Access Control (MAC) and Physical Layer (PHY) functions. These devices use PCIe* architecture (Revision 1.0a). For desktop, workstation, and value server network designs with critical space constraints, the 82573 enables a GbE implementation in a very small area. The 82573 provides a standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, and 802.3ab, respectively). In addition to managing MAC and PHY Ethernet layer functions, the 82573 manages PCIe* packet traffic across its transaction, link, and physical and logical layers. The 82573E contains a dedicated microcontroller for manageability with an on-board Intel(R) Active Management Technology (Intel(R) AMT) enabling network. This enables manageability implementations required by information technology personnel for outof-band management, remote troubleshooting and recovery, asset management, and non-volatile storage. Intel(R) AMT is the first step towards a complete Intel(R) CrossPlatform Manageability Program (Intel(R) CPMP), which is a business and technology initiative to deliver consistent management capabilities, protocols, and interfaces across all Intel platforms. The 82573E and 82573V GbE controllers have an integrated System Management Bus (SMBus) port enabling industry standards, such as the Alert Standard Forum (ASF) 2.0. With SMBus, management packets can be routed to or from a management processor. In addition, integrated ASF 2.0 circuitry provides alerting and capabilities with standardized interfaces. The 82573 with PCIe* architecture is designed for high performance and low memory latency. The device is optimized to connect to a system I/O Control Hub (ICH7) using one PCIe* lane. Alternatively, the 82573 is able to connect to a Memory Control Hub (MCH) device with a PCIe* interface. Wide internal data paths eliminate performance bottlenecks by efficiently handling large address and data words. The 82573 efficiently handles packets with minimum latency by combining a parallel and pipelined logic architecture optimized for GbE and independent transmit and receive queues. The 82573 also includes advanced interrupt handling features and uses efficient ring buffer descriptor data structures, with up to 64 packet descriptors per queue cached on chip. A 32-KB on-chip packet buffer maintains superior performance. In addition, using hardware acceleration, the 82573 offloads tasks from the host (for example, TCP/UDP/IP checksum calculations and TCP segmentation). The 82573L features low power management. During the L1 and L2 link states, the 82573L asserts the Clock Request signal (CLKREQ#) to indicate that its PCIe* reference clock can be gated. The 82573 is packaged in a 15 mm X 15 mm, 196-Ball Grid Array (BGA). 7 82573--Datasheet 1.1 Document Scope This document contains targeted datasheet specifications for the 82573 GbE controller, including signal descriptions, DC and AC parameters, packaging data, and pinout information. 1.2 Reference Documents This application assumes that the designer is acquainted with high-speed design and board layout techniques. The following documents provide additional information: * IEEE Standard 802.3, 2000 Edition. Institute of Electrical and Electronics Engineers (IEEE). * PCI Express Base Specification, Revision 1.0a. PCI Special Interest Group. * PCI Express Card Electromechanical Specification, Revision 1.0a. PCI Special Interest Group. * PCI Bus Power Management Interface Specification, Revision 1.1. PCI Special Interest Group. * Intel Ethernet Controller Timing Device Selection Guide. Intel Corporation. * 82573 NVM Map and Programming Information Guide. Intel Corporation. * 82573/82562 Dual Footprint Design Guide. Intel Corporation. * PCIe* Family of Gigabit Ethernet Controllers Software Developer's Manual. Intel Corporation. * 82573 Family GbE Controllers Specification Update. Intel Corporation. 8 Datasheet--82573 1.3 82573 Architecture Figure 1. 82573 Block Diagram PCIe* Core Slave Access Logic NVM DMA Function Descriptor Management 32 KB Packet RAM Control Status Logic Transmit Switch Manageability (82573E/ 82573V VLA only) N Receive Filters Statistics MAC PHY Note: The 82573L does not support manageability. 9 82573--Datasheet 1.4 Product Codes for the 82573 Device 82573E Top Marking RC82573E Leaded/ Unleaded Product Features Leaded 82573E with Intel(R) AMT includes: * Intel(R) AMT * ASF 2.0 * Advanced Pass Through (APT) 82573E PC82573E Lead Free 82573E with Intel(R) AMT includes: * Intel(R) AMT * ASF 2.0 * APT 82573V RC82573V Leaded 82573V Baseline includes: * ASF 2.0 * APT 82573V PC82573V Lead Free 82573V Baseline includes: * ASF 2.0 * APT 82573L RC82573L Leaded 82573L: * Low-power * No management 82573L PC82573L Lead Free 82573L: * Low-power * No management 2.0 Signal Descriptions 2.1 Signal Type Definitions The signals of the 82573 are electrically defined as follows: Name 10 Definition I Input Standard input only digital signal. O Output Standard output only digital signal. I/O I/O Standard I/O digital signal. TS Tri-state Bi-directional three-state digital input/output signal. OD Open Drain Wired-OR with other agents. The signaling agent asserts the open drain signal, but the signal is returned to the inactive state by a weak pull-up resistor. The pull-up resistor might require two or three clock periods to fully restore the signal to the de-asserted state. A Analog PCIe, SerDes, or PHY analog signal. P Power Power connection, voltage reference, or other reference connection. Datasheet--82573 Name 2.2 Definition B Input Bias PU Pull Up This signal requires a pull-up resistor. PD Pull Down This signal requires a pull-down resistor. PCIe* Data Signals Signal 2.3 Type Name and Function PE_CLKn PE_CLKp A(In) PCIe Differential Reference Clock The reference clock is furnished by the system and has a 300 ppm frequency tolerance. It is used as reference clock for PCIe transmit and receive circuitry and is used by the PCIe core PLL to generate 125 MHz and 250 MHz clocks for the PCIe* core logic. PE_T0n PE_T0p A(0ut) PCIe* Serial Data Output These signals connect to corresponding PERn and PERp signals on a system motherboard or a PCIe* connector. Series AC coupling capacitors are required at the 82573 device end. The PCIe* differential outputs are clocked at 2.5 Gb/s. PE_R0n PE_R0p A(In) PCIe Serial Data Input These signals connect to corresponding PETn and PETp signals on a system motherboard or a PCIe* connector. The PCIe* differential inputs are clocked at 2.5 Gb/s. PCIe* Miscellaneous Signals Signal Type Name and Function I Reset This signal indicates whether or not the PCIe* power and clock are available. PE_WAKE# OD Wake This signal is driven to zero when it receives a wake-up packet and either the PME enable bit of the Power Management Control/Status Register is set to 1b or the Advanced Power Management enabled bit of the Wake Up Control Register equals 1b. AUX_ PRESENT (AUX_PWR)1 I Auxiliary Power Present AUX_PRESENT must be pulled up to 3.3V standby power if the 82573 is powered from standby supplies. This signal must be pulled down if auxiliary power is not used. OD Clock Request. The Clock Request (CLKREQ#) signal is located at ball P9 of the 82573L. When it is sampled high, this open-drain signal alerts the system that the 82573L does not need the PCIe* differential reference clock. During normal operation, the 82573L keeps CLKREQ# asserted (low), and the system supplies this clock to the device on the PE_CLKp and PE_CLKn signals. The 82573L deasserts CLKREQ# (high) when it is in an electrical idle state (L1 and L2), and the system might choose to continue supplying the reference clock or gate it conserving platform power. The CLKREQ# signal should be connected to the clock driver that supplies the 82573L PCIe* clock. If other devices use the same CLKREQ# signal, a pull-up resistor should be used to ensure that no device pulls this signal low when it is powered off. PE_RST# CLKREQ# (82573L only) 1. This signal is used in all three devices and has the same functionality but is denoted as AUX_PRESENT in the 82573E/V and AUX_PWR in the 82573L. 11 82573--Datasheet 2.4 Non-Volatile Memory Interface Signals Signal Type Name and Function NVM_SI I/O NVM Serial Data Output The data output pin is used for input to the non-volatile memory device. This pin is occasionally used as input during arbitration. This signal has an internal pull-up resistor. NVM_SO I NVM Serial Data Input The data input pin is used for output from the non-volatile memory device to the 82573. This signal has an internal pull-up resistor. NVM_SK O TS NVM Serial Clock The serial clock provides the clock rate for the memory interface. NVM_CS# I/O NVM Chip Enable This signal is used to enable the device. This signal has an internal pull-up resistor. NVM_REQ O NVM Arbitration Request. This signal is used to request use of the NVM interface. NVM_PROT I/PU NVM Protection Enable. This pin should be connected to ground to disable NVM protection; otherwise, NVM protection is enabled. This signal has an internal pull-up resistor. NVM_TYPE I/PU NVM Device Type If the device uses a Flash, this pin should be connected to a pull-down resistor. If the 82573 is connected to an EEPROM, this pin can be connected to an external pull-up resistor. This signal has an internal pull-up resistor of 30 K 50%. NVM_SHARED# I/PU NVM Shared Enable This pin should be connected to a pull-down resistor to enable sharing of SPI Flash with ICH. This signal has an internal pull-up resistor. 2.5 Miscellaneous Signals 2.5.1 Reset and Power-down Signals Signal 12 Type Name and Function LAN_PWR_ GOOD I LAN Power Good This signal indicates that stable power is available to the 82573. When the signal is low, LAN_PWR_GOOD acts as a master reset of the entire device. LAN_PWR_GOOD should be connected to a power supervisor driven from auxiliary power. The signal should go active approximately 80 ms after all power rails are within their operating ranges. A PCIe* reset must only occur after LAN Power Good is active. DEVICE_OFF# I Device Off This asynchronously disables the 82573, including voltage regulator control outputs if selected in external control. Datasheet--82573 2.5.2 System Management Bus (SMBus) Signals1 Note: The signals listed in the following table should not be connected when using an 82573L. Refer to the 82573/82562 Dual Footprint Design Guide reference schematics for more information. Signal 2.5.3 Name and Function SMB_CLK I/O SMBus Clock The SMBus Clock signal is an open drain signal for the serial SMBus interface. SMB_DAT I/O SMBus Data The SMB Data signal is an open drain signal for the serial SMBus interface. SMB_ALRT#/ ASF_PWR_ GOOD I/O SMBus Alert/PCI Power Good The SMBus Alert signal is an open drain signal for serial SMBus interface. In ASF mode, this signal acts as the PCI Power Good input signal. LED Signals Signal 2.5.4 Type Type Name and Function LED0# O LED0 This pin provides a signal for programmable LED indication. LED1# O LED1 This pin provides a signal for programmable LED indication. LED2# O LED2 This pin provides a signal for programmable LED indication. Other Signals Signal Type Name and Function THERMn THERMp O Thermal Test Pins These pins are used for thermal testing. They can be connected to test points. FUSEV P Fuse Supply This should be connected to 2.5V for normal operation. 1. The 82573L does not support the System Management Bus (SMBus). 13 82573--Datasheet 2.6 PHY Analog and Crystal Signals Signal Name and Function A Media Dependent Interface [0] 1000BASE-T: In MDI configuration, MDIp0/MDIn0 corresponds to BI_DA+/-, and in MDI-X configuration, MDIp0/MDIn0 corresponds to BI_DB+/-. 100BASE-TX: In MDI configuration, MDIp0/MDIn0 is used for the transmit pair, and in MDI-X configuration, MDIp0/MDIn0 is used for the receive pair. 10BASE-T: In MDI configuration, MDIp0/MDIn0 is used for the transmit pair, and in MDI-X configuration, MDIp0/MDIn0 is used for the receive pair. A Media Dependent Interface [1] 1000BASE-T: In MDI configuration, MDIp1/MDIn1 corresponds to BI_DB+/-, and in MDI-X configuration, MDIp1/MDIn1 corresponds to BI_DA+/-. 100BASE-TX: In MDI configuration, MDIp1/MDIn1 is used for the receive pair, and in MDI-X configuration, MDIp1/MDIn1 is used for the transmit pair. 10BASE-T: In MDI configuration, MDIp1/MDIn1 is used for the receive pair, and in MDI-X configuration, MDIp1/MDIn1 is used for the transmit pair. A Media Dependent Interface [2] 1000BASE-T: In MDI configuration, MDIp2/MDIn2 corresponds to BI_DC+/-, and in MDI-X configuration, MDIp2/MDIn2 corresponds to BI_DD+/-. 100BASE-TX: Unused. 10BASE-T: Unused. MDI3n MDI3p A Media Dependent Interface [3] 1000BASE-T: In MDI configuration, MDIp3/MDIn3 corresponds to BI_DD+/-, and in MDI-X configuration, MDIp3/MDIn3 corresponds to BI_DC+/-. 100BASE-TX: Unused. 10BASE-T: Unused. PHY_REF A Reference Input This signal is used as the analog reference input for the PHY. It should be connected to a pull-down, 4.99 K , 1% resistor. XTAL1 I Crystal One The Crystal One pin is a 25 MHz input signal. It should be connected to a parallel resonant crystal with a frequency tolerance of 30 ppm. The other end of the crystal should be connected to XTAL2. XTAL2 O Crystal Two Crystal Two is the output of an internal oscillator circuit used to drive a crystal into oscillation. MDI0n MDI0p MDI1n MDI1p MDI2n MDI2p 14 Type Datasheet--82573 2.7 Test Signals 2.7.1 MAC Test Signals Signal Name and Function TEST_EN I Factory Test Pin A 1 K pull-down resistor should be attached to ground from this pin for normal operation. ALT_CLK125 NC Alternate 125 MHz Clock This signal should not be connected. This signal has an internal pull-up resistor. JTAG_TCK I JTAG Test Access Port Clock This signal has an internal pull-down resistor. JTAG_TDI I JTAG Test Access Port Test Data In This signal has an internal pull-up resistor. JTAG_TDO O/OD JTAG Test Access Port Test Data Out JTAG_TMS I JTAG Test Access Port Mode Select This signal has an internal pull-up resistor. CLK_VIEW NC Clock View The Clock View signal is an output for the clock signals required for IEEE testing. This signal has an internal pull-up resistor. Rsvd Test Pin[16:0] These test pins are for the 82573E/V only. These signals have internal pull-up resistor. For normal operation, these pins should be left unconnected. Test Pin[10:0] These test pins are for the 82573L only. These signals have internal pull-up resistor. For normal operation, these pins should be left unconnected. TEST[16:0] for the 82573E/V TEST[10:0] for the 82573L 2.7.2 Type PHY Test Signals Signal PHY_HSDACn PHY_HSDACp (82573E/V) PHY_TESTn PHY_TESTp (82573L only)1 Type A(Out) Name and Function PHY Differential Test Port These signals are used for factory test purposes only. PHY Test Port This signal is used for factory test purposes only. This pin must be left unconnected for normal operation. PHY_TSTPT 1. These signals are used in all three devices and have the same functionality but are denoted as PHY_HSDACn and PHY_HSDACp in the 82573E/V and PHY_TESTn and PHY_TESTp in the 82573L. 2.7.3 Other Test Signals Signal SDP[3:0] Type NC Name and Function These signals are used for factory test purposes only and have internal pull-up resistors. 15 82573--Datasheet 2.8 Power Signals 2.8.1 Power Support Signals Signal CTRL_25 CTRL_12 EN25REG 2.8.2 Type Name and Function P 2.5V Control This is the voltage control signal for external 2.5V. It is only active when the EN25REG signal is low (disabled). When external 2.5V and 1.2V supplies are used, CTRL_25 can be left floating or can be connected to ground through a 3.3 K resistor. P 1.2V Control This is the voltage control signal for external 1.2V. When external 2.5V and 1.2V supplies are used, CTRL_12 can be left floating or can be connected to ground through a 3.3 K resistor. I/PU Enable 2.5V Regulator When this signal is high, the internal 2.5V regulator is enabled. When it is low, the internal 2.5V regulator is disables and the CTRL_25 signal is active. This signal should be pulled up to the 3.3V power rail. Digital and Analog Power Supply Signals Signal Type Name and Function VCC33 P 3.3V Power Supply This signal is used for I/O circuits. VCC25 P 2.5V Analog Power Supply These signals are used for PHY analog, PHY I/O, PCIe* analog and phase lock loop circuits. All 2.5V pins should be connected to a single power supply. VCC12 P 1.2V Digital Power Supply These signals are used for core digital, PHY digital, PCIe* digital and clock circuits. All 1.2V pins should be connected to a single power supply. IREG25_IN (82573E/V) VCC3.3_REG25 (82573L only)1 P IREG25_IN 3.3V power supply for internal 2.5V regulator. When external 2.5V and 1.2V supplies are used, IREG25_IN should be connected to 3.3V. VCC25_OUT P VCC25_OUT 2.5V output supply from internal power supply. When external 2.5V and 1.2V supplies are used, VCC25_OUT can be left floating. 1. This signal is used in all three devices and has the same functionality but is denoted as IREG25_IN for the 82573E/V and VCC3.3_REG25 for the 82573L. 2.9 Grounds and No Connects Signal VSS NC 16 Type P Name and Function Ground These signals connect to ground. VSS is also referred to as GND. No Connect These pins are reserved by Intel and might have factory test functions. For normal operation, do not connect any circuitry to these pins. Do not connect pull-up or pull-down resistors. Datasheet--82573 3.0 Voltage, Temperature, and Timing Specifications 3.1 Absolute Maximum Ratings Table 1. Absolute Maximum Ratings1 Symbol Parameter Min Max Unit Tstg Storage temperature -40 125 C VCC (3.3) DC supply voltage on 3.3V pins with respect to VSS -0.3 6.6 V VCC (2.5) DC supply voltage on 2.5V pins with respect to VSS2 -0.3 5.0 V VCC (1.2) DC supply voltage on 1.2V pins with respect to VSSb -0.3 2.4 V Vin Input voltage (digital inputs) -1.0 VCC (3.3) + 0.3 (less than 6.6 V) V AVin Analog input voltage (digital inputs) -1.0 VCC (2.5) + 0.3 (less than 5.0 V) V RPUD Pull-up/pull-down Resistor Value 15 50 K 1. Maximum ratings are referenced to ground (VSS). Permanent device damage is likely to occur if the ratings in this table are exceeded for an indefinite duration. These values should not be used as the limits for normal device operations. This specification is not guaranteed by design or simulations. 2. During normal device power up and power down, the 2.5V and 1.2V supplies must not ramp before the 3.3V. 3.2 Recommended Operating Conditions Table 2. Recommended Operating Conditions Symbol TOP 3.3 Parameter Condition Min Typical Max Units Operating Temperature with external regulators 0 70 C Operating temperature with on-die 2.5V regulator 0 55 C 3.6 V VPERIF Periphery Voltage Range 3.3 V 3% VD Core Digital Voltage Range 1.2 V 5% 1.14 1.2 1.26 V VA Analog VDD Range 2.5 V 5% 2.375 2.5 2.625 V 3.0 3.3 Power Supply Connections There are three options in providing power to the 82573: * Connecting the 82573 to three external power supplies with nominal voltages of 3.3V, 2.5V, and 1.2V. This is covered in Section 3.3.1. * Powering the 82573 with only an external 3.3V supply and using internal power regulators from the 82573 combined with external PNP transistors to supply the 2.5V and 1.2V levels. This is covered in Section 3.3.3. * Using the 2.5V internal (on-die) regulator combined with an external PNP transistor to supply the 1.2V level. This is covered in Section 3.3.3. 17 82573--Datasheet 3.3.1 External LVR Power Delivery The following power supply requirements apply to designs where the 82573 is supplied by external voltage regulators. These systems do not use the internal regulator logic built into the 82573 as described in Section 3.3.3. Table 3. 3.3V External Supply Voltage Ramp and Sequencing Recommendations Parameter Description Rise Time Rise time from 10% to 90% Monotonicity Voltage dip allowed in ramp Slope Ramp rate at any time between 10% to 90% Minimum = (0.8 * Vmin) / (Maximum Rise Time) Maximum = (0.8 * Vmax) / (Minimum Rise Time) Operational Range Voltage range for normal operating conditions Min Max 5 1001 ms 300 mV 1500 mV/ms 3.6 V 3 Unit Ripple Maximum voltage ripple at a bandwidth of 50 MHz 100 mVpk-pk Overshoot Maximum voltage allowed2 660 mV Capacitance Minimum capacitance 25 F 1. Good design practices achieve voltage ramps to within the regulation bands in approximately 20 ms or less. 2. Excessive overshoot can affect long term reliability. Table 4. 2.5V External Supply Voltage Ramp and Sequencing Recommendations Parameter Description Rise Time Rise time from 10% to 90% Monotonicity Voltage dip allowed in ramp Slope Ramp rate at any time between 10% to 90% Minimum = (0.8 * Vmin) / (Maximum Rise Time) Maximum = (0.8 * Vmax) / (Minimum Rise Time) Min Max 2.5 1 Unit 100 ms 200 mV 1500 mV/ms Operational Range Voltage range for normal operating conditions 2.375 2.625 V Operational Range Voltage range for normal operating conditions -5 +5 % 60 mVpk-pk 480 mV 25 F Ripple Maximum voltage ripple at a bandwidth of 50 MHz Undershoot Maximum voltage allowed will not exceed 10% of nominal supply Overshoot Maximum voltage allowed2 Output Capacitance Capacitance range when using a PNP circuit 4.7 Input Capacitance Capacitance range when using a PNP circuit 4.7 Capacitance ESR Equivalent series resistance of output capacitance3 10 m ICTRL Maximum output current rating with respect to CTRL_25 20 mA F 1. Good design practices achieve voltage ramps to within the regulation bands in approximately 20 ms or less. 2. Excessive overshoot can affect long term reliability. 3. Tantalum capacitors must not be used. 18 Datasheet--82573 Table 5. 1.2V External Supply Voltage Ramp and Sequencing Recommendations Parameter Description Min Max Unit 120 mV 1500 mV/ms V 1.51 Rise Time Rise time from 10% to 90% Monotonicity Voltage dip allowed in ramp Slope Ramp rate at any time between 10% to 90% Minimum = (0.8 * Vmin) / (Maximum Rise Time) Maximum = (0.8 * Vmax) / (Minimum Rise Time) Operational Range Voltage range for normal operating conditions 1.14 1.26 Operational Range Voltage range for normal operating conditions -5 +5 % Ripple Maximum voltage ripple at a bandwidth of 50 MHz 60 mVpk-pk Undershoot Maximum voltage allowed will not exceed 10% of nominal supply Overshoot Maximum voltage allowed2 500 mV Output Capacitance Capacitance range when using a PNP circuit 4.7 25 F Input Capacitance Capacitance range when using a PNP circuit 4.7 capacitance3 Capacitance ESR Equivalent series resistance of output ICTRL Maximum output current rating with respect to CTRL_12 ms F 10 m 20 mA 1. Good design practices achieve voltage ramps to within the regulation bands in approximately 20 ms or less. 2. Excessive overshoot can affect long term reliability. 3. Tantalum capacitors must not be used. 3.3.2 Power Sequencing with External Regulators The following power-on and power-off sequence should be applied when external power supplies are in use. Designs must comply with the required power sequence to avoid risk of either latch-up or forward biased internal diodes. Generally, the 82573 power sequencing should power up the three power rails in the following order: 3.3V AE 2.5V AE 1.2V. However, if this general guideline is not followed, there are specific requirements that must be adhered to. These requirements are listed in the following two subsections. 3.3.2.1 External LVR Power Up Sequencing and Tracking Sequencing of the external supplies during power up might be necessary to ensure that the 82573 is not electrically overstressed and does not latch-up. These requirements are shown in Figure 2. The 82573 core voltage (1.2V) cannot exceed the 3.3V supply by more than 0.5 V at any time during the power up. The 82573 core voltage (1.2V) cannot exceed the 2.5V supply by more than 0.5 V at any time during the power up. The core voltage is not required to begin ramping before the 3.3V or the 2.5V supply. The 82573 analog voltage (2.5V) can not exceed the 3.3V supply by more than 0.5 V at any time during the power up. The analog voltage is not required to begin ramping before the 3.3V supply. 19 82573--Datasheet Figure 2. Minimum Requirements for Power Supply Sequencing Max Difference 0.3 V 3.3V 3.3V 2.5V 2.5V Max Difference 0.3 V 1.2V (Core Supply) 1.2V (Core Supply) Max Difference 0.3 V Max Difference 0.3 V * If the 1.2V and 2.5V rails power up before 3.3V, they should never exceed the 3.3V supply by more than 0.3 V. * At power down, all three supplies should be turned off simultaneously. If the 3.3V supply powers down first, the 1.2V and 2.5V supplies must never exceed the 3.3V supply by more than 0.3 V. 3.3.2.2 External LVR Power Down Sequencing There are no specific power down sequencing and tracking requirements for the 82573 silicon. The risk of latch-up or electrical overstress is small since the only charge storing in decoupling capacitors is left in the system. 3.3.3 Internally Generated Power Delivery The 82573 has two internal linear voltage regulator controllers. The controllers use external transistors to generate 2 of the 3 required voltages: 2.5V (nominal) and 1.2V (nominal). These two voltages are stepped down from a 3.3V source. Table 6. 3.3V Internal Power Supply Parameters Parameter Description Min Max Units Rise Time Time from 10% to 90% mark 5 Monotonicity Voltage dip allowed in ramp - 300 mV ms Slope Ramp rate at any given time between 10% and 90% Min: 0.8*V(min)/Rise time (max) Max: 0.8*V(max)/Rise time (min) - 1500 mV/ms Operational Range Voltage range for normal operating conditions 3.0 3.6 V Ripple1 Maximum voltage ripple (peak to peak) - 100 mV Overshoot Maximum overshoot allowed - 660 mV Overshoot Settling Time Maximum overshoot allowed duration. (At that time delta voltage should be lower than 5 mV from steady state voltage) - 3 ms 1. The peak to peak output rippled is measured at 20 MHz bandwidth within the operational range. 20 Datasheet--82573 3.3.4 Internal LVR Power Sequencing All supplies should rise monotonically. Sequencing of the supplies is controlled by the 82573. 3.3.4.1 Power Up Sequencing and Tracking During power up, the sequencing and tracking of the internally controlled supplies (2.5V and 1.2V) are controlled by the 82573. No specific motherboard requirements are necessary to prevent electrical overstress or latch-up. The 82573 analog voltage (2.5V) never exceeds the 3.3V supply at any time during the power up. This is because the 2.5V supply is generated from the 3.3V supply when the internal voltage regulator control logic is being used. Figure 3 shows the internal LVR circuit. The 2.5V supply tracks the 3.3V ramp. The 82573 core voltage (1.2V) never exceeds the 3.3V at any time during the power up. This is because the 2.5V supply is generated from the 3.3V supply when the internal voltage regulator control logic is being used. Figure 3 shows the internal LVR circuit. The 1.2V ramp is delayed internally to prevent it from exceeding the 2.5V and 3.3V supply at any time. The delay is proportional to the slope of the 3.3V ramp. The delay is approximated by Tramp(3.3V)*0.25 < Tdelay(1.2V) < Tramp(3.3V)*0.75. Tramp is defined to the ramp rate of the 3.3V input to the internal voltage regulator circuit. Figure 3. Power Supply Sequencing Voltage 3.3V LAN_PWR_GOOD 2.5V 1.2V 0 Minimum 80 ms Time * It is recommended that the voltage on a lower voltage rail never exceed the voltage on a higher voltage rail during power on. * There are no minimum time requirements between the voltage rails as long as they power up in sequence: 3.3V 2.5V 1.2V. * All 3 supplies must be stable for at least 80 ms before LAN_PWR_GOOD is asserted. 100 ms is preferable if possible. * A PCIe* reset must occur after LAN Power Good is active. 3.3.4.2 Internal LVR Power Down Sequencing There are no specific power down sequencing and tracking requirements for the 82573 device. The risk of latch-up or electrical overstress is small because the only charge storing in decoupling capacitors is left in the system. 21 82573--Datasheet 3.3.4.3 Internal Voltage Regulators Components for the 82573 Table 7. 82573 Bill of Materials (BOM) of Components for Internal Regulator Recommended Component Description Quantity Manufacturer Part Number Package PNP Transistor For 1.2V LVR 1 Philips BCP-69-16 SOT-223 PNP Transistor For 2.5V LVR 1 Philips BCP-69-16 SOT-223 3.3.4.4 2.5V Internal LVR Specification Table 8. 2.5V Internal LVR Specification1 Value Parameter Input Voltage Input Voltage Slew Rate Input Capacitance Units Minimum Maximum 3.0 3.6 ms 4.7 F 10 m Load Current 1 - A Output Voltage Tolerance -5 +5 % Output Capacitance 4.7 VOUT = 2.500 V F Output Capacitance ESR 10 m Current Consumption During Power Up 0.5 mA Current Consumption During Power Down 0.5 mA Maximum Undershoot < 10 % of nominal supply Peak to Peak Output Ripple 120 mV 60 mV at 20 MHz bandwidth 20 dB PSRR External PNP hFE 100 1. The use of tantalum capacitors is not recommended. 22 V 5 Input Capacitance ESR Comments Datasheet--82573 3.3.4.5 1.2V Internal LVR Specification Table 9. 1.2V Internal LVR Specification1 Value Parameter Minimum Maximu m 3.0 3.6 Input Voltage Input Voltage Slew Rate Input Capacitance Units V 5 ms 4.7 F Input Capacitance ESR Comments 10 m Load Current 1 - A Output Voltage Tolerance -5 +5 % Output Capacitance 4.7 VOUT = 1.200 V F Output Capacitance ESR 10 m Current Consumption During Power Up 0.5 mA Current Consumption During Power Down 0.5 mA Maximum Undershoot < 10 % of nominal supply Peak to Peak Output Ripple 120 mV 60 mV at 20 MHz bandwidth 20 dB PSRR External PNP hFE 100 1. The use of tantalum capacitors is not recommended. 3.3.4.6 PNP Transistor Specification for Internal LVR Table 10. PNP Specification (Sheet 1 of 2) Symbol Description Min Max Units Vce,sat Collector-Emitter Saturation Voltage - 0.5 V Ic(max) Collector Current, Maximum Sustained - 1000 mA Ib Base Current, Maximum Sustained - 10 mA Vbe Base-Emitter on Voltage - 1 V Tjmax Maximum Junction Temperature - 125 C 23 82573--Datasheet Table 10. PNP Specification (Sheet 2 of 2) Symbol Description Power Dissipation Maximum Total Power Dissipation hFE fT 3.3.4.7 DC Current Gain Current Gain Product Bandwidth Min Max Units - 1.35 W 100 - - 10 - MHz Internal LVR Board Schematic When using the internal voltage regulator controllers built into the 82573, resistors might need to be placed in series with the emitter in order to prevent the PNP transistors from overheating. These series resistors dissipate a portion of the power that would otherwise be dissipated by the PNP devices. The value and power rating of the resistors must be carefully chosen to balance thermal limits against the PNP characteristics against total current draw. The regulator must never drop below the minimum Vce and out of the linear region. The effective resistance of the pass resistors should equal approximately 1 and have a combined power dissipation rating of 0.5 Watts for the 82573. Figure 4 shows the recommended implementation. 24 Datasheet--82573 Figure 4. 82573 2.5V and 1.2V LVR Schematic 2.5V Voltage Regulator Intel recommends using 40uF at the emitter of Q3 on the 3.3V rail. Use ceramic capacitors. Install when using the Integrated 2.5V Voltage Regulator with External Pass Transistor. Do not install if on- die 2.5V regulator is used. Q3 Requires HeatSink surface pad of 0.5'' x 0.5'' min. 1 ohm is not needed for R60 for 82573L. 0 ohm may be used instead. 82573L only designs may connect C23 directly to 2.5V. 1.2V Voltage Regulator Intel recommends using 40uF at the emitter of Q4 on the 3.3V rail. Use ceramic capacitors. Q4 Requires Heat-Sink surface pad of 0.5'' x 0.5'' min. 1 ohm is not needed for R61 for 82573L. 0 ohm may be used instead. 82573L only designs can connect C29 directly to 1.2V. 3.4 DC and AC Specifications Table 11. 82573E and 82573V Maximum Measured External Power Characteristics1 System State Link State 82573E Power (mW) with Intel(R) AMT 82573V Power (mW) without Intel(R) AMT S0 1000 Mbps Active (Maximum Power) 1548 1426 1. Maximum conditions refer to fast silicon, high temperature and nominal VCC. 25 82573--Datasheet Table 12. 82573E and 82573V Typical Measured External Power Characteristics1 System State S0 3.3V Current (mA) 2.5V Current (mA) 1.2V Current (mA) 82573E/V Power (mW)2 3 1000 Mb/s: Intel(R) AMT (82573E only) 12 297 551 1443.3 1000 Mb/s Active 12 297 490 1370.1 1000 Mb/s Idle 12 276 380 1185.6 100 Mb/s Active 11 130 144.5 534.7 100 Mb/s Idle 11 107 101 425 10 Mb/s Active 7 167 125.5 591.2 10 Mb/s Idle 7 76 82 311.5 Link State No Link (SPD) 100 Mb/s Idle (wake) Sx 3 40 73 197.5 11 104 93.5 408.5 10 Mb/s Idle (wake) 7 72 74.5 292.5 No Link (no wake) 3 364 64.5 177.3 Device Off 3 42d 48.5 173.1 1. Maximum conditions refer to fast silicon, high temperature and nominal VCC. 2. For 10/100 Mb/s non-stress mode with Intel(R) AMT, add 12 mW to this number (for example, using IDE-R functionality). 3. For 10/100 Mb/s stress mode active Intel(R) AMT, add 120 mW to this number (for example, using IDE-R functionality). 4. The current use is slightly higher in the device off state than in the no link state. This occurs since a PHY reset is required in the device off state, which overrides the PHY power down. Table 13. 82573E and 82573V 2.5V Internal Power Regulator Numbers System State S0 Sx 26 Link State 3.3V Current (mA) 2.5V Current (mA) (on-die 2.5V regulator) 1.2V Current (mA) 82573E/V Power (mW) 1000 Mb/s: Active with Full Management 313 Internal 607 1760 1000 Mb/s Active 313 Internal 506 1638 1000 Mb/s Idle 294 Internal 404 1453 100 Mb/s Active 142 Internal 145 642 100 Mb/s Idle 119 Internal 101 513 10 Mb/s Active 173 Internal 126 722 10 Mb/s Idle 84 Internal 83 376 D0 No Link (SPD) 44 Internal 73 233 D3 100 Mb/s Idle (wake) 116 Internal 94 493 80 Internal 75 354 D3 10 Mb/s Idle (wake) D3 No Link (no wake) 40 Internal 64 209 Device Off 45 Internal 49 207 Datasheet--82573 Table 14. 82573L Maximum Measured Power Characteristics1 System State Link State 82573L (mW) S0 1000 Mb/s Active (Maximum Power) 1296 1. Maximum conditions refer to fast silicon, high temperature and nominal VCC. Table 15. 82573L Measured Power Characteristics System State S0 3.3V Current (mA) 2.5V Current (mA) 1000 Mb/s Active 14.8 288.5 372.5 1217 1000 Mb/s Idle 14.8 243.2 294.0 1010 100 Mb/s Active 14.0 121.3 111.5 483 100 Mb/s Idle 14.2 78.8 58.5 314 10 Mb/s Active 10.5 169 118 504 10 Mb/s Idle 10.3 143.5 91.8 194 Link State D0 No Link (SPD) Sx 82573L Power (mW) 6.2 7.0 12.3 53 D3 100 Mb/s Idle (wake) 14.2 78.8 49.3 303 D3 10 Mb/s Idle (wake) 10.5 45.7 31.0 186 6.2 7.3 12.2 53 D3 No Link (no wake) Table 16. 1.2V Current (mA) DC Specifications Symbol Vih Parameter Condition Input High Voltage Min Max 2.0 Vil Input Low Voltage Vhy Input Hysteresis 100 Voh Output High Voltage 2.4 Vol Output Low Voltage Ilkg Input Leakage Current Rpup/ Rpdn Internal Pull Up and Pull Down Resistor V 0.8 0 < Vin < VCCP 15 Unit V mV V 0.4 V 50 A 50 K Cin/out Pin Capacitance Input and bi-directional buffer 2.5 pF Cout Output Pin Capacitance Output only buffer 2.0 pF 27 82573--Datasheet Table 17. LED DC Specifications Parameter1 Symbol Condition Min Max Unit Voh Output High Voltage at 12 mA Vol Output Low Voltage at 12 mA 2.4 0.4 V V Ioz 3-state Output Leakage Current Voh = VDD or VSS 10 mV Ios Output Short Current VDD = 3.6 V, Vo = VDD, VDD = 3.6 V, Vo = VSS Cin/out Pin Capacitance2 Input and bi-directional buffer A 2.5 pF 1. Outputs are inputs/outputs in test mode. 2. This parameter is characterized but not tested. 3.5 External Interfaces 3.5.1 Crystal The quartz crystal is strongly recommended as a low cost and high performance choice with the 82573 device. Quartz crystals are the mainstay of frequency control components and are available from numerous vendors in many package types with various specification options. Table 18. Crystal Specifications Parameter Name Frequency Vibration mode Frequency Tolerance Symbol Recommended Value Max/Min Range Conditions fo 25.000 MHz - at 25 C - Fundamental - f/fo at 25 C 30 ppm at 25 C - Temperature Tolerance f/fo 30 ppm - Operating Temperature Topr 0 C to +70 C - Equivalent Series Resistance (ESR) Rs 40 Load Capacitance Cload 20 pF Shunt Capacitance Co 6 pF Max Drive Level DL 500 W 50 (max) at 25 MHz - 1 mW - Nominal Drive Level DL 200 W 500 W - Aging f/fo 5 ppm per year 5 ppm per year - Board Capacitance Cs 4 pF 1 - External Capacitors C1, C2 22 pF Rs 0.1 Board Resistance 1 - 1. This value can change up to 10%. 3.5.2 External Clock Oscillator If an external oscillator is used to provide a clock to the 82573, the connection shown in the figure below must be used. The XTAL2 output signal of the 82573 must not be connected. The XTAL1 input signal receives the output of the oscillator directly. AC coupling is not recommended. 28 Datasheet--82573 Figure 5. External Clock Oscillator Connectivity to the 82573 82573 82563EB/82564EB XTAL2 3.3V XTAL1 Table 19. Specification for External Clock Oscillator Parameter Name Symbol Value Conditions fo 25.0 MHz at 25 C Swing Vp-p 3.3 0.3 V - Frequency Tolerance f/fo 30 ppm 0 C to +70 C Operating Temperature Topr -20 C to +70 C 0 C to +70 C Aging f/fo 5 ppm per year - Frequency 3.5.3 Non-Volatile Memory (NVM) Interface: EEPROM Table 20. NVM Interface Timing Specifications for EEPROM (Sheet 1 of 2) Symbol Parameter Min Typ Max Units 0 2 2.1 MHz tSCK SCK clock frequency tRU Input rise time 2.5 2 s tFI Input fall time 2.5 2 s 1 tWH SCK high time 200 250 ns tWH SCK low timea 200 250 ns tCS CS high time 250 ns tCSS CS setup time 250 ns tCSH CS hold time 250 ns tSU Data-in setup time 50 ns tH Data-in hold time 50 ns tV Output Valid 0 200 ns 29 82573--Datasheet Table 20. NVM Interface Timing Specifications for EEPROM (Sheet 2 of 2) Symbol Parameter tHO Output hold time tDIS Output disable time tWC Write cycle time Min Typ Max 0 Units ns 250 ns 10 ms 1. 50% duty cycle. 4.0 Package and Pinout Information This section describes the 82573 physical characteristics and pin-to-signal mapping. 4.1 Package Information The 82573 device is a lead-free 196-pin thin and Fine Pitch Ball Grid Array (TF-BGA) measuring 15 mm by 15 mm. The nominal ball pitch is 1.0 mm. Figure 6. 82573 Controller TF-BGA Package Ball Pad Dimensions Detail Area 0.4 mm Solder Resist Opening 0.55 mm Metal Diameter 30 Datasheet--82573 Figure 7. 82573 Mechanical Specifications 31 82573--Datasheet 4.2 Thermal Specifications The case temperature (TC) is calculated using the equation: TC = TA + P (JA - JC) Junction temperature (TJ) is calculated using the equation: TJ = TA + P JA The power consumption (P) is calculated by using the typical ICC and nominal VCC where TA represents the ambient temperature. The thermal resistances are listed in Table 21. 32 Datasheet--82573 Table 21. Thermal Resistance Values Value at Specified Airflow (m/s) Symbol Parameter Units 0 1 2 3 TJ Maximum junction temperature 127.1 122.1 119.3 117.5 C JA Thermal resistance, junction-toambient 26.0 23.7 22.4 21.6 C/Watt JC Thermal resistance, junction-tocase 6.1 6.1 6.1 6.1 C/Watt Thermal resistances are determined empirically with test devices mounted on standard thermal test boards. Real system designs may have different characteristics due to board thickness, arrangement of ground planes, and proximity of other components. The case temperature measurements should be used to assure that the 82573 is operating under recommended conditions. The use of a heat sink device is not required. 4.3 Pinout Information 4.3.1 PCIe Bus Interface Signals Table 22. PCIe Data Signals Signal Pin Signal Pin Signal Pin PE_CLKn G2 PE_T0n C1 PE_R0n F1 PE_CLKp G1 PE_T0p D1 PE_R0p F2 33 82573--Datasheet Table 23. PCI Express Miscellaneous Signals Signal Pin PE_RST# P7 CLKREQ# (82573L only) P9 Signal PE_WAKE# Pin Signal AUX_PRESENT (82573E/V) / AUX_PWR (82573L)1 P10 Pin C6 1. This signal is used in all three devices and has the same functionality but is denoted as AUX_PRESENT in the 82573E/V or AUX_PWR in the 82573L. 4.3.2 Non-Volatile Memory Interface Signals Table 24. Non-Volatile Memory Interface Signals Signal Pin Signal NVM_CS# B10 NVM_TYPE A6 NVM_SO B9 NVM_REQ B4 NVM_SHARED# D3 NVM_SK C9 NVM_PROT A5 Table 25. Reset and Power-down Signals Signal Pin LAN_PWR_GOOD P5 SMB_CLK Pin P11 Pin DEVICE_OFF# Signal Pin L7 Signal SMB_DAT Pin Signal SMB_ALRT#/ ASF_PWR_ GOOD M11 Pin N11 LED Signals Signal LED0# Pin B11 Signal LED1# Pin C11 Signal LED2# Pin A12 Other Signals Signal THERMn 34 Signal SMBus Signals Signal Table 28. Pin A9 Miscellaneous Signals Table 27. Signal NVM_SI 4.3.3 Table 26. Pin Pin L2 Signal THERMp Pin L3 Signal Pin Datasheet--82573 4.3.4 PHY Signals Table 29. Analog and Crystal Signals Signal Pin Signal Pin Signal MDI0n C14 MDI2n F14 MDI0p C13 MDI2p F13 XTAL1 K14 MDI1n E14 MDI3n H14 XTAL2 J14 MDI1p E13 MDI3p H13 4.3.5 Test Signals Table 30. 82573E/V MAC Test Signals1 Signal Pin Signal PHY_REF Pin Pin D12 Signal Pin TEST_EN A13 TEST1 H2 TEST9 M3 ALT_CLK125 N10 TESTPT2 H3 TEST10 N2 JTAG_TCK N5 TESTPT3 J1 TEST11 P1 JTAG_TDI P4 TESTPT4 J2 TEST12 N3 JTAG_TDO P6 TEST5 J3 TEST13 M8 P9 JTAG_TMS N4 TEST6 K1 TEST14 (82573E/V only) CLK_VIEW L14 TEST7 L1 TEST15 (82573E/V only) E3 TEST0 H1 TEST8 M1 TEST16 (82573E/V only) A14 1. These test signals do not apply to the 82573L. Table 31. 82573L MAC Test Signals1 Signal TEST_EN Pin Signal A13 CLK_VIEW Pin L14 Signal Pin TEST5 J3 ALT_CLK125 N10 TEST0 H1 TEST6 K1 JTAG_TCK N5 TEST1 H2 TEST7 L1 JTAG_TDI P4 TESTPT2 H3 TEST8 M1 JTAG_TDO P6 TESTPT3 J1 TEST9 M3 JTAG_TMS N4 TESTPT4 J2 1. These test signals do not apply to the 82573E or 82573V devices. Table 32. PHY Test Interface Signals Signal PHY_HSDACn Pin B13 Signal PHY_HSDACp Pin B12 Signal PHY_TSTPT Pin B14 35 82573--Datasheet Table 33. 82573E/V Other Test Signals1 Signal Pin SDP[0] A8 SDP[3] C7 Signal SDP[1] Pin B8 Signal SDP[2] Pin C8 1. These test signals do not apply to the 82573L. 4.3.6 Power Supply Signals Table 34. Power Support Signals Signal CTRL_25 Table 35. Pin A4 CTRL_12 Pin P3 Signal EN25REG Pin B5 Power Signals Signal 36 Signal Pin VCC33 A7 VCC33 D9 VCC33 F3 Signal VCC25 Pin Signal Pin J12 VCC12 J6 VCC25 K13 VCC12 J7 VCC25 L12 VCC12 J8 VCC33 J4 VCC25 M4 VCC12 J9 VCC33 M10 VCC25 N7 VCC12 J10 VCC33 N6 VCC25_OUT B1 VCC12 J11 VCC33 N8 VCC25_OUT B2 VCC12 K3 VCC33 P2 VCC12 A10 VCC12 K4 VCC33 P12 VCC12 C4 VCC12 K5 IREG25_IN A2 VCC12 C5 VCC12 K6 IREG25_IN A3 VCC12 F12 VCC12 K7 FUSEV M2 VCC12 G6 VCC12 K8 VCC25 A11 VCC12 G12 VCC12 K9 VCC25 B6 VCC12 G13 VCC12 K10 VCC25 G3 VCC12 H6 VCC12 K11 VCC25 G5 VCC12 H7 VCC12 L5 VCC25 H4 VCC12 H8 VCC12 L9 VCC25 H5 VCC12 H11 VCC12 L10 VCC25 J5 VCC12 H12 Datasheet--82573 Table 36. Ground Signals Signal Table 37. Pin Signal Pin Signal Pin VSS A1 VSS E5 VSS G4 VSS B3 VSS E6 VSS G7 VSS C2 VSS E7 VSS G8 VSS C10 VSS E8 VSS G9 VSS C12 VSS E9 VSS G10 VSS D2 VSS E10 VSS G11 VSS D4 VSS F4 VSS G14 VSS D5 VSS F5 VSS H9 VSS D6 VSS F6 VSS H10 VSS D7 VSS F7 VSS K2 VSS D8 VSS F8 VSS N1 VSS D13 VSS F9 VSS N12 VSS E2 VSS F10 VSS P8 VSS E4 VSS F11 82573E/V No Connect Signals1 Signal Pin Signal Pin Signal Pin NC B7 NC K12 NC M9 NC C3 NC L4 NC M12 NC D10 NC L6 NC M13 NC D11 NC L8 NC M14 NC D14 NC L11 NC N9 NC E1 NC L13 NC N13 NC E11 NC M5 NC N14 NC E12 NC M6 NC P13 NC J13 NC M7 NC P14 1. These test signals do not apply to the 82573L. Table 38. 82573L No Connect Signals1 (Sheet 1 of 2) Signal Pin Signal NC Pin E12 Signal NC Pin NC A8 M9 NC A14 NC J13 NC M12 NC B7 NC K12 NC M13 NC B8 NC L4 NC M14 NC C3 NC L6 NC N2 NC C7 NC L8 NC N3 NC C8 NC L11 NC N9 NC D10 NC L13 NC N13 37 82573--Datasheet 82573L No Connect Signals1 (Sheet 2 of 2) Table 38. Signal Pin Signal Pin Signal Pin NC D11 NC M5 NC N14 NC D14 NC M6 NC P1 NC E1 NC M7 NC P13 NC E3 NC M8 NC P14 NC E11 1. These test signals do not apply to the 82573E or 82573V devices. 4.4 Visual Pin Assignments A B C D 1 VSS VCC25_ OUT PE_T0n PE_TR0p 2 IREG25_IN VCC25_ OUT VSS VSS VSS PE_R0p 3 IREG25_IN VSS NC NVM_ SHARED TEST15 VCC33 4 CTRL_25 NVM_REQ VCC12 VSS VSS VSS VSS 5 NVM_ PROT EN25REG VCC12 VSS VSS VSS VCC25 6 NVM_ TYPE VCC25 AUX_ PRESENT VSS VSS VSS 7 VCC33 NC SDP[3] VSS VSS VSS NC G PE_R0n PE_CLKp TEST0 TEST3 TEST6 TEST7 TEST8 VSS TEST11 PE_CLKn TEST1 TEST4 VSS THERMn FUSEV TEST10 VCC33 THERMp TEST9 TEST12 CTRL_12 VCC25 JTAG_TMS JTAG_TDI JTAG_ TCK LAN_PWR_ GOOD VCC33 JTAG_TDO VCC25 PE_RST# VCC33 VSS VCC25 H TEST2 VCC25 J TEST5 K VCC12 L M F VCC33 VCC12 NC VCC25 VCC25 VCC12 VCC12 VCC12 VCC12 VCC12 VCC12 NC VSS VSS VCC12 VCC12 VCC12 DEVICE_ OFF# VSS VSS VSS VCC12 VCC12 VCC12 NC VCC12 VCC12 VCC12 NC NC NC NC N P 8 SDP[0] SDP[1] 9 NVM_SI NVM_SO NVM_SK VCC33 VSS VSS VSS VSS 10 VCC12 NVM_CS# VSS NC VSS VSS VSS VSS VCC12 VCC12 VCC12 VCC33 ALT_CLK125 PE_WAKE# LED1# NC NC VSS VSS VCC12 VCC12 VCC12 NC SMB_DAT SMB_ALRT#/ ASF_PWR_ GOOD SMB_CLK NC VCC12 VCC12 VCC12 VCC25 VCC12 MDI3p NC VCC25 MDI3n XTAL2 XTAL1 11 12 VCC25 LED2# LED0# PHY_ HSDACp VSS PHY_REF 13 TEST_EN PHY_ HSDACn MDI0p VSS MDI1p MDI2p 14 TEST16 PHY_ TSTPT MDI0n NC MDI1n MDI2n Figure 8. 38 SDP[2] E VSS NC TEST13 NC TEST14 VCC25 NC VSS VCC33 NC NC NC NC CLK_VIEW 82573E and 82573V Gigabit Ethernet Controller Pinout NC NC NC Datasheet--82573 Figure 9. 82573L Gigabit Ethernet Controller Pinout A B C D 1 VSS VCC25_ OUT PE_T0n PE_TR0p 2 VCC3.3_ REG25 VCC25_ OUT VSS VSS VSS PE_R0p 3 VCC3.3_ REG25 VSS NC NVM_ SHARED NC VCC33 4 CTRL_25 NVM_REQ VCC12 5 NVM_ PROT EN25REG 6 NVM_ TYPE VCC25 7 VCC33 NC 8 NC PE_R0n PE_CLKp PE_CLKn VCC25 VSS VSS VSS VSS VSS VSS VSS VCC25 AUX_PWR VSS VSS VSS NC VSS VSS VSS VCC12 NC H K TEST0 TEST3 TEST6 TEST7 TEST8 VSS TEST1 TEST4 VSS THERMn FUSEV TEST10 THERMp TEST9 NC CTRL_12 VCC25 JTAG_TMS JTAG_TDI JTAG_ TCK LAN_PWR_ GOOD VCC33 JTAG_TDO VCC25 PE_RST# VCC33 VSS TEST2 VCC25 TEST5 VCC12 L M J VCC33 VCC12 NC VCC25 VCC25 VCC12 VCC12 VCC12 VCC12 VCC12 VCC12 NC VSS VSS VCC12 VCC12 VCC12 DEVICE_ OFF# VSS VSS VSS VCC12 VCC12 VCC12 NC NC VCC12 VCC12 VCC12 NC NC NC NC N P NC VCC33 VCC33 VSS VSS VSS VSS VCC12 NVM_CS# VSS NC VSS VSS VSS VSS VCC12 VCC12 VCC12 VCC33 ALT_CLK125 PE_WAKE# VCC25 LED0# LED1# NC NC VSS VSS VCC12 VCC12 VCC12 NC RSVD RSVD RSVD NC VCC12 VCC12 VCC12 VCC25 VCC12 MDI3p NC VCC25 MDI3n XTAL2 XTAL1 10 11 14 G NVM_SK NVM_SI 13 NC F NVM_SO 9 12 NC E LED2# TEST_EN NC PHY_ HSDACp VSS PHY_ HSDACn MDI0p VSS MDI1p MDI2p PHY_ TSTPT MDI0n NC MDI1n MDI2n PHY_REF VSS NC NC CLK_REQ# VCC25 NC VSS VCC33 NC NC NC NC CLK_VIEW NC NC NC 39