IR2304(S)&(PbF)
2www.irf.com
Note 1: Logic operational for VS of COM -5 to COM +600V. Logic state held for VS of COM -5V to COM -VBS.
Symbol Definition Min. Max. Units
VSHigh side offset voltage VB - 25 VB + 0.3
VBHigh side floating supply voltage -0.3 625
VHO High side floating output voltage HO VS - 0.3 VB + 0.3
VCC Low side and logic fixed supply voltage -0.3 25
VLO Low side output voltage LO -0.3 VCC + 0.3
VIN Logic input voltage (HIN, LIN) -0.3 VCC + 0.3
Com Logic ground VCC -25 VCC + 0.3
dVS/dt Allowable offset voltage SLEW RATE — 50 V/ns
PDPackage power dissipation @ TA ≤ +25°C 8-Lead SOIC — 0.625
8-Lead PDIP — 1.0
RthJA Thermal resistance, junction to ambient 8-Lead SOIC — 200
8-Lead PDIP — 125
TJJunction temperature — 15 0
TSStorage temperature -50 150
TLLead temperature (soldering, 10 seconds) — 300
Absolute Maximum Ratings
Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage param-
eters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance
and power dissipation ratings are measured under board mounted and still air conditions.
V
°C
Symbol Definition Min. Max. Units
VBHigh side floating supply voltage VS + 10 VS + 20
VSHigh side floating supply offset voltage Note 1 600
VHO High side (HO) output voltage VSVB
VLO Low side (LO) output voltage COM VCC
VIN Logic input voltage (HIN, LIN) COM VCC
VCC Low side supply voltage 10 20
TAAmbient temperature -40 125 °C
Recommended Operating Conditions
The input/output logic timing diagram is shown in figure 1. For proper operation the device should be used within the
recommended conditions. The VS offset rating is tested with all supplies biased at 15V differential.
V
W
°C/W